US7203104B2 - Voltage detection circuit control device, memory control device with the same, and memory card with the same - Google Patents

Voltage detection circuit control device, memory control device with the same, and memory card with the same Download PDF

Info

Publication number
US7203104B2
US7203104B2 US11/481,819 US48181906A US7203104B2 US 7203104 B2 US7203104 B2 US 7203104B2 US 48181906 A US48181906 A US 48181906A US 7203104 B2 US7203104 B2 US 7203104B2
Authority
US
United States
Prior art keywords
voltage detection
circuit
detection circuit
signal
voltage
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Expired - Fee Related
Application number
US11/481,819
Other versions
US20060250875A1 (en
Inventor
Keijiro Hijikata
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Toshiba Corp
Original Assignee
Toshiba Corp
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Toshiba Corp filed Critical Toshiba Corp
Priority to US11/481,819 priority Critical patent/US7203104B2/en
Publication of US20060250875A1 publication Critical patent/US20060250875A1/en
Application granted granted Critical
Publication of US7203104B2 publication Critical patent/US7203104B2/en
Anticipated expiration legal-status Critical
Expired - Fee Related legal-status Critical Current

Links

Images

Classifications

    • GPHYSICS
    • G11INFORMATION STORAGE
    • G11CSTATIC STORES
    • G11C5/00Details of stores covered by group G11C11/00
    • G11C5/14Power supply arrangements, e.g. power down, chip selection or deselection, layout of wirings or power grids, or multiple supply levels
    • G11C5/143Detection of memory cassette insertion or removal; Continuity checks of supply or ground lines; Detection of supply variations, interruptions or levels ; Switching between alternative supplies

Definitions

  • the present invention relates to a control for disabling and restoring the operation of a voltage detection circuit.
  • SD (Secure Disk) cards have widely been used more and more as external storage devices that are small in size and excellent in portability and information security.
  • the operational power supply is defined in two stages.
  • two kinds of power supply voltage detection circuits need to be provided. Normally, since two voltage detection circuits are always activated, operation power is always consumed by the two circuits.
  • Jpn. Pat. Appln. KOKAI Publication No. 5-74136 discloses a technique for increasing the life of a cell for a memory card, in order to reduce power consumption of the memory card.
  • cell voltage detection in the memory card is performed only in a short time period in which external power is supplied to the memory card.
  • a cell is connected to a switch-operable element, and an output of this element is delivered to a cell voltage detection element.
  • An output of the cell voltage detection element is supplied to a latch circuit, and an output of the latch circuit is delivered to a connector of the memory card.
  • a voltage detection circuit control device comprises: a first voltage detection circuit which detects a first voltage; a second voltage detection circuit which detects a second voltage higher than the first voltage; and an operation signal generating circuit which is connected to the first and second voltage detection circuits and produces a signal for controlling an operation of the first voltage detection circuit on the basis of a voltage detection signal from the second voltage detection circuit.
  • a memory control device comprises: a host interface circuit; a back-end circuit; a first voltage detection circuit which detects a first voltage and produces a drive signal for the host interface circuit; a second voltage detection circuit which detects a second voltage higher than the first voltage and produces a drive signal for the back-end circuit; and an operation signal generating circuit which is connected to the first and second voltage detection circuits and produces a signal for controlling an operation of the first voltage detection circuit on the basis of the back-end circuit drive signal from the second voltage detection circuit.
  • FIG. 1 is a block diagram showing a circuit configuration including a voltage detection circuit according to an embodiment of the present invention
  • FIG. 2 is a block diagram showing a circuit configuration of an operation signal generating circuit of the voltage detection circuit according to the embodiment of the invention
  • FIG. 3 is a view for explaining a power-down/restoration sequence of the voltage detection circuit according to the embodiment of the invention.
  • FIG. 4 is a flow chart for explaining a power-down process for the voltage detection circuit according to the embodiment of the invention.
  • FIG. 5 is a flow chart for explaining a power-restoration process for the voltage detection circuit according to the embodiment of the invention.
  • FIG. 6 is a block diagram showing a circuit configuration including a voltage detection circuit according to a modification of the embodiment of the invention.
  • a voltage detection circuit control device according to the present invention as well as an SD card that is a non-volatile memory card, to which a memory control device having the voltage detection circuit control device is applied.
  • FIG. 1 is a block diagram showing a circuit configuration including a voltage detection circuit arranged within a non-volatile memory controller provided in an SD card.
  • a host interface circuit 1 controls transmission/reception of signals with a host device to be connected.
  • circuit groups 2 which are referred to as “back-end circuit”, are controlled by a microcomputer that is provided in the SD card to control internal operations.
  • Numeral 3 denotes a 1.6V voltage detection circuit that has an enable terminal (res) and detects the presence/absence of supply of 1.6V power from a power line.
  • Numeral 4 denotes a 2.7V voltage detection circuit that has an enable terminal (res) and detects the presence/absence of supply of 2.7V power from the power line.
  • Numeral 5 designates a selection signal for activating or inactivating a low-power-consumption mode that automatically disables (halts) a low-voltage-side voltage detection circuit, i.e. the 1.6V voltage detection circuit, by an operation according to the present embodiment, as described below.
  • Numerals 6 and 8 denote power input signal lines to which 1.6V and 3.6V are applied from the power supply voltage line.
  • Numerals 6 and 9 denote ground signal lines (GND).
  • Numeral 11 denotes an operation signal generating circuit for the 1.6V voltage detection circuit, which generates a disable signal 16 for disabling or enabling the operation of the 1.6V voltage detection circuit 3 .
  • the operation signal generating circuit 11 for the 1.6V voltage detection circuit includes a selector for selecting a mode for supplying a detection signal from the 1.6V voltage detection circuit 3 to a reset signal 18 for the host interface circuit 1 , or a mode for producing a logic output of the operation signal generating circuit 11 for the 1.6V voltage detection circuit.
  • a signal line 17 extends from the 2.7V voltage detection circuit 4 .
  • the signal line 17 is a reset signal ( ⁇ BE_RES) connected to the back-end circuit 2 .
  • FIG. 2 is a circuit block diagram of the operation signal generating circuit 11 for the 1.6V voltage detection circuit.
  • a line 13 is supplied with an output signal (reset signal) from the 2.7V voltage detection circuit 4
  • a line 14 is supplied with an output signal from the 1.6V voltage detection circuit 3 .
  • a reset signal line ( ⁇ HIM_RES) 18 functions to reset the host interface circuit 1 when the operation mode of the present embodiment has been rendered effective.
  • a signal line 16 supplies a control signal for disabling or enabling the operation of the 1.6V voltage detection circuit 3 .
  • a delay element 19 delays the output signal (reset signal) 13 from the 2.7V voltage detection circuit 4 .
  • Numeral 20 denotes an OR circuit, and numeral 21 denotes an AND circuit.
  • Numeral 22 denotes a delay signal line that delivers a signal obtained by delaying the output signal (reset signal) 13 from the 2.7V voltage detection circuit 4 by a delay element 19 .
  • a control sequence of the 1.6V voltage detection circuit 3 according to the present embodiment as described with reference to FIGS. 1 and 2 will now be described with reference to a control sequence chart of FIG. 3 and a flow chart of FIG. 4 .
  • the 1.6V voltage detection circuit 3 detects a 1.6V voltage and sets an output to the output signal line 14 of the 1.6V voltage detection circuit at “H” level (i.e. release of reset). Thereby, the circuit component connected to the ⁇ HIM_RES signal line 18 , which is in turn connected to the host interface circuit 1 , begins to operate.
  • the 2.7V voltage detection circuit 4 detects a 2.7V voltage and switches an output to the 2.7V voltage detection circuit output signal line 17 from “L” to “H” (release of reset). At this time point, the circuit connected to the ⁇ BE_RES signal line 17 , which is in turn connected to the back-end circuit 2 , begins to operate.
  • a DV_CTL signal line 5 is fixed at “H” on the outside of the chip.
  • the AND circuit 21 shown in FIG. 2 passes the output signal 13 from the 2.7V voltage detection circuit 4 to the line 16 , thus setting the reset input (res input) of the 1.6V voltage detection circuit 3 at “H”. Thereby, power-down of the 1.6V voltage detection circuit 3 is effected, and the power consumed up to now is saved.
  • the 1.6V out signal (detection signal) 14 from the 1.6V voltage detection circuit 3 is made effective by the OR circuit 20 within the operation signal generating circuit 11 for the 1.6V voltage detection circuit, until the 1.6V voltage detection circuit 3 powers down. While the 1.6V voltage detection circuit 3 powers down, the 2.7V out signal (detection signal) 13 from the 2.7V voltage detection circuit 4 is made effective. After the 2.7V out signal (detection signal) 13 from the 2.7V voltage detection circuit 4 has reached “H” level, the 1.6V voltage detection circuit 3 powers down. Thus, a chattering noise does not occur by the OR operation for the 2.7V out signal and 1.6V out signal.
  • the 2.7V voltage detection circuit 4 changes its output signal (detection signal) 13 from “H” to “L”. Then, the 1.6V voltage detection circuit 3 enters the restoration operation. However, since some delay occurs until the restoration, the signal 22 obtained by delaying the 2.7V out signal (output signal) 13 from the 2.7V voltage detection circuit 4 by the delay element 19 is subjected to the OR operation in the OR circuit 20 . Accordingly, no chattering noise occurs, and the ⁇ HIM_RES signal (reset signal) 18 to the host interface circuit 1 can be produced.
  • the ⁇ HIM_RES signal 18 to the host interface circuit 1 can be produced by 2.7 out+1.6 out+DLY 2.7 (in this context, sign “+” indicates a logic operation “OR”).
  • FIG. 4 is a flow chart illustrating the power-down operation of the 1.6V voltage detection circuit 3 .
  • the voltage supplied from the power supply line rises (step S 1 ).
  • the 1.6V voltage detection circuit 3 detects whether the supply voltage from the power supply line has reached 1.6V (step S 2 ). This operation is repeated until the supply voltage reaches 1.6V (NO in step S 2 ). If it is detected that the supply voltage has reached 1.6V (YES in step S 4 ), resetting of the host interface circuit 1 on the 1.6V side is released (step S 3 ).
  • the supply voltage is continuously monitored.
  • the 2.7V voltage detection circuit 4 detects whether the supply voltage from the power supply line has reached 2.7V (step S 4 ). This operation is repeated until the supply voltage reaches 2.7V (NO in step S 4 ). If it is detected that the supply voltage has reached 2.7V (YES in step S 4 ), resetting of the back-end circuit 2 on the 2.7V side is released (step S 5 ).
  • the operation signal generating circuit 11 for the 1.6V voltage detection circuit receives the output signal 13 from the 2.7V voltage detection circuit 4 , and the reset signal 16 resets the 1.6V voltage detection circuit 3 (step S 6 ). In this state, the system is in operation (step S 7 ) and the power consumed by the 1.6V voltage detection circuit 3 can be saved.
  • step S 8 the voltage supplied from the power supply line decreases.
  • the 2.7V voltage detection circuit 4 detects whether the supply voltage from the power supply line has reached 2.7V (step S 9 ). This operation is repeated until the supply voltage reaches 2.7V (NO in step S 9 ). If it is detected that the supply voltage has reached 2.7V (YES in step S 9 ), resetting of the back-end circuit 2 on the 2.7V side is executed (step S 10 ).
  • the operation signal generating circuit 11 for the 1.6V voltage detection circuit receives the output signal 13 from the 2.7V voltage detection circuit 4 , and the restoration signal 16 releases the reset state of the 1.6V voltage detection circuit 3 .
  • the 1.6V voltage detection circuit 3 is set in the restored state. In short, release of the power-down state of the 1.6V voltage detection circuit 3 is executed (step S 11 ).
  • step S 12 The supply voltage is continuously monitored, and 1.6V voltage detection circuit 3 detects whether the supply voltage from the power supply line has reached 1.6V (step S 12 ). This operation is repeated until the supply voltage reaches 1.6V (NO in step S 12 ). If it is detected that the supply voltage has reached 1.6V (YES in step S 12 ), resetting of the host interface circuit 1 on the 1.6V side is executed (step S 13 ). In this state, the operation of the system is finished, and the power-off is completed (step S 14 ).
  • FIG. 6 shows a simplified structure of the structure shown in FIG. 2 , which includes a plurality of voltage detection circuits and a plurality of operation signal generating circuits for the voltage detection circuits.
  • this modification is the same as that of the above-described embodiment. In this modification, three voltages are detected. Even if four or more voltage detection circuits are connected, the operation will remain the same.
  • the voltage detection is effected in the following order: voltage detection circuit C (HIGH_V: high voltage detection) 55 ⁇ voltage detection circuit B (MID_V: middle voltage detection) 45 ⁇ voltage detection circuit A (LOW_V: low voltage detection) 35 .
  • Reset signals are set in the LOW state in succession in the following order: signal line 54 ⁇ signal line 44 ⁇ signal line 34 .
  • the timing of disabling the voltage detection circuit that is one rank below is the same as the timing shown in FIG. 3 according to the above-described embodiment.
  • the output signal 43 of operation signal generating circuit 42 of voltage detection circuit B enables (power-down/restoration) the voltage detection circuit B (MID_V: middle voltage detection) 45 .
  • the output signal 33 of operation signal generating circuit 32 of voltage detection circuit A enables the voltage detection circuit A (LOW_V: low voltage detection) 35 .
  • the voltage detection circuits i.e. voltage detection circuit B (MID_V: middle voltage detection) 45 and voltage detection circuit A (LOW_V: low voltage detection) 35
  • the voltage detection circuits can be powered down to the normal operation state, i.e. a higher voltage state than the detection voltage of the voltage detection circuit C (HIGH_V: high voltage detection) 55 .

Landscapes

  • Engineering & Computer Science (AREA)
  • Power Engineering (AREA)
  • Power Sources (AREA)
  • Measurement Of Current Or Voltage (AREA)
  • Techniques For Improving Reliability Of Storages (AREA)
  • Credit Cards Or The Like (AREA)

Abstract

A voltage detection circuit control device includes a first voltage detection circuit which detects a first voltage, a second voltage detection circuit which detects a second voltage higher than the first voltage, and an operation signal generating circuit which is connected to the first and second voltage detection circuits and produces a signal for controlling an operation of the first voltage detection circuit on the basis of a voltage detection signal from the second voltage detection circuit.

Description

CROSS-REFERENCE TO RELATED APPLICATIONS
This application is a continuation of U.S. application No. 10/325,755, filed Dec. 23, 2002, and is based upon and claims the benefit of priority from the prior Japanese Patent application No. 2001-395682, filed Dec. 27, 2001, the entire contents of each of which is incorporated herein by reference.
BACKGROUND OF THE INVENTION
1. Field of the Invention
The present invention relates to a control for disabling and restoring the operation of a voltage detection circuit.
2. Description of the Related Art
In these years, SD (Secure Disk) cards have widely been used more and more as external storage devices that are small in size and excellent in portability and information security. According to physical specifications of the SD card, the operational power supply is defined in two stages. For the purpose of operational compensation, two kinds of power supply voltage detection circuits need to be provided. Normally, since two voltage detection circuits are always activated, operation power is always consumed by the two circuits.
In the conventional memory card such as the SD card, there is no control circuit for disabling either or both of the two voltage detection circuits. Consequently, power is consumed by these circuits even in the standby state in which the memory card is not activated, and the operational efficiency is low.
Jpn. Pat. Appln. KOKAI Publication No. 5-74136 discloses a technique for increasing the life of a cell for a memory card, in order to reduce power consumption of the memory card.
According to the technique of KOKAI 5-74136, cell voltage detection in the memory card is performed only in a short time period in which external power is supplied to the memory card. Specifically, to achieve this, a cell is connected to a switch-operable element, and an output of this element is delivered to a cell voltage detection element. An output of the cell voltage detection element is supplied to a latch circuit, and an output of the latch circuit is delivered to a connector of the memory card.
In this prior art, however, a detected value is held by the latch, and flexible power supply control management of, for example, disabling one of the voltage detection circuits cannot be performed. It is still difficult to enhance the power consumption efficiency.
As has been described above, in the prior art, there is no control circuit for disabling the voltage detection circuit of the memory card. Thus, there is a problem that power is always consumed even in the standby state in which the memory card.
BRIEF SUMMARY OF THE INVENTION
A voltage detection circuit control device according to the present invention comprises: a first voltage detection circuit which detects a first voltage; a second voltage detection circuit which detects a second voltage higher than the first voltage; and an operation signal generating circuit which is connected to the first and second voltage detection circuits and produces a signal for controlling an operation of the first voltage detection circuit on the basis of a voltage detection signal from the second voltage detection circuit.
A memory control device according to the invention comprises: a host interface circuit; a back-end circuit; a first voltage detection circuit which detects a first voltage and produces a drive signal for the host interface circuit; a second voltage detection circuit which detects a second voltage higher than the first voltage and produces a drive signal for the back-end circuit; and an operation signal generating circuit which is connected to the first and second voltage detection circuits and produces a signal for controlling an operation of the first voltage detection circuit on the basis of the back-end circuit drive signal from the second voltage detection circuit.
BRIEF DESCRIPTION OF THE SEVERAL VIEWS OF THE DRAWING
FIG. 1 is a block diagram showing a circuit configuration including a voltage detection circuit according to an embodiment of the present invention;
FIG. 2 is a block diagram showing a circuit configuration of an operation signal generating circuit of the voltage detection circuit according to the embodiment of the invention;
FIG. 3 is a view for explaining a power-down/restoration sequence of the voltage detection circuit according to the embodiment of the invention;
FIG. 4 is a flow chart for explaining a power-down process for the voltage detection circuit according to the embodiment of the invention;
FIG. 5 is a flow chart for explaining a power-restoration process for the voltage detection circuit according to the embodiment of the invention; and
FIG. 6 is a block diagram showing a circuit configuration including a voltage detection circuit according to a modification of the embodiment of the invention.
DETAILED DESCRIPTION OF THE INVENTION
Referring to the accompanying drawings, a detailed description will now be given of a voltage detection circuit control device according to the present invention as well as an SD card that is a non-volatile memory card, to which a memory control device having the voltage detection circuit control device is applied.
FIG. 1 is a block diagram showing a circuit configuration including a voltage detection circuit arranged within a non-volatile memory controller provided in an SD card. A host interface circuit 1 controls transmission/reception of signals with a host device to be connected.
Some circuit groups 2, which are referred to as “back-end circuit”, are controlled by a microcomputer that is provided in the SD card to control internal operations. Numeral 3 denotes a 1.6V voltage detection circuit that has an enable terminal (res) and detects the presence/absence of supply of 1.6V power from a power line. Numeral 4 denotes a 2.7V voltage detection circuit that has an enable terminal (res) and detects the presence/absence of supply of 2.7V power from the power line.
Numeral 5 designates a selection signal for activating or inactivating a low-power-consumption mode that automatically disables (halts) a low-voltage-side voltage detection circuit, i.e. the 1.6V voltage detection circuit, by an operation according to the present embodiment, as described below.
Numerals 6 and 8 denote power input signal lines to which 1.6V and 3.6V are applied from the power supply voltage line. Numerals 6 and 9 denote ground signal lines (GND).
Numeral 11 denotes an operation signal generating circuit for the 1.6V voltage detection circuit, which generates a disable signal 16 for disabling or enabling the operation of the 1.6V voltage detection circuit 3. The operation signal generating circuit 11 for the 1.6V voltage detection circuit includes a selector for selecting a mode for supplying a detection signal from the 1.6V voltage detection circuit 3 to a reset signal 18 for the host interface circuit 1, or a mode for producing a logic output of the operation signal generating circuit 11 for the 1.6V voltage detection circuit.
A signal line 17 extends from the 2.7V voltage detection circuit 4. Specifically, the signal line 17 is a reset signal (−BE_RES) connected to the back-end circuit 2.
Referring now to FIG. 2, a detailed description will now be given of the connections between the operation signal generating circuit 11 for the 1.6V voltage detection circuit and other circuits, that is, connection signal lines and internal circuit configurations. FIG. 2 is a circuit block diagram of the operation signal generating circuit 11 for the 1.6V voltage detection circuit.
In FIG. 2, a line 13 is supplied with an output signal (reset signal) from the 2.7V voltage detection circuit 4, and a line 14 is supplied with an output signal from the 1.6V voltage detection circuit 3.
A reset signal line (−HIM_RES) 18 functions to reset the host interface circuit 1 when the operation mode of the present embodiment has been rendered effective. A signal line 16 supplies a control signal for disabling or enabling the operation of the 1.6V voltage detection circuit 3.
A delay element 19 delays the output signal (reset signal) 13 from the 2.7V voltage detection circuit 4. Numeral 20 denotes an OR circuit, and numeral 21 denotes an AND circuit.
Numeral 22 denotes a delay signal line that delivers a signal obtained by delaying the output signal (reset signal) 13 from the 2.7V voltage detection circuit 4 by a delay element 19.
A control sequence of the 1.6V voltage detection circuit 3 according to the present embodiment as described with reference to FIGS. 1 and 2 will now be described with reference to a control sequence chart of FIG. 3 and a flow chart of FIG. 4.
In FIG. 3, as indicated by [Prior-art 1.6V Voltage Detection Circuit Output], in the prior art, when the power supply voltage from the power supply line rises and reaches 1.6V, the 1.6V voltage detection circuit 3 detects a 1.6V voltage and sets an output to the output signal line 14 of the 1.6V voltage detection circuit at “H” level (i.e. release of reset). Thereby, the circuit component connected to the −HIM_RES signal line 18, which is in turn connected to the host interface circuit 1, begins to operate.
If the voltage further rises and reaches 2.7V, the 2.7V voltage detection circuit 4 detects a 2.7V voltage and switches an output to the 2.7V voltage detection circuit output signal line 17 from “L” to “H” (release of reset). At this time point, the circuit connected to the −BE_RES signal line 17, which is in turn connected to the back-end circuit 2, begins to operate.
Normally, when both reset states are released as mentioned above, the system is in operation. When the power is turned off, a sequence reverse to the above is performed. When the supply voltage lowers from 3.6V to 2.7V, the −BE_RES signal line 17 connected to the back-end circuit 2 changes from “H” to “L” and the 2.7V voltage detection circuit 4 operates. The circuit connected to the back-end circuit 2 is reset. When the supply voltage further lowers to 1.6V, the −HIM_RES signal line 18 connected to the host interface circuit 1 changes from “L” to “H”, and the 1.6V voltage detection circuit 3 operates. In addition, the circuit connected to the host interface circuit 1 is reset.
The control operation of the 1.6V voltage detection circuit according to the present embodiment will now be described.
A DV_CTL signal line 5 is fixed at “H” on the outside of the chip.
When power is turned on and the supply voltage from the power supply line has reached 1.6V, the output signal 14 from the 1.6V voltage detection circuit 3 changes from “L” to “H”. When the supply voltage from the power supply line rises and reaches 2.7V, output signals 13 and 17 from the 2.7V voltage detection circuit 4 change from “L” to “H”.
The AND circuit 21 shown in FIG. 2 passes the output signal 13 from the 2.7V voltage detection circuit 4 to the line 16, thus setting the reset input (res input) of the 1.6V voltage detection circuit 3 at “H”. Thereby, power-down of the 1.6V voltage detection circuit 3 is effected, and the power consumed up to now is saved.
As regards the −HIM_RES signal 18 delivered to the host interface circuit 1, the 1.6V out signal (detection signal) 14 from the 1.6V voltage detection circuit 3 is made effective by the OR circuit 20 within the operation signal generating circuit 11 for the 1.6V voltage detection circuit, until the 1.6V voltage detection circuit 3 powers down. While the 1.6V voltage detection circuit 3 powers down, the 2.7V out signal (detection signal) 13 from the 2.7V voltage detection circuit 4 is made effective. After the 2.7V out signal (detection signal) 13 from the 2.7V voltage detection circuit 4 has reached “H” level, the 1.6V voltage detection circuit 3 powers down. Thus, a chattering noise does not occur by the OR operation for the 2.7V out signal and 1.6V out signal.
Next, the transition state from the operative state to the power-off state will now be described.
When the voltage from the power line lowers to 2.7V, the 2.7V voltage detection circuit 4 changes its output signal (detection signal) 13 from “H” to “L”. Then, the 1.6V voltage detection circuit 3 enters the restoration operation. However, since some delay occurs until the restoration, the signal 22 obtained by delaying the 2.7V out signal (output signal) 13 from the 2.7V voltage detection circuit 4 by the delay element 19 is subjected to the OR operation in the OR circuit 20. Accordingly, no chattering noise occurs, and the −HIM_RES signal (reset signal) 18 to the host interface circuit 1 can be produced.
The −HIM_RES signal 18 to the host interface circuit 1 can be produced by 2.7 out+1.6 out+DLY 2.7 (in this context, sign “+” indicates a logic operation “OR”).
The above operations will now be described in succession referring to the flow charts of FIGS. 4 and 5.
FIG. 4 is a flow chart illustrating the power-down operation of the 1.6V voltage detection circuit 3. Upon power-on, the voltage supplied from the power supply line rises (step S1). The 1.6V voltage detection circuit 3 detects whether the supply voltage from the power supply line has reached 1.6V (step S2). This operation is repeated until the supply voltage reaches 1.6V (NO in step S2). If it is detected that the supply voltage has reached 1.6V (YES in step S4), resetting of the host interface circuit 1 on the 1.6V side is released (step S3).
The supply voltage is continuously monitored. The 2.7V voltage detection circuit 4 detects whether the supply voltage from the power supply line has reached 2.7V (step S4). This operation is repeated until the supply voltage reaches 2.7V (NO in step S4). If it is detected that the supply voltage has reached 2.7V (YES in step S4), resetting of the back-end circuit 2 on the 2.7V side is released (step S5).
At the same time, the operation signal generating circuit 11 for the 1.6V voltage detection circuit receives the output signal 13 from the 2.7V voltage detection circuit 4, and the reset signal 16 resets the 1.6V voltage detection circuit 3 (step S6). In this state, the system is in operation (step S7) and the power consumed by the 1.6V voltage detection circuit 3 can be saved.
Referring to the flow chart of FIG. 5, the power restoration operation for the 1.6V voltage detection circuit 3 will now be described. Upon power-off, the voltage supplied from the power supply line decreases (step S8). The 2.7V voltage detection circuit 4 detects whether the supply voltage from the power supply line has reached 2.7V (step S9). This operation is repeated until the supply voltage reaches 2.7V (NO in step S9). If it is detected that the supply voltage has reached 2.7V (YES in step S9), resetting of the back-end circuit 2 on the 2.7V side is executed (step S10). At the same time, the operation signal generating circuit 11 for the 1.6V voltage detection circuit receives the output signal 13 from the 2.7V voltage detection circuit 4, and the restoration signal 16 releases the reset state of the 1.6V voltage detection circuit 3. Thus, the 1.6V voltage detection circuit 3 is set in the restored state. In short, release of the power-down state of the 1.6V voltage detection circuit 3 is executed (step S11).
The supply voltage is continuously monitored, and 1.6V voltage detection circuit 3 detects whether the supply voltage from the power supply line has reached 1.6V (step S12). This operation is repeated until the supply voltage reaches 1.6V (NO in step S12). If it is detected that the supply voltage has reached 1.6V (YES in step S12), resetting of the host interface circuit 1 on the 1.6V side is executed (step S13). In this state, the operation of the system is finished, and the power-off is completed (step S14).
A modification of the present embodiment of the invention will now be described.
FIG. 6 shows a simplified structure of the structure shown in FIG. 2, which includes a plurality of voltage detection circuits and a plurality of operation signal generating circuits for the voltage detection circuits.
The operation of this modification is the same as that of the above-described embodiment. In this modification, three voltages are detected. Even if four or more voltage detection circuits are connected, the operation will remain the same.
When power has been turned on, while the supply voltage from the power supply line is being increased from 0V to 3.6V, the voltage detection is effected in the following order: voltage detection circuit A (LOW V: low voltage detection) 35→voltage detection circuit B (MID_V: middle voltage detection) 45→voltage detection circuit C (HIGH_V: high voltage detection) 55. Reset signals are released in succession in the following order: signal line 34signal line 44signal line 54.
When power is turned off, the voltage detection is effected in the following order: voltage detection circuit C (HIGH_V: high voltage detection) 55→voltage detection circuit B (MID_V: middle voltage detection) 45→voltage detection circuit A (LOW_V: low voltage detection) 35. Reset signals are set in the LOW state in succession in the following order: signal line 54signal line 44signal line 34. In this case, the timing of disabling the voltage detection circuit that is one rank below is the same as the timing shown in FIG. 3 according to the above-described embodiment. Specifically, when the detection voltage of the voltage detection circuit C (HIGH_V: high voltage detection) 55 has been reached, the output signal 43 of operation signal generating circuit 42 of voltage detection circuit B enables (power-down/restoration) the voltage detection circuit B (MID_V: middle voltage detection) 45. Further, when the detection voltage of the voltage detection circuit B (MID_V: middle voltage detection) 45 has been reached, the output signal 33 of operation signal generating circuit 32 of voltage detection circuit A enables the voltage detection circuit A (LOW_V: low voltage detection) 35.
According to the above-described embodiment, the voltage detection circuits (i.e. voltage detection circuit B (MID_V: middle voltage detection) 45 and voltage detection circuit A (LOW_V: low voltage detection) 35), other than the voltage detection circuit C (HIGH_V: high voltage detection) 55, can be powered down to the normal operation state, i.e. a higher voltage state than the detection voltage of the voltage detection circuit C (HIGH_V: high voltage detection) 55.
In the present invention, the structure and operation of the SD memory card have been described. Needless to say, this invention can be applied to other devices with a plurality of voltage detection circuits, with the same operational advantages as described above.
Additional advantages and modifications will readily occur to those skilled in the art. Therefore, the invention in its broader aspects is not limited to the specific details and representative embodiments shown and described herein. Accordingly, various modifications may be made without departing from the spirit or scope of the general inventive concept as defined by the appended claims and their equivalents.

Claims (6)

1. A voltage detection circuit control device for a memory having a host interface circuit, comprising:
a first voltage detection circuit which detects a first voltage;
a second voltage detection circuit which detects a second voltage higher than the first voltage; and
an operation signal generating circuit which is connected to the first and second voltage detection circuits and the host interface circuit of the memory, which produces a signal to make the first voltage detection circuit power down on a basis of a voltage detection signal from the second voltage detection circuit, and which makes the host interface circuit active based on the second voltage detection signal from the second voltage detection circuit before the first voltage detection circuit is powered down.
2. A voltage detection circuit control device according to claim 1, wherein the operation signal generating circuit comprises:
a delay circuit which delays the detection signal from the second voltage detection circuit;
an OR circuit which produces a signal corresponding to a detection signal of the first voltage detection circuit, on a basis of an output signal of the delay circuit, the detection signal from the first voltage detection circuit and the detection signal from the second voltage detection circuit; and
an AND circuit which produces the signal for disabling/enabling operation of the first voltage circuit on a basis of the detection signal from the second voltage detection circuit and an external signal for activating a low-power-consumption mode of the first voltage detection circuit.
3. A voltage detection circuit control device according to claim 1, comprising a plurality of first voltage detection circuits, second voltage detection circuits and operational signal generating circuits.
4. A memory control device comprising:
a host interface circuit;
a back-end circuit;
a first voltage detection circuit which detects a first voltage and produces a drive signal for the host interface circuit;
a second voltage detection circuit which detects a second voltage higher than the first voltage and produces a drive signal for the back-end circuit; and
an operation signal generating circuit which is connected to the first and second voltage detection circuits and produces a signal to make the first voltage detection circuit power down on a basis of the drive signal from the second voltage detection circuit.
5. A memory control device according to claim 4, wherein the operation signal generating circuit comprises:
a delay circuit which delays the drive signal for the back-end circuit from the second voltage detection circuit;
an OR circuit which produces an operation signal for the host interface circuit, on a basis of an output signal of the delay circuit, a detection signal from the first voltage detection circuit and the drive signal from the second voltage detection circuit; and
an AND circuit which produces the signal for disabling/enabling the operation of the first voltage circuit on a basis of the drive signal from the second voltage detection circuit and an external signal for activating a low-power-consumption mode of the first voltage detection circuit.
6. A memory control device according to claim 4, comprising a plurality of first voltage detection circuits, second voltage detection circuits and operational signal generating circuits.
US11/481,819 2001-12-27 2006-07-07 Voltage detection circuit control device, memory control device with the same, and memory card with the same Expired - Fee Related US7203104B2 (en)

Priority Applications (1)

Application Number Priority Date Filing Date Title
US11/481,819 US7203104B2 (en) 2001-12-27 2006-07-07 Voltage detection circuit control device, memory control device with the same, and memory card with the same

Applications Claiming Priority (4)

Application Number Priority Date Filing Date Title
JP2001395682A JP3933467B2 (en) 2001-12-27 2001-12-27 Voltage detection circuit control device, memory control device having the same device, and memory card having the same device
JP2001-395682 2001-12-27
US10/325,755 US7196944B2 (en) 2001-12-27 2002-12-23 Voltage detection circuit control device, memory control device with the same, and memory card with the same
US11/481,819 US7203104B2 (en) 2001-12-27 2006-07-07 Voltage detection circuit control device, memory control device with the same, and memory card with the same

Related Parent Applications (1)

Application Number Title Priority Date Filing Date
US10/325,755 Continuation US7196944B2 (en) 2001-12-27 2002-12-23 Voltage detection circuit control device, memory control device with the same, and memory card with the same

Publications (2)

Publication Number Publication Date
US20060250875A1 US20060250875A1 (en) 2006-11-09
US7203104B2 true US7203104B2 (en) 2007-04-10

Family

ID=19189017

Family Applications (2)

Application Number Title Priority Date Filing Date
US10/325,755 Expired - Fee Related US7196944B2 (en) 2001-12-27 2002-12-23 Voltage detection circuit control device, memory control device with the same, and memory card with the same
US11/481,819 Expired - Fee Related US7203104B2 (en) 2001-12-27 2006-07-07 Voltage detection circuit control device, memory control device with the same, and memory card with the same

Family Applications Before (1)

Application Number Title Priority Date Filing Date
US10/325,755 Expired - Fee Related US7196944B2 (en) 2001-12-27 2002-12-23 Voltage detection circuit control device, memory control device with the same, and memory card with the same

Country Status (4)

Country Link
US (2) US7196944B2 (en)
EP (1) EP1326250A3 (en)
JP (1) JP3933467B2 (en)
CN (1) CN100409369C (en)

Cited By (3)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20120275226A1 (en) * 2011-04-28 2012-11-01 Dai Nakamura Nonvolatile semiconductor memory device capable of reducing power consumption
US20130207695A1 (en) * 2012-02-14 2013-08-15 Samsung Electronics Co., Ltd. Power supply circuits with discharge capability and methods of operating same
US9747958B2 (en) * 2015-10-30 2017-08-29 Sandisk Technologies Llc Device soft-start management for enumeration problems with USB hosts

Families Citing this family (7)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US7212067B2 (en) * 2003-08-01 2007-05-01 Sandisk Corporation Voltage regulator with bypass for multi-voltage storage system
US7164561B2 (en) * 2004-02-13 2007-01-16 Sandisk Corporation Voltage regulator using protected low voltage devices
US7391193B2 (en) * 2005-01-25 2008-06-24 Sandisk Corporation Voltage regulator with bypass mode
JP6441619B2 (en) * 2014-09-03 2018-12-19 ルネサスエレクトロニクス株式会社 Semiconductor device
CN107886981B (en) * 2017-11-28 2021-04-27 晶晨半导体(上海)股份有限公司 Power failure processing method applied to embedded system
JP6748760B1 (en) * 2019-05-13 2020-09-02 ウィンボンド エレクトロニクス コーポレーション Semiconductor memory device
JP6792667B2 (en) * 2019-05-13 2020-11-25 ウィンボンド エレクトロニクス コーポレーション Semiconductor storage device

Citations (10)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JPS63184074A (en) 1987-01-26 1988-07-29 Nec Corp Voltage detecting circuit
JPH0574136A (en) 1991-09-12 1993-03-26 Seiko Epson Corp Memory card
EP0542040A2 (en) 1991-11-11 1993-05-19 Mitsubishi Denki Kabushiki Kaisha Trip control device for circuit breaker
JPH05143802A (en) 1991-11-15 1993-06-11 Seiko Epson Corp Memory card
US5663918A (en) 1994-10-19 1997-09-02 Intel Corporation Method and apparatus for detecting and selecting voltage supplies for flash memory
USRE35645E (en) 1988-03-14 1997-10-28 Mitsubishi Denki Kabushiki Kaisha Semiconductor memory device having a test mode setting circuit
US5822246A (en) 1996-09-30 1998-10-13 Intel Corporation Method and apparatus for detecting the voltage on the VCC pin
US5943263A (en) 1997-01-08 1999-08-24 Micron Technology, Inc. Apparatus and method for programming voltage protection in a non-volatile memory system
JP2000155140A (en) 1998-11-20 2000-06-06 Nec Corp Voltage detecting circuit
US20040164343A1 (en) 2003-02-04 2004-08-26 Kei Tokui Semiconductor storage device

Family Cites Families (3)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JPS6318074A (en) * 1986-07-11 1988-01-25 Teijin Ltd Thin film forming device
JPH04157372A (en) 1990-10-19 1992-05-29 Nec Corp Window type voltage comparator circuit
EP0861468B1 (en) * 1995-11-13 2003-04-02 Lexar Media, Inc. Automatic voltage detection in multiple voltage applications

Patent Citations (11)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JPS63184074A (en) 1987-01-26 1988-07-29 Nec Corp Voltage detecting circuit
USRE35645E (en) 1988-03-14 1997-10-28 Mitsubishi Denki Kabushiki Kaisha Semiconductor memory device having a test mode setting circuit
JPH0574136A (en) 1991-09-12 1993-03-26 Seiko Epson Corp Memory card
EP0542040A2 (en) 1991-11-11 1993-05-19 Mitsubishi Denki Kabushiki Kaisha Trip control device for circuit breaker
US5375032A (en) 1991-11-11 1994-12-20 Mitsubishi Denki Kabushiki Kaisha Trip control device for circuit breaker
JPH05143802A (en) 1991-11-15 1993-06-11 Seiko Epson Corp Memory card
US5663918A (en) 1994-10-19 1997-09-02 Intel Corporation Method and apparatus for detecting and selecting voltage supplies for flash memory
US5822246A (en) 1996-09-30 1998-10-13 Intel Corporation Method and apparatus for detecting the voltage on the VCC pin
US5943263A (en) 1997-01-08 1999-08-24 Micron Technology, Inc. Apparatus and method for programming voltage protection in a non-volatile memory system
JP2000155140A (en) 1998-11-20 2000-06-06 Nec Corp Voltage detecting circuit
US20040164343A1 (en) 2003-02-04 2004-08-26 Kei Tokui Semiconductor storage device

Cited By (5)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20120275226A1 (en) * 2011-04-28 2012-11-01 Dai Nakamura Nonvolatile semiconductor memory device capable of reducing power consumption
US20130207695A1 (en) * 2012-02-14 2013-08-15 Samsung Electronics Co., Ltd. Power supply circuits with discharge capability and methods of operating same
KR20130093352A (en) * 2012-02-14 2013-08-22 삼성전자주식회사 Power supply circuit, power supply method
US9356450B2 (en) * 2012-02-14 2016-05-31 Samsung Electronics Co., Ltd. Power supply circuits with discharge capability and methods of operating same
US9747958B2 (en) * 2015-10-30 2017-08-29 Sandisk Technologies Llc Device soft-start management for enumeration problems with USB hosts

Also Published As

Publication number Publication date
EP1326250A2 (en) 2003-07-09
JP2003196623A (en) 2003-07-11
US7196944B2 (en) 2007-03-27
CN1430228A (en) 2003-07-16
EP1326250A3 (en) 2004-01-21
US20060250875A1 (en) 2006-11-09
US20030132733A1 (en) 2003-07-17
JP3933467B2 (en) 2007-06-20
CN100409369C (en) 2008-08-06

Similar Documents

Publication Publication Date Title
US7203104B2 (en) Voltage detection circuit control device, memory control device with the same, and memory card with the same
US6348744B1 (en) Integrated power management module
EP0861468B1 (en) Automatic voltage detection in multiple voltage applications
US7161834B2 (en) Memory card and data processing system
JP2003091703A (en) Card device
US20090077393A1 (en) Card-type electronic device and host device
US6798709B2 (en) Memory device having dual power ports and memory system including the same
US5608275A (en) Fault tolerant isolation between devices powered by separate power sources
US7263120B2 (en) Semiconductor device to reduce power individually to each circuit
US20050188233A1 (en) Integrated circuit devices that support dynamic voltage scaling of power supply voltages
JP2006319316A (en) Single pin for controlling multiple functions
US7134030B2 (en) Circuit controlling power supplied to a CPU based on only a power signal or a combination of a power signal and an adjustment signal
KR100343028B1 (en) Power supply detection scheme for flash memory
US11372470B2 (en) Control system for controlling intelligent system to reduce power consumption based on bluetooth device
US6735142B1 (en) Power-up control circuit with a power-saving mode of operation
US6714047B2 (en) Semiconductor integrated circuit
US7282984B2 (en) Semiconductor device having an internal voltage converter, and method therefor
US9331673B2 (en) Integrated circuit operating active circuitry and chip pads in different operating modes and at different voltage levels
US20050243615A1 (en) Buffer device for a clock enable signal used in a memory device
US20100162017A1 (en) Systems and methods for implementing standby functionality using field programmable gate arrays
US20070045426A1 (en) Memory card
US7512823B2 (en) Semiconductor device with reduced power consumption that selectively drives one of a plurality of signal receivers according to level of external supply voltage
JP2655766B2 (en) Information card
KR100186640B1 (en) System power control device
US20120307584A1 (en) Memory power supply circuit

Legal Events

Date Code Title Description
REMI Maintenance fee reminder mailed
LAPS Lapse for failure to pay maintenance fees
STCH Information on status: patent discontinuation

Free format text: PATENT EXPIRED DUE TO NONPAYMENT OF MAINTENANCE FEES UNDER 37 CFR 1.362

FP Lapsed due to failure to pay maintenance fee

Effective date: 20110410