US5608275A - Fault tolerant isolation between devices powered by separate power sources - Google Patents
Fault tolerant isolation between devices powered by separate power sources Download PDFInfo
- Publication number
- US5608275A US5608275A US08/444,651 US44465195A US5608275A US 5608275 A US5608275 A US 5608275A US 44465195 A US44465195 A US 44465195A US 5608275 A US5608275 A US 5608275A
- Authority
- US
- United States
- Prior art keywords
- power
- isolation
- isolation device
- fault tolerant
- operating voltage
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Expired - Lifetime
Links
Images
Classifications
-
- H—ELECTRICITY
- H02—GENERATION; CONVERSION OR DISTRIBUTION OF ELECTRIC POWER
- H02J—CIRCUIT ARRANGEMENTS OR SYSTEMS FOR SUPPLYING OR DISTRIBUTING ELECTRIC POWER; SYSTEMS FOR STORING ELECTRIC ENERGY
- H02J1/00—Circuit arrangements for dc mains or dc distribution networks
- H02J1/10—Parallel operation of dc sources
Definitions
- the present invention relates to fault tolerant electrical isolation, and more particularly to a method and apparatus for electrically isolating different devices powered by separate power sources in the event of loss or failure of a power source.
- Electronic devices are continually increasing in speed, complexity and capability. At the same time, it is desired to decrease the power consumption of the electronic device as much as possible to save energy and decrease thermal generation.
- the logic circuits of electronic devices were originally based on a 5 volt (V) standard where the logic signals varied between 0 and 5 V.
- V 5 volt
- a new 3.3 V standard is becoming more common, and even lower voltage standards are contemplated and being developed.
- 3 V devices other components still require 5 V, so that it is now common to have multiple voltage sources providing multiple logic voltage levels, such as 5 V, 3.3 V, etc.
- the 5 V standard is still used since some components operate at higher speeds at the higher voltage level.
- I/O bus standards such as the integrated system architecture (ISA) or Extended-ISA (EISA)
- ISA integrated system architecture
- EISA Extended-ISA
- 5 V power signal for operating with 5 V expansion cards.
- the EISA bus is based on the 5 V standard, but an expansion card plugged into the EISA bus may be based on the 3.3 V standard and include a separate power source.
- the components conforming to two separate voltage standards must often logically communicate with each other.
- a 3 V expansion card plugged into an EISA bus requires voltage translation and/or buffering between 3.3 V and 5 V logic signals.
- the 74LVT245 bi-CMOS transceiver device for example, includes bi-polar and CMOS counterparts for higher drive and higher power capabilities.
- the 74LVT245 transceiver may be powered through a 3.3 V supply, but is 5 V tolerant and thus allows communication through 3 V and 5 V devices on either side of the transceiver. Although the 74LVT245 transceiver includes bi-polar components and thus is a relatively fast component, it consumes a significant amount of energy.
- a related 74LCX245 transceiver is designed using pure CMOS technology, but is also 5 V tolerant and can be used to allow communication between 3 V and 5 V devices.
- the 74LCX245 transceiver is not as fast as the 74LVT245, but consumes less power. Therefore, the choice between these two transceivers depends on design considerations of speed versus power consumption.
- Another isolation device which allows significantly faster logic communication between different devices is a bus switch, which is used in situations where speed is desired but where buffering is not necessary. In particular, a bus switch allows fast logic communication but does not provide boost in current or power.
- the transceiver and bus switch devices described above allow communication between different devices during normal operation, the intended use of these devices does not provide the desired fault tolerant isolation in the event of power failure in certain situations.
- the 74LCX245 transceiver generally requires power from a 3.3 V power supply, but may be used to provide voltage translation between 3 V and 5 V devices. Should the 3.3 V power supply suddenly be disabled, the 74LCX245 provides appropriate isolation between the 3 V and 5 V devices, since the 74LCX245 transceiver becomes a high impedance open switch to the 5 V devices and therefore isolates the 5 V bus from the 3 V expansion card which has suddenly failed.
- an isolation device receives power from a first power source at its power input, and a second source activates a switch circuit which asserts the enable input of the isolation device. Furthermore, the first power source is connected to the enable input through a current limit device, such as a pull-up resistor.
- the isolation device loses power and becomes a high impedance open switch, thereby immediately isolating the components on either side of the device.
- the second power source fails, it releases the switch allowing the first power source to disable the isolation device through the current limit device. This disabling function provides immediate fault tolerant isolation between the different component types.
- a 5 V supply provides power through one or more series diodes to an isolation device, such as the 74LCX245 bus transceiver.
- the isolation device could also be the 74LVT245, a bus switch or any similar type of buffer/switching device.
- the diodes step the voltage down to approximately 3.3 V, which is the required operating voltage of the transceiver.
- a resistor coupled between the power input of the transceiver and ground provides sufficient bias current for the diodes.
- a 3.3 V power supply is connected through a transistor switch circuit, which acts to pull the output enable input of the transceiver low thereby enabling the transceiver when the 3.3 voltage supply is operating.
- a pull-up resistor connected between the power input and the output enable input allows the 5 V power supply to pull the output enable input high to disable the transceiver in the event the 3.3 V power supply fails or is otherwise disabled. In this manner, the devices on either side of the transceiver are thereby isolated from each other regardless of which power source fails.
- the 3.3 V power supply may be used to power the isolation device and the 5 V supply may be used to activate the switch circuit.
- the particular embodiment used depends upon the power limitations of the two power sources on either side of the isolation device.
- the transistor circuit is preferably implemented using a field-effect transistor (FET), which grounds the output enable input thereby enabling the isolation device when the 3.3 V supply is activated.
- FET field-effect transistor
- the isolation device could alternatively be a bus switch or similar type device including an enable input. Also, the present invention is applicable regardless of the voltage levels on either side of the isolation device. For example, two separate 3 V power sources could provide power to different 3 V devices on either side of the isolation device, where fault tolerant isolation is desired between the different devices. In this case, the isolation device could be the 74LVC245 transceiver, which allows 3 V communication but is not 5 V tolerant. Of course, voltage levels other than 3 V and 5 V are contemplated.
- a fault tolerant isolation system provides the desired electrical isolation between devices operating at the same or even different voltage levels, yet communicating through a buffered device.
- the implementation is easily achieved using off-the-shelf components and thus is cost-effective.
- FIG. 1 is a block diagram illustrating conventional connection of an isolating device between components based on different operating voltages
- FIG. 2 is a block diagram of a fault tolerant isolation circuit according to the present invention.
- FIG. 3 is a block diagram of a fault tolerant isolation circuit according to another embodiment of the present invention.
- the isolation system 100 includes a first power supply 102 for providing a 3.3 V signal to 3 V devices 104 and an isolation device 108.
- the first power supply 102 provides 3.3 V, it is understood that the actual voltage may vary.
- a plurality of signal lines 106 are shown connected between the 3 V devices 104 and the isolation device 108, representing a plurality of 3 V signals requiring isolation and buffering for logic communication with 5 V devices 110 on the "opposite" side of the isolation device 108.
- a second power supply 114 provides a +5 V signal to a plurality of 5 V devices 110, which are coupled to the isolation device 108 through a plurality of 5 V signal lines 112.
- the isolation device 108 is typically either a bus transceiver or a bus switch type device. In the event buffering is required between the 3 V devices 104 and the 5 V devices 110, the isolation device could be a bi-CMOS 74LVT245 bus transceiver or the like, which provides the required buffering capabilities. However, the 74LVT245 is a combined CMOS and bi-polar device, which is faster but typically consumes a significant amount of power. Alternatively, the isolation device 108 is a low-power 74LCX245 bus transceiver which is a purely CMOS device, thus operating at a slower speed but requiring less power than the 74LVT245.
- both the 74LVT245 and 74LCX245 are operated using a 3.3 V power signal, but are also 5 V tolerant and thus are capable of receiving the 5 V logic signals on the signal lines 112.
- the isolation device 108 could comprise a bus switch which operates significantly faster than transceiver devices.
- voltage translation may not be required, where the devices on both sides are 3 V, 5 V or any other voltage supported by the isolation device 108.
- the 74LVC245 transceiver operates at 3 V for 3 V devices on both sides.
- the isolation system 100 is not completely fault tolerant. If the first power supply 102 is suddenly disabled or otherwise disconnected, the isolation device 108 loses power and preferably becomes a high-impedance open switch for isolating the 3 V devices 104 from the 5 V devices 110.
- the 74 ⁇ 245 devices are designed for this purpose and provide effective fault tolerant isolation in this case.
- the second power supply 114 should fail or otherwise be disconnected, the 5 V devices 110 also lose power and could generate glitches or otherwise cause false signals on the signal lines 112. Even more problematic, the isolation device 108 may exhibit a low impedance characteristic and thereby load drivers of the signal lines 106.
- the 3 V devices 104 are exposed to the logic glitches, false signals and loads appearing on the signals 106 from the isolation device 108. In this manner, the 3 V devices 104 receive false signals or its drivers are otherwise loaded which could cause improper operation or even failure of the electronic device incorporating the isolation system 100.
- FIG. 2 a block diagram is shown of one embodiment of a fault tolerant isolation circuit 200 according to the present invention. Similar devices assume identical reference numbers as those shown in FIG. 1. Again, a first power supply 102 provides power through a +3.3 V signal to 3 V devices 104, which receive and generate 3 V signals on a plurality of signal lines 106. Also, a second power supply 114 provides power through a +5 V signal to 5 V devices 110, which receive and generate 5 V signals on a plurality of signal lines 112. An isolation device 202 is provided for isolating the first signal lines 106 from the 5 V signal lines 112.
- the output of the 3 V power supply 102 is provided to one end of a resistor 204, having its other end connected to the gate of a field-effect transistor (FET) 206.
- FET field-effect transistor
- the FET 206 is preferably the 2N7002 device, although other types of transistors, including similar FETs or even bi-polar transistors are contemplated.
- the source of FET 206 is connected to ground and its drain is connected to the inverting output enable (OE) input pin of the isolation device 202, which is a transceiver device if buffering is required, or a bus switch device if buffering is not necessary.
- OE inverting output enable
- transceiver devices are the 74 ⁇ 245 type devices such as the 74LVC245, the 74LVT245 and the 74LCX245.
- Quick switches otherwise referred to as bus switches, are manufactured by several suppliers, such as the QuickSwitch® products by Quality Semiconductor, Inc., or the family of bus switches by Texas Instruments, Inc.
- the drain of the FET 206 is also connected to one end of a current limit resistor 208, having its other end connected to the VCC input of the isolation device 202.
- the output of the second power supply 114 is connected to the anode of a diode 210, having its cathode connected to the anode of another diode 212, having its cathode connected to the other end of resistor 208 and to the VCC input of the isolation device 202.
- a bias resistor 214 is connected between the VCC input of the isolation device 202 and ground.
- the diodes 210, 212 reduce the voltage of the +5 V signal to approximately 3.3 V, sufficient for powering the isolation device 202.
- the resistor 214 provides bias current for the diodes 210, 212.
- the +3.3 V signal activates the FET 206, thereby pulling the OE input of the isolation device 202 to ground, which enables the outputs of the isolation device 202 during normal operation.
- the "outputs" depend on the direction of the signal and thus occur on either side. If the first power supply 102 is disabled or otherwise disconnected, the gate of the FET 206 is pulled to ground, thereby deactivating FET 206, so that the OE input of the isolation device 202 is pulled high through current limit resistor 208 through the +5 V signal.
- the isolation device 202 remains powered through its VCC input, its outputs are disabled or otherwise open circuited, so that the signal lines 106 are isolated from signal lines 112, thereby isolating the 5 V devices from the 3 V devices 104.
- any glitches or power surges created by the 3 V devices 104 onto the signal lines 106 are not translated to the signal lines 112.
- the isolation device 202 does not assert any loads to the drivers of the signal lines 112. This provides fault tolerant isolation in the event the first power supply 102 is disabled.
- the isolation device 202 loses power at its VCC input and effectively becomes a high impedance open switch, thereby isolating the 3 V signal lines 106 from the 5 V signal lines 112. This is the operating characteristic of 74 ⁇ 245 type transceivers, including the 74LVT245 and the 74LCX245. In this manner, if the second power supply 114 fails or is disabled, the 3 V devices 104 are completely isolated from the 5 V devices 110, thereby providing fault tolerant isolation in the event of failure of the second power supply 114. It is appreciated that the isolation system 200 provides fault tolerant isolation between the 3 V devices 104 and the 5 V devices 110, regardless of whichever one of the power sources fails or is otherwise disabled.
- the 74LCX245 device consumes very low current in the off or high impedance mode. This characteristic, combined with the characteristics of the FET 206, results in high integrity power transitions from on to off and vice versa.
- the 74LCX245 device is preferred f higher speed is desired.
- FIG. 3 is a block diagram of an alternative fault tolerant isolation system 300 according to the present invention. Similar devices assume identical reference numbers as those shown in FIG. 2. Again, a second power supply 114 provides a +5 V signal to 5 V devices 110, which communicate to the 3 V devices 104 through isolated bus signal lines 112. Also, the first power supply 102 provides a +3.3 V signal to 3 V devices 104. In this embodiment, however, the first power supply 102 provides the +3.3 V signal directly to the VCC input of the isolation device 202 and to one end of the resistor 208. The other end of the resistor 208 is connected to the source of the FET 206, and to the OE input of the isolation device 202. The drain of FET 206 is connected to ground and its gate is connected to one end of the resistor 204, having its other end receiving the +5 V signal.
- Operation is similar to the isolation system 200, except that the second power supply 114 activates the FET 206 to enable the isolation device 202, and the first power supply 102 provides operating power to the isolation device 202.
- the +3.3 V signal pulls the OE input of the isolation device 202 high, thereby disabling the outputs of the isolation device 202, providing fault-tolerant isolation between the 5 V devices 110 and the 3 V devices 104.
- the first power supply 102 fails, operating voltage is removed from the isolation device 202, which then acts as a high impedance open switch between the signal lines 106 and the signal lines 112. Again, fault tolerant isolation is provided between the 3 V devices 104 and the 5 V devices 110, regardless of which power source fails. It is noted that the power supply having fewer power limitations should be used to provide power to the isolation device 202.
- FIGS. 2 and 3 illustrate that the present invention is not limited to any particular voltage levels of the power sources, such as the power supplies 102, 114.
- the power sources on either side of the isolation device 202 could be any desirable voltage level, and could even be the same where voltage level translation is not necessary.
- the two power sources 102, 114 could both be 3 V supplies where the devices 104, 110 are all 3 V devices and the isolation device 202 is a quick switch or the 74LVC245 transceiver.
- voltage levels other than 3 V and 5 V are contemplated, where voltage drop devices such as one or more series diodes may be used to decrease the supply voltage to the level needed by the isolation device 202.
- the present invention provides fault tolerant isolation between the different devices on either side of the isolation device.
- a fault tolerant isolation system provides the desired electrical isolation between different devices power by different power sources, yet communicating through an isolation device.
- the isolation device is either a bus transceiver if buffering is desired, such as a 74 ⁇ 245 type device, or alternatively a quick switch type device.
- the isolation device is any device which includes an enable input for open circuiting its outputs and which acts as a high impedance open switch when it loses power.
- One power source provides power to the isolation device, while the other power supply activates a switch to assert the enable input of the isolation device. In this manner, failure of either power source disables the isolation device, thereby providing fault tolerant isolation on both sides.
Landscapes
- Engineering & Computer Science (AREA)
- Power Engineering (AREA)
- Logic Circuits (AREA)
Abstract
Description
Claims (23)
Priority Applications (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US08/444,651 US5608275A (en) | 1995-05-19 | 1995-05-19 | Fault tolerant isolation between devices powered by separate power sources |
Applications Claiming Priority (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US08/444,651 US5608275A (en) | 1995-05-19 | 1995-05-19 | Fault tolerant isolation between devices powered by separate power sources |
Publications (1)
Publication Number | Publication Date |
---|---|
US5608275A true US5608275A (en) | 1997-03-04 |
Family
ID=23765787
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US08/444,651 Expired - Lifetime US5608275A (en) | 1995-05-19 | 1995-05-19 | Fault tolerant isolation between devices powered by separate power sources |
Country Status (1)
Country | Link |
---|---|
US (1) | US5608275A (en) |
Cited By (21)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US5917252A (en) * | 1996-08-05 | 1999-06-29 | Harness System Technologies Research, Ltd. | Load control system |
US5917250A (en) * | 1997-10-07 | 1999-06-29 | Lucent Technologies Inc. | Isolation circuit and verification controller for a power supply and power plant employing the same |
US5940069A (en) * | 1996-08-21 | 1999-08-17 | Samsung Electronics Co., Ltd. | Driving signal generator for a liquid crystal display |
US5958056A (en) * | 1995-05-26 | 1999-09-28 | Intel Corporation | Method and apparatus for selecting operating voltages in a backplane bus |
US6052019A (en) * | 1998-10-29 | 2000-04-18 | Pericom Semiconductor Corp. | Undershoot-isolating MOS bus switch |
US6208038B1 (en) * | 1996-01-23 | 2001-03-27 | Ocean Electro Systems Ltd. | Electrical load management method and apparatus for a vessel |
US6445049B1 (en) | 1997-06-30 | 2002-09-03 | Artisan Components, Inc. | Cell based array comprising logic, transfer and drive cells |
US6603217B2 (en) * | 1998-11-17 | 2003-08-05 | Mitsubishi Denki Kabushiki Kaisha | Semiconductor circuit device having hierarchical power supply structure |
US6628009B1 (en) * | 2000-10-06 | 2003-09-30 | The Root Group, Inc. | Load balanced polyphase power distributing system |
US20030206051A1 (en) * | 2002-05-01 | 2003-11-06 | International Business Machines Corporation | Global voltage buffer for voltage islands |
US6668991B2 (en) * | 2001-06-29 | 2003-12-30 | Sebastian Canaday | Redundant power supply system and method for an automated robotic device in a data storage system |
US6751048B2 (en) | 2001-06-29 | 2004-06-15 | Storage Technology Corporation | Power rail distribution system and method for an automated robotic device in a data storage system |
US6751040B2 (en) | 2001-06-29 | 2004-06-15 | Storagetechnology Corporation | Method for exchanging tape cartridges between automated tape cartridge libraries |
US6760644B2 (en) | 2001-06-29 | 2004-07-06 | Storage Technology Corporation | System and method for transmitting communication signals to an automated robotic device in a data storage system |
US6791788B2 (en) | 2001-06-29 | 2004-09-14 | Storage Technology Corporation | Segmented power strip for an automated robotic device and method for joining same |
US6798612B2 (en) | 2001-06-29 | 2004-09-28 | Storage Technology Corporation | Power strip distribution system and method for an automated robotic device in a data storage system |
US6826710B2 (en) | 2001-01-25 | 2004-11-30 | Dell Products L.P. | System and method for providing a fault-resilient boot |
US20090179489A1 (en) * | 2008-01-15 | 2009-07-16 | Ming-Ho Huang | High-efficiency power supply device |
US20090244798A1 (en) * | 2008-03-31 | 2009-10-01 | Fujitsu Limited | Power status notification method and power status notification circuit |
US20150003850A1 (en) * | 2013-06-28 | 2015-01-01 | Canon Kabushiki Kaisha | Image forming apparatus |
US9514009B2 (en) | 2014-07-24 | 2016-12-06 | Lenovo Enterprise Solutions (Singapore) Pte. Ltd. | Reducing server power consumption to compensate for a power supply failure in a multiple power supply configuration |
Citations (1)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US4890005A (en) * | 1987-11-09 | 1989-12-26 | Perma Power Electronics, Inc. | Standby power supply line voltage fault detector |
-
1995
- 1995-05-19 US US08/444,651 patent/US5608275A/en not_active Expired - Lifetime
Patent Citations (1)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US4890005A (en) * | 1987-11-09 | 1989-12-26 | Perma Power Electronics, Inc. | Standby power supply line voltage fault detector |
Cited By (27)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US5958056A (en) * | 1995-05-26 | 1999-09-28 | Intel Corporation | Method and apparatus for selecting operating voltages in a backplane bus |
US6208038B1 (en) * | 1996-01-23 | 2001-03-27 | Ocean Electro Systems Ltd. | Electrical load management method and apparatus for a vessel |
US5917252A (en) * | 1996-08-05 | 1999-06-29 | Harness System Technologies Research, Ltd. | Load control system |
US5940069A (en) * | 1996-08-21 | 1999-08-17 | Samsung Electronics Co., Ltd. | Driving signal generator for a liquid crystal display |
US6445049B1 (en) | 1997-06-30 | 2002-09-03 | Artisan Components, Inc. | Cell based array comprising logic, transfer and drive cells |
US5917250A (en) * | 1997-10-07 | 1999-06-29 | Lucent Technologies Inc. | Isolation circuit and verification controller for a power supply and power plant employing the same |
US6052019A (en) * | 1998-10-29 | 2000-04-18 | Pericom Semiconductor Corp. | Undershoot-isolating MOS bus switch |
US6603217B2 (en) * | 1998-11-17 | 2003-08-05 | Mitsubishi Denki Kabushiki Kaisha | Semiconductor circuit device having hierarchical power supply structure |
US7256644B2 (en) | 1998-11-17 | 2007-08-14 | Renesas Technology Corp. | Semiconductor circuit device having hierarchical power supply structure |
US20050189818A1 (en) * | 1998-11-17 | 2005-09-01 | Mitsubishi Denki Kabushiki Kaisha | Semiconductor circuit device having hierarchical power supply structure |
US6628009B1 (en) * | 2000-10-06 | 2003-09-30 | The Root Group, Inc. | Load balanced polyphase power distributing system |
US6826710B2 (en) | 2001-01-25 | 2004-11-30 | Dell Products L.P. | System and method for providing a fault-resilient boot |
US6668991B2 (en) * | 2001-06-29 | 2003-12-30 | Sebastian Canaday | Redundant power supply system and method for an automated robotic device in a data storage system |
US6751040B2 (en) | 2001-06-29 | 2004-06-15 | Storagetechnology Corporation | Method for exchanging tape cartridges between automated tape cartridge libraries |
US6760644B2 (en) | 2001-06-29 | 2004-07-06 | Storage Technology Corporation | System and method for transmitting communication signals to an automated robotic device in a data storage system |
US6791788B2 (en) | 2001-06-29 | 2004-09-14 | Storage Technology Corporation | Segmented power strip for an automated robotic device and method for joining same |
US6798612B2 (en) | 2001-06-29 | 2004-09-28 | Storage Technology Corporation | Power strip distribution system and method for an automated robotic device in a data storage system |
US20040196587A1 (en) * | 2001-06-29 | 2004-10-07 | Storage Technology Corporation | System and method for exchanging tape cartridges between automated tape cartridge libraries |
US6751048B2 (en) | 2001-06-29 | 2004-06-15 | Storage Technology Corporation | Power rail distribution system and method for an automated robotic device in a data storage system |
US6930855B2 (en) | 2001-06-29 | 2005-08-16 | Storage Technology Corporation | System and method for exchanging tape cartridges between automated tape cartridge libraries |
US6731154B2 (en) * | 2002-05-01 | 2004-05-04 | International Business Machines Corporation | Global voltage buffer for voltage islands |
US20030206051A1 (en) * | 2002-05-01 | 2003-11-06 | International Business Machines Corporation | Global voltage buffer for voltage islands |
US20090179489A1 (en) * | 2008-01-15 | 2009-07-16 | Ming-Ho Huang | High-efficiency power supply device |
US20090244798A1 (en) * | 2008-03-31 | 2009-10-01 | Fujitsu Limited | Power status notification method and power status notification circuit |
US20150003850A1 (en) * | 2013-06-28 | 2015-01-01 | Canon Kabushiki Kaisha | Image forming apparatus |
US9417593B2 (en) * | 2013-06-28 | 2016-08-16 | Canon Kabushiki Kaisha | Image forming apparatus configured to switch between supplying and shutting-off of power to a portion of the image forming apparatus |
US9514009B2 (en) | 2014-07-24 | 2016-12-06 | Lenovo Enterprise Solutions (Singapore) Pte. Ltd. | Reducing server power consumption to compensate for a power supply failure in a multiple power supply configuration |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
US5608275A (en) | Fault tolerant isolation between devices powered by separate power sources | |
US5598041A (en) | Efficient fault tolerant switching circuit for redundant d. c. power supplies | |
US7332833B2 (en) | Switching circuit for master-slave feeding mode of low voltage power supply | |
US6448812B1 (en) | Pull up/pull down logic for holding a defined value during power down mode | |
US6351158B1 (en) | Floating gate circuit for backwards driven MOS output driver | |
US5027002A (en) | Redundant power bus arrangement for electronic circuits | |
US5672917A (en) | Semiconductor power switch system | |
US6100719A (en) | Low-voltage bus switch maintaining isolation under power-down conditions | |
WO2010014477A1 (en) | High signal level compliant input/output circuits | |
WO2010014443A1 (en) | High signal level compliant input/output circuits | |
US20100030924A1 (en) | High signal level compliant input/output circuits | |
WO2010014473A1 (en) | High signal level compliant input/output circuits | |
US6577153B2 (en) | Semiconductor integrated circuit | |
US8138814B2 (en) | High signal level compliant input/output circuits | |
US6265931B1 (en) | Voltage reference source for an overvoltage-tolerant bus interface | |
US7298181B2 (en) | Highest supply selection circuit | |
CN113992199A (en) | Integrated circuit and signal transmission method thereof | |
US5966044A (en) | Pull-up circuit and semiconductor device using the same | |
EP0704974B1 (en) | Off-chip driver circuit | |
CN109818411B (en) | Power switch circuit, chip and power supply system suitable for power supply sudden change | |
US6342803B1 (en) | Pad driver | |
US5446320A (en) | Circuit for clamping power output to ground while the computer is deactivated | |
US6150844A (en) | High voltage tolerance output stage | |
US6833732B2 (en) | Output signal circuit capable of automatically detecting polarity | |
CA2335312C (en) | Interface module with protection circuit and method of protecting an interface |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
AS | Assignment |
Owner name: DELL U.S.A. L.P., TEXAS Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:KHOSROWPOUR, FARZAD;REEL/FRAME:007506/0183 Effective date: 19950518 |
|
STCF | Information on status: patent grant |
Free format text: PATENTED CASE |
|
REMI | Maintenance fee reminder mailed | ||
FPAY | Fee payment |
Year of fee payment: 4 |
|
SULP | Surcharge for late payment | ||
FEPP | Fee payment procedure |
Free format text: PAYOR NUMBER ASSIGNED (ORIGINAL EVENT CODE: ASPN); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY |
|
FPAY | Fee payment |
Year of fee payment: 8 |
|
FPAY | Fee payment |
Year of fee payment: 12 |
|
REMI | Maintenance fee reminder mailed | ||
AS | Assignment |
Owner name: BANK OF AMERICA, N.A., AS ADMINISTRATIVE AGENT, TE Free format text: PATENT SECURITY AGREEMENT (ABL);ASSIGNORS:DELL INC.;APPASSURE SOFTWARE, INC.;ASAP SOFTWARE EXPRESS, INC.;AND OTHERS;REEL/FRAME:031898/0001 Effective date: 20131029 Owner name: BANK OF AMERICA, N.A., AS ADMINISTRATIVE AGENT, TEXAS Free format text: PATENT SECURITY AGREEMENT (ABL);ASSIGNORS:DELL INC.;APPASSURE SOFTWARE, INC.;ASAP SOFTWARE EXPRESS, INC.;AND OTHERS;REEL/FRAME:031898/0001 Effective date: 20131029 Owner name: BANK OF AMERICA, N.A., AS COLLATERAL AGENT, NORTH CAROLINA Free format text: PATENT SECURITY AGREEMENT (TERM LOAN);ASSIGNORS:DELL INC.;APPASSURE SOFTWARE, INC.;ASAP SOFTWARE EXPRESS, INC.;AND OTHERS;REEL/FRAME:031899/0261 Effective date: 20131029 Owner name: BANK OF NEW YORK MELLON TRUST COMPANY, N.A., AS FIRST LIEN COLLATERAL AGENT, TEXAS Free format text: PATENT SECURITY AGREEMENT (NOTES);ASSIGNORS:APPASSURE SOFTWARE, INC.;ASAP SOFTWARE EXPRESS, INC.;BOOMI, INC.;AND OTHERS;REEL/FRAME:031897/0348 Effective date: 20131029 Owner name: BANK OF NEW YORK MELLON TRUST COMPANY, N.A., AS FI Free format text: PATENT SECURITY AGREEMENT (NOTES);ASSIGNORS:APPASSURE SOFTWARE, INC.;ASAP SOFTWARE EXPRESS, INC.;BOOMI, INC.;AND OTHERS;REEL/FRAME:031897/0348 Effective date: 20131029 Owner name: BANK OF AMERICA, N.A., AS COLLATERAL AGENT, NORTH Free format text: PATENT SECURITY AGREEMENT (TERM LOAN);ASSIGNORS:DELL INC.;APPASSURE SOFTWARE, INC.;ASAP SOFTWARE EXPRESS, INC.;AND OTHERS;REEL/FRAME:031899/0261 Effective date: 20131029 |
|
AS | Assignment |
Owner name: SECUREWORKS, INC., GEORGIA Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:BANK OF AMERICA, N.A., AS ADMINISTRATIVE AGENT;REEL/FRAME:040065/0216 Effective date: 20160907 Owner name: DELL MARKETING L.P., TEXAS Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:BANK OF AMERICA, N.A., AS ADMINISTRATIVE AGENT;REEL/FRAME:040065/0216 Effective date: 20160907 Owner name: APPASSURE SOFTWARE, INC., VIRGINIA Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:BANK OF AMERICA, N.A., AS ADMINISTRATIVE AGENT;REEL/FRAME:040065/0216 Effective date: 20160907 Owner name: PEROT SYSTEMS CORPORATION, TEXAS Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:BANK OF AMERICA, N.A., AS ADMINISTRATIVE AGENT;REEL/FRAME:040065/0216 Effective date: 20160907 Owner name: WYSE TECHNOLOGY L.L.C., CALIFORNIA Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:BANK OF AMERICA, N.A., AS ADMINISTRATIVE AGENT;REEL/FRAME:040065/0216 Effective date: 20160907 Owner name: ASAP SOFTWARE EXPRESS, INC., ILLINOIS Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:BANK OF AMERICA, N.A., AS ADMINISTRATIVE AGENT;REEL/FRAME:040065/0216 Effective date: 20160907 Owner name: CREDANT TECHNOLOGIES, INC., TEXAS Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:BANK OF AMERICA, N.A., AS ADMINISTRATIVE AGENT;REEL/FRAME:040065/0216 Effective date: 20160907 Owner name: DELL USA L.P., TEXAS Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:BANK OF AMERICA, N.A., AS ADMINISTRATIVE AGENT;REEL/FRAME:040065/0216 Effective date: 20160907 Owner name: DELL SOFTWARE INC., CALIFORNIA Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:BANK OF AMERICA, N.A., AS ADMINISTRATIVE AGENT;REEL/FRAME:040065/0216 Effective date: 20160907 Owner name: FORCE10 NETWORKS, INC., CALIFORNIA Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:BANK OF AMERICA, N.A., AS ADMINISTRATIVE AGENT;REEL/FRAME:040065/0216 Effective date: 20160907 Owner name: DELL PRODUCTS L.P., TEXAS Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:BANK OF AMERICA, N.A., AS ADMINISTRATIVE AGENT;REEL/FRAME:040065/0216 Effective date: 20160907 Owner name: COMPELLANT TECHNOLOGIES, INC., MINNESOTA Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:BANK OF AMERICA, N.A., AS ADMINISTRATIVE AGENT;REEL/FRAME:040065/0216 Effective date: 20160907 Owner name: DELL INC., TEXAS Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:BANK OF AMERICA, N.A., AS ADMINISTRATIVE AGENT;REEL/FRAME:040065/0216 Effective date: 20160907 |
|
AS | Assignment |
Owner name: DELL INC., TEXAS Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:BANK OF AMERICA, N.A., AS COLLATERAL AGENT;REEL/FRAME:040040/0001 Effective date: 20160907 Owner name: DELL PRODUCTS L.P., TEXAS Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:BANK OF AMERICA, N.A., AS COLLATERAL AGENT;REEL/FRAME:040040/0001 Effective date: 20160907 Owner name: APPASSURE SOFTWARE, INC., VIRGINIA Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:BANK OF AMERICA, N.A., AS COLLATERAL AGENT;REEL/FRAME:040040/0001 Effective date: 20160907 Owner name: PEROT SYSTEMS CORPORATION, TEXAS Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:BANK OF AMERICA, N.A., AS COLLATERAL AGENT;REEL/FRAME:040040/0001 Effective date: 20160907 Owner name: DELL USA L.P., TEXAS Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:BANK OF AMERICA, N.A., AS COLLATERAL AGENT;REEL/FRAME:040040/0001 Effective date: 20160907 Owner name: WYSE TECHNOLOGY L.L.C., CALIFORNIA Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:BANK OF AMERICA, N.A., AS COLLATERAL AGENT;REEL/FRAME:040040/0001 Effective date: 20160907 Owner name: COMPELLENT TECHNOLOGIES, INC., MINNESOTA Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:BANK OF AMERICA, N.A., AS COLLATERAL AGENT;REEL/FRAME:040040/0001 Effective date: 20160907 Owner name: FORCE10 NETWORKS, INC., CALIFORNIA Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:BANK OF AMERICA, N.A., AS COLLATERAL AGENT;REEL/FRAME:040040/0001 Effective date: 20160907 Owner name: ASAP SOFTWARE EXPRESS, INC., ILLINOIS Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:BANK OF AMERICA, N.A., AS COLLATERAL AGENT;REEL/FRAME:040040/0001 Effective date: 20160907 Owner name: DELL SOFTWARE INC., CALIFORNIA Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:BANK OF AMERICA, N.A., AS COLLATERAL AGENT;REEL/FRAME:040040/0001 Effective date: 20160907 Owner name: DELL MARKETING L.P., TEXAS Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:BANK OF AMERICA, N.A., AS COLLATERAL AGENT;REEL/FRAME:040040/0001 Effective date: 20160907 Owner name: CREDANT TECHNOLOGIES, INC., TEXAS Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:BANK OF AMERICA, N.A., AS COLLATERAL AGENT;REEL/FRAME:040040/0001 Effective date: 20160907 Owner name: SECUREWORKS, INC., GEORGIA Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:BANK OF AMERICA, N.A., AS COLLATERAL AGENT;REEL/FRAME:040040/0001 Effective date: 20160907 Owner name: DELL PRODUCTS L.P., TEXAS Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:BANK OF NEW YORK MELLON TRUST COMPANY, N.A., AS COLLATERAL AGENT;REEL/FRAME:040065/0618 Effective date: 20160907 Owner name: PEROT SYSTEMS CORPORATION, TEXAS Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:BANK OF NEW YORK MELLON TRUST COMPANY, N.A., AS COLLATERAL AGENT;REEL/FRAME:040065/0618 Effective date: 20160907 Owner name: SECUREWORKS, INC., GEORGIA Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:BANK OF NEW YORK MELLON TRUST COMPANY, N.A., AS COLLATERAL AGENT;REEL/FRAME:040065/0618 Effective date: 20160907 Owner name: DELL USA L.P., TEXAS Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:BANK OF NEW YORK MELLON TRUST COMPANY, N.A., AS COLLATERAL AGENT;REEL/FRAME:040065/0618 Effective date: 20160907 Owner name: DELL INC., TEXAS Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:BANK OF NEW YORK MELLON TRUST COMPANY, N.A., AS COLLATERAL AGENT;REEL/FRAME:040065/0618 Effective date: 20160907 Owner name: DELL MARKETING L.P., TEXAS Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:BANK OF NEW YORK MELLON TRUST COMPANY, N.A., AS COLLATERAL AGENT;REEL/FRAME:040065/0618 Effective date: 20160907 Owner name: FORCE10 NETWORKS, INC., CALIFORNIA Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:BANK OF NEW YORK MELLON TRUST COMPANY, N.A., AS COLLATERAL AGENT;REEL/FRAME:040065/0618 Effective date: 20160907 Owner name: ASAP SOFTWARE EXPRESS, INC., ILLINOIS Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:BANK OF NEW YORK MELLON TRUST COMPANY, N.A., AS COLLATERAL AGENT;REEL/FRAME:040065/0618 Effective date: 20160907 Owner name: CREDANT TECHNOLOGIES, INC., TEXAS Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:BANK OF NEW YORK MELLON TRUST COMPANY, N.A., AS COLLATERAL AGENT;REEL/FRAME:040065/0618 Effective date: 20160907 Owner name: APPASSURE SOFTWARE, INC., VIRGINIA Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:BANK OF NEW YORK MELLON TRUST COMPANY, N.A., AS COLLATERAL AGENT;REEL/FRAME:040065/0618 Effective date: 20160907 Owner name: COMPELLENT TECHNOLOGIES, INC., MINNESOTA Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:BANK OF NEW YORK MELLON TRUST COMPANY, N.A., AS COLLATERAL AGENT;REEL/FRAME:040065/0618 Effective date: 20160907 Owner name: WYSE TECHNOLOGY L.L.C., CALIFORNIA Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:BANK OF NEW YORK MELLON TRUST COMPANY, N.A., AS COLLATERAL AGENT;REEL/FRAME:040065/0618 Effective date: 20160907 Owner name: DELL SOFTWARE INC., CALIFORNIA Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:BANK OF NEW YORK MELLON TRUST COMPANY, N.A., AS COLLATERAL AGENT;REEL/FRAME:040065/0618 Effective date: 20160907 |