US6909385B2 - Method and apparatus for suppressing low frequency content in digital data - Google Patents
Method and apparatus for suppressing low frequency content in digital data Download PDFInfo
- Publication number
- US6909385B2 US6909385B2 US10/084,040 US8404002A US6909385B2 US 6909385 B2 US6909385 B2 US 6909385B2 US 8404002 A US8404002 A US 8404002A US 6909385 B2 US6909385 B2 US 6909385B2
- Authority
- US
- United States
- Prior art keywords
- codeword
- sequence
- digital sum
- candidate
- bits
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Expired - Lifetime, expires
Links
Images
Classifications
-
- G—PHYSICS
- G11—INFORMATION STORAGE
- G11B—INFORMATION STORAGE BASED ON RELATIVE MOVEMENT BETWEEN RECORD CARRIER AND TRANSDUCER
- G11B20/00—Signal processing not specific to the method of recording or reproducing; Circuits therefor
- G11B20/10—Digital recording or reproducing
- G11B20/14—Digital recording or reproducing using self-clocking codes
- G11B20/1403—Digital recording or reproducing using self-clocking codes characterised by the use of two levels
- G11B20/1423—Code representation depending on subsequent bits, e.g. delay modulation, double density code, Miller code
- G11B20/1426—Code representation depending on subsequent bits, e.g. delay modulation, double density code, Miller code conversion to or from block codes or representations thereof
-
- H—ELECTRICITY
- H03—ELECTRONIC CIRCUITRY
- H03M—CODING; DECODING; CODE CONVERSION IN GENERAL
- H03M5/00—Conversion of the form of the representation of individual digits
- H03M5/02—Conversion to or from representation by pulses
- H03M5/04—Conversion to or from representation by pulses the pulses having two levels
- H03M5/14—Code representation, e.g. transition, for a given bit cell depending on the information in one or more adjacent bit cells, e.g. delay modulation code, double density code
- H03M5/145—Conversion to or from block codes or representations thereof
-
- H—ELECTRICITY
- H03—ELECTRONIC CIRCUITRY
- H03M—CODING; DECODING; CODE CONVERSION IN GENERAL
- H03M7/00—Conversion of a code where information is represented by a given sequence or number of digits to a code where the same, similar or subset of information is represented by a different sequence or number of digits
- H03M7/30—Compression; Expansion; Suppression of unnecessary data, e.g. redundancy reduction
- H03M7/46—Conversion to or from run-length codes, i.e. by representing the number of consecutive digits, or groups of digits, of the same kind by a code word and a digit indicative of that kind
-
- G—PHYSICS
- G11—INFORMATION STORAGE
- G11B—INFORMATION STORAGE BASED ON RELATIVE MOVEMENT BETWEEN RECORD CARRIER AND TRANSDUCER
- G11B20/00—Signal processing not specific to the method of recording or reproducing; Circuits therefor
- G11B20/10—Digital recording or reproducing
- G11B20/14—Digital recording or reproducing using self-clocking codes
- G11B20/1403—Digital recording or reproducing using self-clocking codes characterised by the use of two levels
- G11B20/1423—Code representation depending on subsequent bits, e.g. delay modulation, double density code, Miller code
- G11B20/1426—Code representation depending on subsequent bits, e.g. delay modulation, double density code, Miller code conversion to or from block codes or representations thereof
- G11B2020/1438—8 to 10 modulation
-
- G—PHYSICS
- G11—INFORMATION STORAGE
- G11B—INFORMATION STORAGE BASED ON RELATIVE MOVEMENT BETWEEN RECORD CARRIER AND TRANSDUCER
- G11B20/00—Signal processing not specific to the method of recording or reproducing; Circuits therefor
- G11B20/10—Digital recording or reproducing
- G11B20/14—Digital recording or reproducing using self-clocking codes
- G11B20/1403—Digital recording or reproducing using self-clocking codes characterised by the use of two levels
- G11B20/1423—Code representation depending on subsequent bits, e.g. delay modulation, double density code, Miller code
- G11B20/1426—Code representation depending on subsequent bits, e.g. delay modulation, double density code, Miller code conversion to or from block codes or representations thereof
- G11B2020/1457—Code representation depending on subsequent bits, e.g. delay modulation, double density code, Miller code conversion to or from block codes or representations thereof wherein DC control is performed by calculating a digital sum value [DSV]
Definitions
- the present invention relates generally to the field of coding for digital systems. More particularly, but not by limitation, the present invention relates to improved methods and apparatus for high rate encoding and efficient decoding of digital data in such a way that coded data are dc-free and suitable for recording information on a recording medium, and reading back the data from a recording medium, such as magnetic disc.
- Recording medium for recording data include magnetic discs, optical discs, magneto-optical discs, and magnetic tapes, for example.
- data is digitally recorded on, or read back from, a recording medium, it is preferable that the data is recorded at a high density.
- Partial response systems are usually used for this purpose.
- High-density recording is then possible by adopting a PRML (Partial Response with Maximum Likelihood) method that combines the partial response equalization and Viterbi detection.
- PRML Partial Response with Maximum Likelihood
- the signal does not have a dc (direct current) component, or at least that the dc component is as small as possible.
- dc direct current
- the power spectral density function of the recorded sequence at dc equals zero.
- Such sequences are said to be dc-free. It is desirable that the sequence be as dc-free as possible because it is necessary to ensure that, for example, errors due to variations in a reference level during quantization of the read back signal do not occur. It is also desirable that the sequence be substantially dc-free to ensure that fluctuations do not occur in error signals, such as tracking error signals, occurring in the servo control.
- the so-called running digital sum is a standard measure for evaluating the dc component.
- the RDS is the total sum of the recorded symbols from the time of starting the sequence.
- a small RDS absolute value namely low disparity between +1s and ⁇ 1s, means that the content of the dc component is low.
- Sequences with equal numbers of +1s and ⁇ 1s are referred to as being “balanced.” Balanced sequences do not have a dc component.
- RDS of higher order Further measures of suppression of low frequencies of a signal are so called “RDS of higher order.”
- the higher order RDS can be computed recursively in such a way that the RDS of the order i is an algebraic sum of values of an RDS of lower order, i ⁇ 1.
- the values of the polynomial coefficients h 1 , h 2 , . . . , h 1 represent values of a sampled channel response to an isolated impulse.
- Modulation coding can be used to obtain dc-free sequences.
- Modulation coding may be implemented, for example, by parsing digital information that is to be recorded into strings of bits, called message words. Each message word is then used to select a codeword from a codebook.
- the codewords in the codebook are of length n bits, where the codeword bits define a recorded sequence. In other words, the codeword bits define a sequence of symbols to be recorded on a medium.
- efficient or high-rate dc-free modulation codes that can ensure bounded value of RDS, without adding an excessive number of redundant bits to the information to be recorded, typically require both codewords and codebooks of larger sizes as discussed further below.
- the measure of code efficiency is a parameter called “code rate,” which represents the ratio between m, the message word length and n, the codeword length.
- code rate represents the ratio between m, the message word length and n, the codeword length.
- an error correcting code is used in conjunction with a modulation code.
- Error correcting codes introduce additional bits to a signal to form an encoded signal. The additional bits improve the ability of a system to recover the signal when the encoded signal has been corrupted by noise introduced by a recording channel.
- Examples of a modulation codes are the 8-10 code adopted in digital audio tape recorders (DAT), the EFM (Eighteen to Fourteen Modulation) code adopted in compact disc (CD) players, and the EFMPlus code adopted in digital versatile disc (DVD) players.
- DAT digital audio tape recorders
- EFM Eighteen to Fourteen Modulation
- CD compact disc
- DVD digital versatile disc
- Various codes for eliminating dc free components are known.
- Examples of error correcting codes include Reed-Solomon codes adopted in magnetic and optical recording systems.
- data is first encoded using an error correcting code, and then using a modulation code.
- a traditional error-correcting-modulation coding concatenation scheme When a traditional error correcting-modulation coding concatenation scheme is used together with high rate dc-free codes, the error multiplication is inevitable. Error multiplication means that error in one recorded bit produces errors on several bits in the decoded data. This effect is a consequence of the nonlinear structure of a modulation decoder.
- Another scheme so called inverse concatenation, puts modulation encoding before error control coding, and modulation decoding after modulation decoding. In this way, the errors are first corrected by an error correcting code, and the error multiplication is prevented.
- the error correcting encoder does not necessarily produce balanced codewords nor low disparity codewords, hence undoing the disparity control introduced by the modulation encoder. Therefore, there is a need for a method and apparatus for generating high rate codes that are at the same time dc-free and possess error control capabilities.
- Embodiments of the present invention relate to methods and apparatus for high rate encoding and efficient decoding of digital data.
- the methods provide coded data which are substantially dc-free and suitable for recording information on a recording medium, and reading back the data from a recording medium.
- the apparatus include data storage devices and systems which implement the method.
- the present invention addresses the aforementioned problems by providing a method and apparatus for encoding digital information to be recorded on a recording medium.
- the method includes the steps of receiving a sequence of m message bits, and mapping the sequence of m message bits to a list of not more than K codewords of length n.
- the method preferably includes selecting one codeword from a list of K codewords and recording it on a recording medium.
- the method does not require using codebooks.
- the codeword is obtained solely by using algebraic operations such as addition and comparison.
- the method includes adding a set of four periodic sequences to a message word, thus creating a set of four codeword candidates. For each codeword candidate an RDS sum is calculated and a set of a positions within the codeword is determined, such that, inverting bits in the codeword candidate starting at a position from the set of determined positions results in an RDS at the end of the codeword being equal to zero. Then, for each of four candidates and for each respective position in the corresponding set of positions, the second order digital sum sequence is calculated as a cumulative sum of RDS values from the beginning of the encoding process, and a sequence which produces a smallest absolute value of a second order RDS is selected together with a periodic sequence added to it, and a position where the inversion of bits has started.
- sets of four codeword candidates are described herein, more or fewer codeword candidates can also be used.
- the position from where the inversion of bits has started is first encoded by a classical low disparity code (that use for example codebooks, as explained in previous art), and then appended to the selected codeword.
- Two bit information, on which periodic sequence has been added to the message word prior to inversion, is also appended to the message word thus forming a modulation codeword.
- the modulation codeword is then encoded by an error correcting code, for example linear block code, and then recorded to the medium.
- the parity bits of the error correction code may introduce misbalance in symbols +1 and ⁇ 1, however when the computation of RDS and second order RDS of the next message word begins, this misbalance is taken into account, and the modulation encoding method compensates for it. Any misbalance in positive and negative bits after adding parity bits in the error correction encoder is compensated for in the next modulation encoding round.
- the present invention also provides a method and apparatus for decoding information stored on a recording medium.
- FIG. 1 is a plan view of a disc drive in accordance with embodiments of the present invention.
- FIGS. 2 and 3 are block diagrams illustrating first and second read channel architectures in which the methods of the invention can be implemented.
- FIGS. 4 and 5 are plots illustrating running digital sums (RDSs) which illustrate aspects of the present invention.
- FIG. 6 is a block diagram illustrating an apparatus configured to implement encoding methods of the present invention.
- FIGS. 7 and 8 are diagrammatic illustrations of, respectively, encoding and decoding operations of the present invention.
- FIG. 1 is a plan view of a disc drive 100 which includes a housing with a base 102 and a top cover 104 (sections of top cover 104 are removed for clarity).
- Disc drive 100 further includes a disc pack 106 which is mounted on a spindle motor (not shown).
- Disc pack 106 includes a plurality of individual discs 107 which are mounted for co-rotation about central axis 108 .
- Each disc 107 has an associated product head 112 which carries one or more read and write transducers (read and write heads) for communicating with disc surface 109 .
- Each product head 112 is supported by a suspension 118 which is in turn attached to a track accessing arm 120 of an actuator assembly 122 .
- Actuator assembly 122 is rotated about a shaft 126 by a voice coil motor 124 , which is controlled by servo control circuitry, to move head 112 in an arcuate path 130 between a disc inner diameter 132 and a disc outer diameter 134 .
- circuitry 128 which herein diagrammatically represents circuitry associated with the channel architecture used in processing signals to be written to or read from the disc or media surface.
- the position in which circuitry 128 is located need not be as shown in FIG. 1 , but instead, the position of circuitry 128 shown in FIG. 1 is provided as an example for discussion purposes.
- disc drive 100 is intended to represent any of a variety of data storage devices in which the methods and apparatus of the present invention can be implemented.
- disc drive 100 is a magnetic disc drive utilizing perpendicular recording techniques and components.
- disc drive 100 can be other types of magnetic disc drive, or can be other types of disc drive such as an optical disc drive, a magneto-optical disc drive, etc.
- the methods and apparatus disclosed herein can also be used in other data storage devices, for example in magnetic tape storage devices.
- FIGS. 2 and 3 illustrate first and second channel architectures 128 - 1 and 128 - 2 in which the encoding and decoding methods of the present invention can be implemented.
- the various circuits shown in the blocks of FIGS. 2 and 3 can be implemented as integrated circuits, discrete components, or suitably programmed processing circuitry.
- various blocks shown in FIGS. 2 and 3 are referred to generically as being circuitry.
- ECC Error correcting code
- Encoder circuitry 210 receives the ECC encoded signal 206 and implements modulation coding, in accordance with the invention, to obtain dc-free sequences. As will be discussed below in greater detail, encoder circuitry 210 uses methods which allow for the generation of high rate codes that are at the same time dc-free and possess error control capabilities.
- the generated codewords (represented in FIG. 1 as signal 211 ) are indicative of the original data bits of the message words provided to the channel. Using head-media interaction of the type which is well known in the art, the high rate and dc-free codewords generated by encoder circuitry 210 can be recorded on the media.
- the head-media interaction can also be used to read, at a later time, the codewords recorded on the media in order to retrieve the content of the message words.
- Front-end timing functions or circuitry 215 , equalizer functions or circuitry 220 , and channel detector 225 are used, in a conventional manner, to generate a readback signal 226 which is provided to decoder circuitry 230 .
- Decoder circuitry 230 implements decoding methods of the present invention to generate a signal 231 which is still ECC encoded. Then, ECC decoder circuitry 235 provides ECC decoding of the signal 231 to produce estimated bits which should correspond closely to the data bits of the original message word.
- FIG. 3 illustrates the same circuitry as FIG.
- circuitry 210 shows that the modulation encoding functions of the present invention provided by circuitry 210 can be implemented before the ECC encoding functions if desired. In these embodiments, the ECC decoding functions would likewise be implemented on the readback signal prior to the modulation decoding provided by decoding circuitry 230 .
- the balanced codeword corresponding to p is denoted by b p and is of length n ⁇ m. Then a codeword can be created by appending b p to the partially inverted input word.
- the last inequality requires that the number of balanced codewords must be sufficient to encode all possible positions p.
- the resulting disparity after inverting the last five bits is zero, and the running digital sums of the modified message (i.e., the message word having every other bit inverted, and then having the last 5 bits inverted) is shown as a solid curve in FIG. 5 .
- the long runs are broken and the running digital sum variation is now significantly smaller.
- modifications of a second kind of a message word.
- S ⁇ s i :1 ⁇ i ⁇ 2 b ⁇ be a set of vectors, called “base” or “scrambling” vectors, all of length m.
- base or “scrambling” vectors, all of length m.
- the codeword is created as (a ⁇ s j ⁇ u p ,b j,p) ), where b (j,p) is a balanced codeword corresponding to input word (j,p).
- the basis vectors used in this example are: 0 m , 1 m , (10) m/2 and (01) m/2 .
- two codewords with disparity ⁇ 2 and two codewords with disparity +2 are added to the code.
- the effect of misbalance in the codeword is compensated by the feedback of the algorithm, i.e. by the property of the algorithm that the inverting position is selected on the basis of the running digital sum of the whole sequence, not only on the basis of the current codeword.
- FIG. 6 A detailed block diagram of the apparatus is shown in FIG. 6 .
- the encoding circuit or apparatus is shown to include four identical parallel processing branches 601 , 602 , 603 and 604 , each performing the operations on the same input uncoded sequence 605 , and different scrambling sequences 606 , 607 , 608 and 609 .
- the result of these operations are four integers 610 , 611 , 612 and 613 , each corresponding to the second order digital sum in a particular branch.
- the running digital sums 610 , 611 , 612 and 613 are compared, using comparator 614 , to select the branch with smallest second order digital sum. This is described below in greater detail.
- processing branches 601 - 604 Since all four of processing branches 601 - 604 are identical, a description of the operations performed in branch 601 is provided, and the description applies generally to the other branches as well.
- the scrambling sequence 606 is added modulo two to the sequence 605 , one bit at a time to generate a sequence 619 .
- the processing circuits or blocks 616 and 617 which are respectively a multiplier and an adder, the binary sequence coming from processing branch 601 is translated to a bipolar sequence that is fed to processing circuit or block 618 .
- the elements of a binary sequence take values from a set ⁇ 0,1 ⁇ , while the elements of a bipolar sequence take values from a set ⁇ 1,+1 ⁇ .
- the multiplier 616 multiplies a bit of the sequence 619 out with two to generate an output 620 .
- adder 617 the value one is subtracted from a resulting number producing a bipolar sequence.
- the block 618 is used to calculate the cumulative sum of a sequence at the output of adder 617 .
- the cumulative sequence is the RDS as described above.
- the delayed value of the RDS at the output of a delay element 621 is added in the adder 622 to the bipolar sequence at the output of the adder 617 .
- the values of running digital sum sequence (the values of running digital sum at each position within a block of length 256 ) are stored in register 623 .
- the logic block 624 finds a position within the block from which the inversion of bits can start. This operation is done according to the algorithm discussed above in the Theoretical Basis of the Method section. A set of positions P is found such that by inverting all the bits at positions equal or larger than the position P, a balanced codeword is produced.
- the block 624 further dictates inverting positions and storing them into a series of registers 625 , 626 and 627 . It should be understood that the number of such registers is not limited to four, but can be any number L. If there are less positions P from which the inversion can start than there are registers, then the inversion position finder 624 fills all remaining registers 625 , 626 and 627 with a sequence comprised of all +1s.
- the purpose adder 628 and delay element 629 is similar to the purpose of adder 622 and delay element 621 of block 618 , which is to find the cumulative sum of a sequence brought to the input of the adder.
- the adder 628 sums values of running digital sum from register 623 and the delayed value of the second order digital sum at the output of a delay element 629 .
- the result is a second order digital sum (2RDS).
- the values of 2RDS are stored in the shift register 630 .
- the same set of operations is also performed on each stream of running digital sums at the outputs of registers 625 , 626 and 627 .
- sequences of second-order running digital sums of length 256 are produced and stored in registers 631 , 632 and 633 .
- the values of second-order digital sum sequences are read one by one from the registers 630 , 631 , 632 and 633 , and the maximum value within a block of 256 is found.
- Finding the maximum second order digital sum is performed by identical sets of circuitry following registers 630 , 631 , 632 and 633 .
- the operation will be explained by using the notation in the branch 601 .
- the current maximal value of 2RDS is kept in the register 634 . It is compared with the output of a register 630 using comparator 635 , the output of which is fed to the control input of a binary multiplexer 636 .
- the multiplexer 636 passes the larger 2RDS value to the register 634 .
- the stream with the smallest deviation of a 2RDS will have the most suppressed low frequency components.
- a series of comparisons are performed using comparators 635 , 636 , 637 and 638 (which provide respective integers 610 , 611 , 612 and 613 , each corresponding to the second order digital sum in a particular branch) and comparator 614 .
- the output 639 of comparator 614 is fed to a logic circuit 640 , which is used to produce a sequence 641 with the smallest deviation of 2RDS.
- This logic circuit 640 also gives as an output 642 the 8-bit position from where the inversion has started, and the 2-bit information on which scrambling sequence is used.
- the 8-bit position information is then encoded in the 8-10 balanced block code and the appended to the coded sequence.
- the 2 bits specifying which scrambling sequence is used is also appended to the codeword.
- a look-up table can be used. The table is comprised of 252 balanced words of length 10 and 2 words of disparity 2 and 2 words of disparity ⁇ 2.
- a 256-bit long data word 701 (for example sequence 605 shown in FIG. 6 ) is scrambled in the scrambler 702 by one of four scrambling sequences (for example, scrambling sequences 606 , 607 , 608 and 609 shown in FIG. 6 ) to generate scrambled portions 704 (scrambled bits which can be described as first and second scrambled portions 704 - 1 and 704 - 2 ).
- Scrambled portion 704 - 1 is a first portion of a coded word.
- the second portion 704 - 2 is inverted in the bit inversion logic 703 , starting from a position given by the position information 705 that is has been determined by the circuitry in FIG. 6 .
- the scrambled portion of the stream 704 - 1 , the scrambled and inverted portion of the stream 706 , as well as the 10-bit information 707 on the position where inversion starts, and the 2-bit information 708 on the scrambling sequence used are combined to create a 268-bit codeword 709 .
- the 10 bit sequence 707 carrying the information on the position where the inversion starts is obtained by encoding the sequence 706 at the output of bit inversion logic 703 using an 8-10 block encoder 711 .
- the decoding operation is explained in FIG. 8 .
- the 10-bit portion 707 of the 268-bit code word 709 is decoded using decoder 811 , and the 8-bit information 806 on the position from which to start inversion is determined. This information is used in bit inversion logic 805 to invert the portion of scrambled and inverted bits 706 .
- the information 708 on the scrambling sequence is used by scrambling sequence selector 807 to select a scrambling sequence 812 .
- descrambler 813 By adding the scrambling sequence 812 which is identical to the scrambling sequence used in the encoder, descrambler 813 generates or recovers the original 256 bit long user word 701 .
Landscapes
- Engineering & Computer Science (AREA)
- Theoretical Computer Science (AREA)
- Signal Processing (AREA)
- Signal Processing For Digital Recording And Reproducing (AREA)
- Error Detection And Correction (AREA)
Abstract
Description
which implies the upper bound on the message length: 2m≦|Bn−m|. The last inequality requires that the number of balanced codewords must be sufficient to encode all possible positions p.
where the array entries can be calculated as
s i (k) =s i (k−1) +s i−1 (k)
assuming s0 (k)=2×a(k)−1. Consider metrics on an array SM(a) of the following form
where wi are weight coefficients. Notice the recursive character of calculations in
Claims (16)
Priority Applications (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US10/084,040 US6909385B2 (en) | 2001-07-09 | 2002-02-27 | Method and apparatus for suppressing low frequency content in digital data |
Applications Claiming Priority (2)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US30383101P | 2001-07-09 | 2001-07-09 | |
US10/084,040 US6909385B2 (en) | 2001-07-09 | 2002-02-27 | Method and apparatus for suppressing low frequency content in digital data |
Publications (2)
Publication Number | Publication Date |
---|---|
US20030011919A1 US20030011919A1 (en) | 2003-01-16 |
US6909385B2 true US6909385B2 (en) | 2005-06-21 |
Family
ID=23173891
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US10/084,040 Expired - Lifetime US6909385B2 (en) | 2001-07-09 | 2002-02-27 | Method and apparatus for suppressing low frequency content in digital data |
Country Status (3)
Country | Link |
---|---|
US (1) | US6909385B2 (en) |
CN (1) | CN1305220C (en) |
WO (1) | WO2003007300A1 (en) |
Cited By (5)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US20020060869A1 (en) * | 2000-10-23 | 2002-05-23 | Hitachi, Ltd | Apparatus, signal-processing circuit and device for magnetic recording system |
US20090267811A1 (en) * | 2008-04-23 | 2009-10-29 | Kinhing Paul Tsang | Code design with decreased transition density and reduced running digital sum |
US20100013683A1 (en) * | 2005-03-16 | 2010-01-21 | Eberhard Boehl | Method for error handling |
US20100052953A1 (en) * | 2008-09-03 | 2010-03-04 | Kinhing Paul Tsang | Providing running digital sum control in a precoded bit stream using precoder aware encoding |
US12081376B2 (en) | 2021-11-05 | 2024-09-03 | Samsung Display Co., Ltd. | DC balanced transition encoding |
Families Citing this family (10)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
EP1258230A3 (en) * | 2001-03-29 | 2003-12-10 | CardioSafe Ltd | Balloon catheter device |
US7320094B2 (en) * | 2003-07-22 | 2008-01-15 | Intel Corporation | Retraining derived clock receivers |
US20060156171A1 (en) * | 2004-12-15 | 2006-07-13 | Seagate Technology Llc | Combining spectral shaping with turbo coding in a channel coding system |
JP4705461B2 (en) * | 2005-03-31 | 2011-06-22 | 富士通株式会社 | Encoder and decoder |
EP1708191B1 (en) * | 2005-03-31 | 2008-08-20 | Fujitsu Ltd. | Guided Scrambling GS replacement codes using sliding window for reducing DC component for a magnetic- or optical- disk encoder. |
US20060282149A1 (en) | 2005-06-08 | 2006-12-14 | Xtent, Inc., A Delaware Corporation | Apparatus and methods for deployment of multiple custom-length prostheses (II) |
US7938851B2 (en) * | 2005-06-08 | 2011-05-10 | Xtent, Inc. | Devices and methods for operating and controlling interventional apparatus |
US7205912B1 (en) * | 2005-10-31 | 2007-04-17 | Seagate Technology Llc | Structured set partitioning and multilevel coding for partial response channels |
JP5485736B2 (en) * | 2009-02-10 | 2014-05-07 | パナソニック株式会社 | Transmitter |
CN103580774B (en) * | 2012-07-19 | 2019-01-04 | 中兴通讯股份有限公司 | A kind of method and device of control signaling transmission |
Citations (21)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US4309694A (en) | 1980-03-27 | 1982-01-05 | Bell Telephone Laboratories, Incorporated | Zero disparity coding system |
US4486739A (en) | 1982-06-30 | 1984-12-04 | International Business Machines Corporation | Byte oriented DC balanced (0,4) 8B/10B partitioned block transmission code |
US4603413A (en) | 1983-11-10 | 1986-07-29 | U.S. Philips Corporation | Digital sum value corrective scrambling in the compact digital disc system |
EP0367093A2 (en) | 1988-11-02 | 1990-05-09 | Hewlett-Packard Company | DC-free line code for arbitrary data transmission |
JPH03242026A (en) | 1990-02-20 | 1991-10-29 | Nippon Telegr & Teleph Corp <Ntt> | Dc suppression system, for code string |
US5073776A (en) | 1989-07-31 | 1991-12-17 | Ricoh Company, Ltd. | Data modulating system |
US5396239A (en) * | 1989-07-17 | 1995-03-07 | Digital Equipment Corporation | Data and forward error control coding techniques for digital signals |
US5450443A (en) | 1993-09-01 | 1995-09-12 | International Business Machines Corporation | Method and apparatus for constructing asymptotically optimal second order DC-free channel codes |
US5497384A (en) | 1993-12-29 | 1996-03-05 | International Business Machines Corporation | Permuted trellis codes for input restricted partial response channels |
US5537424A (en) | 1994-08-12 | 1996-07-16 | International Business Machines Corporation | Matched spectral null codes with partitioned systolic trellis structures |
US5608397A (en) * | 1995-08-15 | 1997-03-04 | Lucent Technologies Inc. | Method and apparatus for generating DC-free sequences |
WO1997013347A2 (en) | 1995-10-05 | 1997-04-10 | Silicon Image, Inc. | Transition-controlled digital encoding and signal transmission system |
US5731768A (en) | 1996-01-31 | 1998-03-24 | Seagate Technology, Inc. | Method and apparatus for implementing codes with maximum transition run length |
US5790571A (en) | 1995-12-11 | 1998-08-04 | Seagate Technology, Inc. | Coding data in a disc drive according to a code having desired algebraic characteristics |
US5801649A (en) | 1995-08-03 | 1998-09-01 | Seagate Technology, Inc. | Matched spectral null encoder/decoder |
US6052072A (en) | 1997-04-01 | 2000-04-18 | Seagate Technology, Inc. | System and scheme for maximum transition run length codes with location dependent constraints |
US6084535A (en) * | 1997-01-30 | 2000-07-04 | Mitel Semiconductor Americas Inc. | System and method for generating many ones codes with hamming distance after precoding |
US6111834A (en) | 1997-08-11 | 2000-08-29 | Seagate Technology, Inc. | Data storage system having efficient block code implementation |
US6198582B1 (en) | 1998-06-24 | 2001-03-06 | Seagate Technology Llc | Efficient run length limited code with short interleaved constraint |
US6233289B1 (en) | 1996-07-17 | 2001-05-15 | Seagate Technolgy, Inc. | High rate trellis code for partial response channels |
US6288655B1 (en) | 1998-09-14 | 2001-09-11 | Seagate Technology Llc | Encoding and decoding techniques for data in 24 bit sequence |
Family Cites Families (2)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US6112326A (en) * | 1998-02-02 | 2000-08-29 | Ericsson Inc. | Precoding technique to lower the bit error rate (BER) of punctured convolutional codes |
EP0948140B1 (en) * | 1998-04-03 | 2006-03-22 | Agere Systems Inc. | Iterative demapping and decoding of multilevel modulated signal |
-
2002
- 2002-02-27 US US10/084,040 patent/US6909385B2/en not_active Expired - Lifetime
- 2002-02-27 CN CNB028137647A patent/CN1305220C/en not_active Expired - Fee Related
- 2002-02-27 WO PCT/US2002/005917 patent/WO2003007300A1/en not_active Application Discontinuation
Patent Citations (21)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US4309694A (en) | 1980-03-27 | 1982-01-05 | Bell Telephone Laboratories, Incorporated | Zero disparity coding system |
US4486739A (en) | 1982-06-30 | 1984-12-04 | International Business Machines Corporation | Byte oriented DC balanced (0,4) 8B/10B partitioned block transmission code |
US4603413A (en) | 1983-11-10 | 1986-07-29 | U.S. Philips Corporation | Digital sum value corrective scrambling in the compact digital disc system |
EP0367093A2 (en) | 1988-11-02 | 1990-05-09 | Hewlett-Packard Company | DC-free line code for arbitrary data transmission |
US5396239A (en) * | 1989-07-17 | 1995-03-07 | Digital Equipment Corporation | Data and forward error control coding techniques for digital signals |
US5073776A (en) | 1989-07-31 | 1991-12-17 | Ricoh Company, Ltd. | Data modulating system |
JPH03242026A (en) | 1990-02-20 | 1991-10-29 | Nippon Telegr & Teleph Corp <Ntt> | Dc suppression system, for code string |
US5450443A (en) | 1993-09-01 | 1995-09-12 | International Business Machines Corporation | Method and apparatus for constructing asymptotically optimal second order DC-free channel codes |
US5497384A (en) | 1993-12-29 | 1996-03-05 | International Business Machines Corporation | Permuted trellis codes for input restricted partial response channels |
US5537424A (en) | 1994-08-12 | 1996-07-16 | International Business Machines Corporation | Matched spectral null codes with partitioned systolic trellis structures |
US5801649A (en) | 1995-08-03 | 1998-09-01 | Seagate Technology, Inc. | Matched spectral null encoder/decoder |
US5608397A (en) * | 1995-08-15 | 1997-03-04 | Lucent Technologies Inc. | Method and apparatus for generating DC-free sequences |
WO1997013347A2 (en) | 1995-10-05 | 1997-04-10 | Silicon Image, Inc. | Transition-controlled digital encoding and signal transmission system |
US5790571A (en) | 1995-12-11 | 1998-08-04 | Seagate Technology, Inc. | Coding data in a disc drive according to a code having desired algebraic characteristics |
US5731768A (en) | 1996-01-31 | 1998-03-24 | Seagate Technology, Inc. | Method and apparatus for implementing codes with maximum transition run length |
US6233289B1 (en) | 1996-07-17 | 2001-05-15 | Seagate Technolgy, Inc. | High rate trellis code for partial response channels |
US6084535A (en) * | 1997-01-30 | 2000-07-04 | Mitel Semiconductor Americas Inc. | System and method for generating many ones codes with hamming distance after precoding |
US6052072A (en) | 1997-04-01 | 2000-04-18 | Seagate Technology, Inc. | System and scheme for maximum transition run length codes with location dependent constraints |
US6111834A (en) | 1997-08-11 | 2000-08-29 | Seagate Technology, Inc. | Data storage system having efficient block code implementation |
US6198582B1 (en) | 1998-06-24 | 2001-03-06 | Seagate Technology Llc | Efficient run length limited code with short interleaved constraint |
US6288655B1 (en) | 1998-09-14 | 2001-09-11 | Seagate Technology Llc | Encoding and decoding techniques for data in 24 bit sequence |
Non-Patent Citations (13)
Title |
---|
A.J. van Wijingaarden and K.A.S. Immink, "Constructions of Constrained Codes Employing Sequence Replacement Techniques," IEEE International Symposium on Information Theory, Jun. 29-Jul. 4, 1997. |
D.E. Knuth, "Efficient Balanced Codes," IEEE Transactions on Information Theory, vol. IT-32, No. 1, pp. 51-53, Jan. 1986. |
E. Elefheriou and R.D. Cideciyan, "On Codes Satisfying Mth-Order Running Digital Sum Constraints," IEEE Transactions on Information Theory, vol. 37, No. 5, pp. 1294-1313, Sep. 1991. |
G.L. Pierobon, "Codes for Zero Spectral Density at Zero Frequency," IEEE Transactions on Information Theory, vol. IT-30, No. 2, pp. 435-439, Mar. 1984. |
I.J. Fair, W.D. Gover, W.A. Krzymien, and R.I. MacDonald, "Guided Scrambling: A New Line Coding Technique for High Bit Rate Fiber Optic Transmission Systems," IEEE Transactions on Communications, vol. 39, No. 2, pp. 289-297, Feb. 1991. |
J.L. Fan and A.R. Calderbank, "A Modified Concatenated Coding Scheme, with Applications to Magnetic Data Storage," IEEE Transactions on Information Theory, vol. 44, No. 4, pp. 1565-1574, Jul. 1998. |
K.A.S. Immink and L. Patrovics, "Performance Assessment of DC-Free Multimode Codes," IEEE Transactions on Communications, vol. 45, No. 3, pp. 293-299, Mar. 1997. |
K.A.S. Immink, "Construction of Binary DC-Constrained Codes," Philips Journal of Research, vol. 40, No. 1, pp. 22-39, 1985. |
K.A.S. Immink, "Spectral Null Codes," IEEE Transactions on Magnetics, vol. 26, No. 2, pp. 1130-1135, Mar. 1990. |
K.A.S. Immink, "Spectrum Shaping with Binary DC<SUP>2</SUP>-Constrained Channel Codes," Philips Journal of Research, vol. 40, No. 1, pp. 40-53, 1985. |
N. Alon, E.E. Bergmann, D. Coppersmith, and A.M. Odlyzko, "Balancing Sets of Vectors," IEEE Transactions on Information Theory, vol. 34, No. 1, pp. 128-130, Jan. 1988. |
V. Braun and A.J.E.M. Janssen, "On the Low-Frequency Suppression Performance of DC-Free Runlength-Limited Modulation Codes," IEEE Transactions on Consumer Electronics, vol. 42, No. 4, pp. 939-945, Nov. 1996. |
W. G. Bliss, "Circuitry For Performing Error Correction Calculations on Baseband Encoded Data to Eliminate Error Propagation," IBM Technical Disclosure Bulletin, vol. 23, No. 10, pp. 4633-4634, Mar. 1981. |
Cited By (12)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US20020060869A1 (en) * | 2000-10-23 | 2002-05-23 | Hitachi, Ltd | Apparatus, signal-processing circuit and device for magnetic recording system |
US20090021852A1 (en) * | 2000-10-23 | 2009-01-22 | Hitachi Global Storage Technologies Japan, Ltd. | Apparatus, signal-processing circuit and device for magnetic recording system |
US7817367B2 (en) | 2000-10-23 | 2010-10-19 | Hitachi Global Storage Technologies Japan, Ltd. | Apparatus, signal-processing circuit and device for magnetic recording system |
US20110013306A1 (en) * | 2000-10-23 | 2011-01-20 | Hideki Sawaguchi | Apparatus, signal-processing circuit and device for magnetic recording system |
US8144415B2 (en) * | 2000-10-23 | 2012-03-27 | Hitachi Global Storage Technologies Japan, Ltd. | Apparatus, signal-processing circuit and device for magnetic recording system |
US20100013683A1 (en) * | 2005-03-16 | 2010-01-21 | Eberhard Boehl | Method for error handling |
US7812744B2 (en) * | 2005-03-16 | 2010-10-12 | Robert Bosch Gmbh | Method for error handling |
US20090267811A1 (en) * | 2008-04-23 | 2009-10-29 | Kinhing Paul Tsang | Code design with decreased transition density and reduced running digital sum |
US7683810B2 (en) | 2008-04-23 | 2010-03-23 | Seagate Technology Llc | Code design with decreased transition density and reduced running digital sum |
US20100052953A1 (en) * | 2008-09-03 | 2010-03-04 | Kinhing Paul Tsang | Providing running digital sum control in a precoded bit stream using precoder aware encoding |
US7741980B2 (en) | 2008-09-03 | 2010-06-22 | Seagate Technology Llc | Providing running digital sum control in a precoded bit stream using precoder aware encoding |
US12081376B2 (en) | 2021-11-05 | 2024-09-03 | Samsung Display Co., Ltd. | DC balanced transition encoding |
Also Published As
Publication number | Publication date |
---|---|
CN1529888A (en) | 2004-09-15 |
US20030011919A1 (en) | 2003-01-16 |
CN1305220C (en) | 2007-03-14 |
WO2003007300A1 (en) | 2003-01-23 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
US7193540B2 (en) | Encoding apparatus and method, recording medium and program | |
US6018304A (en) | Method and apparatus for high-rate n/n+1 low-complexity modulation codes with adjustable codeword length and error control capability | |
US6744580B2 (en) | Method and apparatus for reproducing data and method and apparatus for recording and/or reproducing data | |
US6909385B2 (en) | Method and apparatus for suppressing low frequency content in digital data | |
US6690308B2 (en) | Computer program for implementing a modulation method and a demodulation method therefor | |
US7719444B2 (en) | Modulation coding | |
KR100370416B1 (en) | Encoding/decoding method for recording/reproducing high-density data and system based thereon | |
JP4065357B2 (en) | Encoding / decoding method for recording / reproducing high density data | |
US6826722B2 (en) | Method and apparatus for reproducing data and method and apparatus for recording and/or reproducing data | |
US6154504A (en) | Encoding method, encoding apparatus, decoding method, decoding apparatus, and recording medium | |
KR101211244B1 (en) | Modulation coding and decoding | |
US7196999B2 (en) | Method and apparatus for reproducing data and method and apparatus for recording and/or reproducing data | |
US6798593B2 (en) | Method and apparatus for reproducing data and method and apparatus for recording and/or reproducing data | |
KR100408532B1 (en) | PRML code generation method in data storage device | |
KR100987658B1 (en) | Balanced disparity channel code for dc control | |
US7191386B2 (en) | Method and apparatus for additive trellis encoding | |
JPH11185398A (en) | Method for encoding/decoding prml code for high density data storage equipment | |
JPH09148944A (en) | Viterbi decoder and information reproducing device | |
JPH1131978A (en) | Device and method for decoding, and data reproducing device | |
Licona et al. | A Multilevel, Runlength Limited Encoding Scheme for Optical Recording | |
KR20060091725A (en) | The prml system for multiple optical recording channel | |
JPH06275031A (en) | Viterbi decoder for magnetic recorder |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
AS | Assignment |
Owner name: SEAGATE TECHNOLOGY LLC, CALIFORNIA Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:VASIC, BANE;KURTAS, EROZAN M.;REEL/FRAME:012662/0363;SIGNING DATES FROM 20020225 TO 20020226 |
|
AS | Assignment |
Owner name: JPMORGAN CHASE BANK, AS COLLATERAL AGENT, NEW YORK Free format text: SECURITY AGREEMENT;ASSIGNOR:SEAGATE TECHNOLOGY LLC;REEL/FRAME:013177/0001 Effective date: 20020513 Owner name: JPMORGAN CHASE BANK, AS COLLATERAL AGENT,NEW YORK Free format text: SECURITY AGREEMENT;ASSIGNOR:SEAGATE TECHNOLOGY LLC;REEL/FRAME:013177/0001 Effective date: 20020513 |
|
AS | Assignment |
Owner name: JPMORGAN CHASE BANK, AS COLLATERAL AGENT, NEW YORK Free format text: SECURITY INTEREST;ASSIGNOR:SEAGATE TECHNOLOGY LLC;REEL/FRAME:014446/0606 Effective date: 20020513 |
|
FEPP | Fee payment procedure |
Free format text: PAYOR NUMBER ASSIGNED (ORIGINAL EVENT CODE: ASPN); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY Free format text: PAYER NUMBER DE-ASSIGNED (ORIGINAL EVENT CODE: RMPN); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY |
|
STCF | Information on status: patent grant |
Free format text: PATENTED CASE |
|
AS | Assignment |
Owner name: SEAGATE TECHNOLOGY LLC, CALIFORNIA Free format text: RELEASE OF SECURITY INTERESTS IN PATENT RIGHTS;ASSIGNOR:JPMORGAN CHASE BANK, N.A. (FORMERLY KNOWN AS THE CHASE MANHATTAN BANK AND JPMORGAN CHASE BANK), AS ADMINISTRATIVE AGENT;REEL/FRAME:016967/0001 Effective date: 20051130 |
|
FPAY | Fee payment |
Year of fee payment: 4 |
|
AS | Assignment |
Owner name: JPMORGAN CHASE BANK, N.A., AS ADMINISTRATIVE AGENT Free format text: SECURITY AGREEMENT;ASSIGNORS:MAXTOR CORPORATION;SEAGATE TECHNOLOGY LLC;SEAGATE TECHNOLOGY INTERNATIONAL;REEL/FRAME:022757/0017 Effective date: 20090507 Owner name: WELLS FARGO BANK, NATIONAL ASSOCIATION, AS COLLATE Free format text: SECURITY AGREEMENT;ASSIGNORS:MAXTOR CORPORATION;SEAGATE TECHNOLOGY LLC;SEAGATE TECHNOLOGY INTERNATIONAL;REEL/FRAME:022757/0017 Effective date: 20090507 |
|
AS | Assignment |
Owner name: SEAGATE TECHNOLOGY HDD HOLDINGS, CALIFORNIA Free format text: RELEASE;ASSIGNOR:JPMORGAN CHASE BANK, N.A., AS ADMINISTRATIVE AGENT;REEL/FRAME:025662/0001 Effective date: 20110114 Owner name: MAXTOR CORPORATION, CALIFORNIA Free format text: RELEASE;ASSIGNOR:JPMORGAN CHASE BANK, N.A., AS ADMINISTRATIVE AGENT;REEL/FRAME:025662/0001 Effective date: 20110114 Owner name: SEAGATE TECHNOLOGY LLC, CALIFORNIA Free format text: RELEASE;ASSIGNOR:JPMORGAN CHASE BANK, N.A., AS ADMINISTRATIVE AGENT;REEL/FRAME:025662/0001 Effective date: 20110114 Owner name: SEAGATE TECHNOLOGY INTERNATIONAL, CALIFORNIA Free format text: RELEASE;ASSIGNOR:JPMORGAN CHASE BANK, N.A., AS ADMINISTRATIVE AGENT;REEL/FRAME:025662/0001 Effective date: 20110114 |
|
AS | Assignment |
Owner name: THE BANK OF NOVA SCOTIA, AS ADMINISTRATIVE AGENT, Free format text: SECURITY AGREEMENT;ASSIGNOR:SEAGATE TECHNOLOGY LLC;REEL/FRAME:026010/0350 Effective date: 20110118 |
|
FPAY | Fee payment |
Year of fee payment: 8 |
|
AS | Assignment |
Owner name: SEAGATE TECHNOLOGY US HOLDINGS, INC., CALIFORNIA Free format text: TERMINATION AND RELEASE OF SECURITY INTEREST IN PATENT RIGHTS;ASSIGNOR:WELLS FARGO BANK, NATIONAL ASSOCIATION, AS COLLATERAL AGENT AND SECOND PRIORITY REPRESENTATIVE;REEL/FRAME:030833/0001 Effective date: 20130312 Owner name: SEAGATE TECHNOLOGY LLC, CALIFORNIA Free format text: TERMINATION AND RELEASE OF SECURITY INTEREST IN PATENT RIGHTS;ASSIGNOR:WELLS FARGO BANK, NATIONAL ASSOCIATION, AS COLLATERAL AGENT AND SECOND PRIORITY REPRESENTATIVE;REEL/FRAME:030833/0001 Effective date: 20130312 Owner name: EVAULT INC. (F/K/A I365 INC.), CALIFORNIA Free format text: TERMINATION AND RELEASE OF SECURITY INTEREST IN PATENT RIGHTS;ASSIGNOR:WELLS FARGO BANK, NATIONAL ASSOCIATION, AS COLLATERAL AGENT AND SECOND PRIORITY REPRESENTATIVE;REEL/FRAME:030833/0001 Effective date: 20130312 Owner name: SEAGATE TECHNOLOGY INTERNATIONAL, CAYMAN ISLANDS Free format text: TERMINATION AND RELEASE OF SECURITY INTEREST IN PATENT RIGHTS;ASSIGNOR:WELLS FARGO BANK, NATIONAL ASSOCIATION, AS COLLATERAL AGENT AND SECOND PRIORITY REPRESENTATIVE;REEL/FRAME:030833/0001 Effective date: 20130312 |
|
FPAY | Fee payment |
Year of fee payment: 12 |