US20060181919A1 - Embedded DRAM gain memory cell - Google Patents

Embedded DRAM gain memory cell Download PDF

Info

Publication number
US20060181919A1
US20060181919A1 US11/402,574 US40257406A US2006181919A1 US 20060181919 A1 US20060181919 A1 US 20060181919A1 US 40257406 A US40257406 A US 40257406A US 2006181919 A1 US2006181919 A1 US 2006181919A1
Authority
US
United States
Prior art keywords
region
mos transistor
memory cell
source
floating body
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Abandoned
Application number
US11/402,574
Inventor
Leonard Forbes
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Micron Technology Inc
Original Assignee
Micron Technology Inc
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Micron Technology Inc filed Critical Micron Technology Inc
Priority to US11/402,574 priority Critical patent/US20060181919A1/en
Publication of US20060181919A1 publication Critical patent/US20060181919A1/en
Abandoned legal-status Critical Current

Links

Images

Classifications

    • HELECTRICITY
    • H10SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10BELECTRONIC MEMORY DEVICES
    • H10B12/00Dynamic random access memory [DRAM] devices
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L27/00Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate
    • H01L27/02Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having potential barriers; including integrated passive circuit elements having potential barriers
    • H01L27/04Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having potential barriers; including integrated passive circuit elements having potential barriers the substrate being a semiconductor body
    • H01L27/06Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having potential barriers; including integrated passive circuit elements having potential barriers the substrate being a semiconductor body including a plurality of individual components in a non-repetitive configuration
    • H01L27/07Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having potential barriers; including integrated passive circuit elements having potential barriers the substrate being a semiconductor body including a plurality of individual components in a non-repetitive configuration the components having an active region in common
    • H01L27/0705Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having potential barriers; including integrated passive circuit elements having potential barriers the substrate being a semiconductor body including a plurality of individual components in a non-repetitive configuration the components having an active region in common comprising components of the field effect type
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L29/00Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
    • H01L29/66Types of semiconductor device ; Multistep manufacturing processes therefor
    • H01L29/68Types of semiconductor device ; Multistep manufacturing processes therefor controllable by only the electric current supplied, or only the electric potential applied, to an electrode which does not carry the current to be rectified, amplified or switched
    • H01L29/76Unipolar devices, e.g. field effect transistors
    • H01L29/772Field effect transistors
    • H01L29/78Field effect transistors with field effect produced by an insulated gate
    • H01L29/7841Field effect transistors with field effect produced by an insulated gate with floating body, e.g. programmable transistors

Definitions

  • the present invention relates generally to integrated circuits, and in particular to an embedded DRAM gain memory cell.
  • An essential semiconductor device is semiconductor memory, such as a random access memory (RAM) device.
  • RAM random access memory
  • a RAM device allows the user to execute both read and write operations on its memory cells.
  • Typical examples of RAM devices include dynamic random access memory (DRAM) and static random access memory (SRAM).
  • DRAM is a specific category of RAM containing an array of individual memory cells, where each cell includes a capacitor for holding a charge and a transistor for accessing the charge held in the capacitor.
  • the transistor is often referred to as the access transistor or the transfer device of the DRAM cell.
  • FIG. 1 illustrates a portion of a DRAM memory circuit containing two neighboring DRAM cells 100 .
  • Each cell 100 contains a storage capacitor 140 and an access field effect transistor or transfer device 120 .
  • one side of the storage capacitor 140 is connected to a reference voltage (illustrated as a ground potential for convenience purposes).
  • the other side of the storage capacitor 140 is connected to the drain of the transfer device 120 .
  • the gate of the transfer device 120 is connected to a signal known in the art as a word line 180 .
  • the source of the transfer device 120 is connected to a signal known in the art as a bit line 160 (also known in the art as a digit line).
  • each cell 100 contains one bit of data (i.e., a logic “0” or logic “1”).
  • the DRAM 240 contains a memory array 242 , row and column decoders 244 , 248 and a sense amplifier circuit 246 .
  • the memory array 242 consists of a plurality of memory cells 200 (constructed as illustrated in FIG. 1 ) whose word lines 280 and bit lines 260 are commonly arranged into rows and columns, respectively.
  • the bit lines 260 of the memory array 242 are connected to the sense amplifier circuit 246 , while its word lines 280 are connected to the row decoder 244 .
  • Address and control signals are input on address/control lines 261 into the DRAM 240 and connected to the column decoder 248 , sense amplifier circuit 246 and row decoder 244 and are used to gain read and write access, among other things, to the memory array 242 .
  • the column decoder 248 is connected to the sense amplifier circuit 246 via control and column select signals on column select lines 262 .
  • the sense amplifier circuit 246 receives input data destined for the memory array 242 and outputs data read from the memory array 242 over input/output (I/O) data lines 263 .
  • Data is read from the cells of the memory array 242 by activating a word line 280 (via the row decoder 244 ), which couples all of the memory cells corresponding to that word line to respective bit lines 260 , which define the columns of the array.
  • One or more bit lines 260 are also activated.
  • the sense amplifier circuit 246 connected to a bit line column detects and amplifies the data bit transferred from the storage capacitor of the memory cell to its bit line 260 by measuring the potential difference between the activated bit line 260 and a reference line which may be an inactive bit line.
  • a reference line which may be an inactive bit line.
  • the memory cells of dynamic random access memories are comprised of two main components, a field-effect transistor (FET) and a capacitor which functions as a storage element.
  • FET field-effect transistor
  • VLSI very large scale integrated
  • One approach to embedded memory technology is based on the one transistor DRAM cell structure that utilizes the trench process employed in IBM's and Toshiba's DRAMs. (See generally, W. P. Noble et al., _The evolution of IBM CMOS DRAM Technology, — IBM J. Research and Development, 39-1/2, 167-188 (1995)). With trench technology, logic performance is not compromised. Trench technology provides a planar surface topology that enhances interconnect reliability while providing a DRAM storage capacitor with a large and conventional storage capacitance. However, additional masking levels are required in the logic technology to fabricate the trench capacitors.
  • FIG. 3 Another approach to embedded memory is based on a three transistor DRAM cell structure, shown in FIG. 3 .
  • the three transistor DRAM cell structure was developed prior to the use of the trench capacitors or stacked capacitors now used in DRAMs. (See generally, J. Rabaey, Digital Integrated Circuits, Prentice Hall, 585-587 (1996)). A much smaller storage capacitor was utilized and compensated for by the gain of one of the transistors, in other words the first DRAMs developed used gain cells.
  • These type of DRAM cells require only a minor modification of the conventional logic technology processes but occupy a large area due to the use of three transistors.
  • the inventors have previously disclosed a DRAM gain cell using two transistors. (See generally, L. Forbes, “Merged Transistor Structure for Gain Memory Cell,” U.S. Pat. No. 5,732,014, issued 24 Mar. 1998, continuation granted as U.S. Pat. No. 5,897,351, issued 27 Apr. 1999). A number of other gain cells have also been disclosed. (See generally, Sunouchi et al., “A self-Amplifying (SEA) Cell for Future High Density DRAMs,” Ext. Abstracts of IEEE Int. Electron Device Meeting, pp. 465-468 (1991); M. Terauchi et al., “A Surrounding Gate Transistor (SGT) Gain Cell for Ultra High Density DRAMS,” VLSI Tech.
  • SEA self-Amplifying
  • FIG. 4 illustrates a portion of a DRAM memory circuit containing two neighboring gain cells, 401 and 403 .
  • Each gain cell, 401 and 403 is separated from a substrate 405 by a buried oxide layer 407 .
  • the gain cells, 401 and 403 are formed on the buried oxide 407 and thus have a floating body, 409 - 1 and 409 - 2 respectively, separating a source region 411 (shared for the two cells) and a drain region 413 - 1 and 413 - 2 .
  • a bit/data line 415 is coupled to the drain regions 413 - 1 and 413 - 2 via bit contacts, 417 - 1 and 417 - 2 .
  • a ground source 419 is coupled to the source region 411 .
  • Wordlines or gates, 421 - 1 and 421 - 2 oppose the floating body regions 409 - 1 and 409 - 2 and are separated therefrom by a gate oxide, 423 - 1 and 423 - 2 .
  • back gate bias is used to modulate the threshold voltage and consequently the conductivity of the NMOS transistor in each gain cell.
  • the potential of the back gate body, 409 - 1 and 409 - 2 is made more positive by avalanche breakdown in the drain regions, 413 - 1 and 413 - 2 , and collection of the holes generated by the body, 409 - 1 and 409 - 2 .
  • a more positive potential or forward bias applied to the body, 409 - 1 and 409 - 2 decreases the threshold voltage and makes the transistor more conductive when addressed. Charge storage is accomplished by this additional charge stored on the floating body, 409 - 1 and 409 - 2 .
  • Reset is accomplished by forward biasing the drain-body n-p junction diode to remove charge from the body.
  • FIG. 1 is a circuit diagram illustrating conventional dynamic random access memory (DRAM) cells.
  • DRAM dynamic random access memory
  • FIG. 2 is a block diagram illustrating a DRAM device.
  • FIG. 3 is a schematic for an embedded memory based on a three transistor DRAM cell structure.
  • FIG. 4 illustrates two neighboring one transistor gain cells as a portion of a memory array.
  • FIG. 5A is a cross-sectional, perspective view illustrating an embodiment of a horizontally merged MOS-bipolar transistor gain memory cell according to the teachings of the present invention.
  • FIG. 5B illustrates a top view of FIG. 5A in planar, CMOS technology with shallow trench oxide isolation.
  • FIG. 5C illustrates an electrical equivalent circuit embodiment of the horizontally merged MOS-bipolar transistor gain memory cell indicating that the floating body well of the horizontal MOS transistor and the well to substrate capacitance acts as a storage capacitor.
  • FIG. 6 is a block diagram illustrating an embodiment of an electronic system utilizing the embedded gain memory cells of the present invention.
  • wafer and substrate are interchangeably used to refer generally to any structure on which integrated circuits are formed, and also to such structures during various stages of integrated circuit fabrication. Both terms include doped and undoped semiconductors, epitaxial layers of a semiconductor on a supporting semiconductor or insulating material, combinations of such layers, as well as other such structures that are known in the art.
  • horizontal as used in this application is defined as a plane parallel to the conventional plane or surface of a wafer or substrate, regardless of the orientation of the wafer or substrate.
  • vertical refers to a direction perpendicular to the horizontal as defined above. Prepositions, such as “on”, “side” (as in “sidewall”), “higher”, “lower”, “over” and “under” are defined with respect to the conventional plane or surface being on the top surface of the wafer or substrate, regardless of the orientation of the wafer or substrate.
  • FIG. 5A is a cross-sectional, perspective view illustrating an embodiment of an embedded, horizontally merged MOS-bipolar transistor gain memory cell 501 according to the teachings of the present invention.
  • the embedded, horizontally merged MOS-bipolar transistor gain memory cell 501 is formed in a p-type conductivity substrate 502 .
  • An n-type conductivity well 505 is formed in the p-type conductivity substrate 502 .
  • a more heavily doped p-type conductivity region (p+) 507 is formed in a portion of the p-type conductivity substrate 502 and in a portion of the n-type conductivity well 505 .
  • the more heavily doped p-type conductivity region (p+) 507 serves as a source region 507 for a horizontal MOS transistor 509 portion of the horizontally merged MOS-bipolar transistor gain memory cell 501 .
  • Another more heavily doped p-type conductivity region (p+) 511 is formed in another portion of the n-type conductivity well 505 .
  • This more heavily doped p-type conductivity region (p+) 511 serves as the drain region 511 for the horizontal MOS transistor 509 portion of the horizontally merged MOS-bipolar transistor gain memory cell 501 .
  • a gate 513 opposes the n-type conductivity well 505 between the source and the drain regions, 507 and 511 respectively.
  • the n-type conductivity well 505 serves as a body region 505 and, more particularly, as a floating body region 505 for the horizontal MOS transistor 509 portion of the horizontally merged MOS-bipolar transistor gain memory cell 501 .
  • the n-type conductivity well 505 can also be referred to as a floating body n-well 505 .
  • the gate 513 is separated from the floating body region 505 by a gate dielectric 515 .
  • a read data word line 517 is coupled to the gate 513 along rows of an array.
  • any number of the horizontally merged MOS-bipolar transistor gain memory cell 501 shown in FIG. 5A can be arranged in an array on a semiconductor wafer.
  • a read data bit line 519 is coupled to the drain region 511 along columns of such an array.
  • a horizontal bi-polar transistor 521 completes the horizontally merged MOS-bipolar transistor gain memory cell 501 .
  • the horizontal bi-polar transistor 521 includes an emitter region 523 , a base region 525 , and a collector region 527 .
  • the emitter region 523 includes a heavily doped n-type conductivity region 523 (n+) formed in the p-type conductivity substrate 502 .
  • the emitter region can also be referred to as an injector 523 .
  • the base region 525 for the horizontal bi-polar transistor 521 portion of the is formed by the p-type conductivity substrate material.
  • the base region 525 and the p-type conductivity substrate 502 are coupled to a ground potential.
  • the collector region 527 for the horizontal bi-polar transistor 521 is formed from a portion of the floating body n-well 505 .
  • the p+ drain region 511 is formed in the floating body n-well 505 and a portion of the floating body n-well 505 extends and/or wraps around the p+ drain region 511 to a side of the drain region 511 horizontally opposite from the side of the drain region 511 where the gate 513 is located.
  • the floating body n-well 505 serves both as a floating body region 505 for the horizontal MOS transistor 509 and a portion of the floating body n-well also serves as the collector region 527 of the horizontal bi-polar transistor 521 .
  • a write data bit line 529 is coupled to the emitter region 523 for the horizontal bi-polar transistor 521 portion of the horizontally merged MOS-bipolar transistor gain memory cell 501 .
  • the write data bit line 529 can also be referred to as an emitter line 529 and/or an injector line 529 .
  • the horizontal bi-polar transistor 521 is operable to inject a charge on to the floating body 505 of the horizontal MOS transistor 509 .
  • the floating body 505 is operable to store charge by capacitive coupling to the gate 513 and a small stored charge from the same produces a change in the threshold voltage of the horizontal MOS transistor 509 .
  • the horizontally merged MOS-bipolar transistor gain memory cell 501 can be formed or fabricated using planar CMOS processing techniques. As such, the present invention yields a horizontally merged MOS-bipolar transistor gain memory cell 501 which has an area equal to or less than 10 square photolithographic features (10F 2 ).
  • FIG. 5B illustrates a top view of FIG. 5A in planar, CMOS technology with shallow trench oxide isolation 531 illustrated alongside the horizontally merged MOS-bipolar transistor gain memory cell 501 .
  • the top view of FIG. 5A illustrates the heavily doped p-type conductivity source region 507 (p+).
  • the gate 513 is shown above the floating body region 505 of the horizontal MOS transistor 509 portion of the horizontally merged MOS-bipolar transistor gain memory cell 501 .
  • the portion of the floating body n-well 505 which serves as the collector region 527 for the horizontal bi-polar transistor 521 is seen from the top view on the opposite side of the drain region 511 from the gate's 513 location. From the top view embodiment of FIG. 5A , the p-type conductivity portion of the substrate which serves as the base region 525 for the horizontal bi-polar transistor 521 is viewable adjacent to the collector region 527 .
  • the heavily doped n-type conductivity emitter region, or injector, 523 (n+) is viewable adjacent to the base region 525 .
  • FIG. 5C illustrates an electrical equivalent circuit embodiment of the horizontally merged MOS-bipolar transistor gain memory cell 501 indicating that the floating body well 505 of the horizontal MOS transistor 509 and the floating body well 505 to substrate 502 capacitance acts as a storage capacitor 533 .
  • the embodiment of FIG. 5C illustrates the horizontal MOS transistor 509 including the source region 507 , the gate 513 opposing the floating body region 505 , and the drain region 511 .
  • a read data word line 517 is shown coupled to the gate 513 and a read data bit line 519 is coupled to the drain region 511 .
  • FIG. 5C further illustrates the bi-polar transistor 521 including the collector region 527 , which is integrally formed with the floating body region 505 , the base region 525 , and the emitter, or injector, region 523 .
  • the emitter region 523 is coupled to a write data bit line, emitter line, or injector line 529 .
  • the base region 525 of the bi-polar transistor 521 which is integrally formed with the substrate 502 , is coupled to a ground potential.
  • the floating body well 505 of the horizontal MOS transistor and the floating body well 505 to substrate 502 capacitance acts as a storage capacitor 533 .
  • the sense device used to read the horizontally merged MOS-bipolar transistor gain memory cell 501 is the horizontal MOS transistor 509 which is addressed by the read data word line 517 .
  • the horizontal MOS transistor 509 In the embodiment of a horizontal PMOS transistor 509 , if a negative charge or electrons are stored on the floating body 505 , then the n-type floating body 505 will be slightly forward biased and the horizontal MOS transistor 509 will be more conductive than normal.
  • the horizontal bi-polar transistor 521 is an npn bi-polar transistor 521 .
  • the horizontal bi-polar transistor 521 need not be a high performance device nor have a high current gain. Accordingly, the horizontal bi-polar transistor 521 can be a high yield structure.
  • the read data word line 517 is driven positive to drive the floating n-type body 505 to a positive potential by capacitive coupling to the read data word line 517 .
  • This positive potential serves to keep the floating body 505 reverse biased and avoid charge leakage.
  • the horizontally merged MOS-bipolar transistor gain memory cell 501 can be erased by driving the drain 511 positive and the gate 513 negative to forward bias the drain-body p-n junction ( 511 - 505 junction).
  • the horizontally merged MOS-bipolar transistor gain memory cell 501 can be erased by driving the drain 511 positive and the gate 513 negative to forward bias the drain-body p-n junction ( 511 - 505 junction).
  • T. Ohsawa et al. _Memory Design Using One Transistor Gain Cell on SOI, — IEEE Int. Solid State Circuits Conv., San Francisco, 152-153 (2002); S. Okhonin, M. Nagoga, J. M. Sallese, P. Fazan, _A SOI Capacitor-less 1T-DRAM Cell, — Late News 2001 IEEE Intl. SOI Conference, Durango, Colo., 153-154).
  • the horizontally merged MOS-bipolar transistor gain memory cell 501 can provide a very high gain and amplification of the stored charge on the floating body 505 of the horizontal, or lateral, PMOS sense transistor 509 .
  • a small change in the threshold voltage caused by charge stored on the floating body 505 will result in a large difference in the number of holes conducted between the drain 511 and source of 507 the horizontal PMOS sense transistor 509 during the read data operation.
  • the resulting horizontally merged MOS-bipolar transistor gain memory cell 501 has a very high density with a cell area of approximately 10 F 2 , where F is the minimum feature size, and whose vertical extent is far less than the total height of a stacked capacitor or trench capacitor cell and access transistor.
  • the cell can be fabricated without any modification of conventional CMOS logic technology.
  • the sense transistor 509 would be an NMOS transistor with a p-type floating body.
  • FIG. 6 is a block diagram of a processor-based system 600 utilizing embedded, horizontally merged MOS-bipolar transistor gain memory cells according to the various embodiments of the present invention. That is, the system 600 utilizes various embodiments of the horizontally merged MOS-bipolar transistor gain memory cell 501 illustrated in FIGS. 5A-5C .
  • the processor-based system 600 may be a computer system, a process control system or any other system employing a processor and associated memory.
  • the system 600 includes a central processing unit (CPU) 602 , e.g., a microprocessor, that communicates with the RAM 612 and an I/O device 608 over a bus 620 .
  • CPU central processing unit
  • bus 620 may be a series of buses and bridges commonly used in a processor-based system, but for convenience purposes only, the bus 620 has been illustrated as a single bus.
  • a second I/O device 610 is illustrated, but is not necessary to practice the invention.
  • the processor-based system 600 can further include read-only memory (ROM) 614 and can include peripheral devices such as a floppy disk drive 604 and a compact disk (CD) ROM drive 606 that also communicates with the CPU 602 over the bus 620 as is well known in the art.
  • ROM read-only memory
  • CD compact disk
  • FIG. 6 illustrates an embodiment for electronic system circuitry in which the novel embedded, horizontally merged MOS-bipolar transistor gain memory cell 501 of the present invention are used.
  • the illustration of system 600 is intended to provide a general understanding of one application for the structure and circuitry of the present invention, and is not intended to serve as a complete description of all the elements and features of an electronic system using the novel horizontally merged MOS-bipolar transistor gain memory cell 501 structures.
  • the invention is equally applicable to any size and type of system 600 using the novel horizontally merged MOS-bipolar transistor gain memory cells of the present invention and is not intended to be limited to that described above.
  • such an electronic system can be fabricated in single-package processing units, or even on a single semiconductor chip, in order to reduce the communication time between the processor and the memory device.
  • Applications containing the embedded, horizontally merged MOS-bipolar transistor gain memory cells of the present invention as described in this disclosure include electronic systems for use in memory modules, device drivers, power modules, communication modems, processor modules, and application-specific modules, and may include multilayer, multichip modules.
  • Such circuitry can further be a subcomponent of a variety of electronic systems, such as a clock, a television, a cell phone, a personal computer, an automobile, an industrial control system, an aircraft, and others.
  • the embedded, horizontally merged MOS-bipolar transistor gain memory cell of the present invention can provide a very high gain and amplification of a stored charge on the floating body of the horizontal MOS sense transistor.
  • a small change in the threshold voltage caused by charge stored on the floating body will result in a large difference in the number of holes conducted between the drain and source of the horizontal MOS sense transistor during the read data operation.
  • This amplification allows the small storage capacitance of the sense amplifier floating body to be used instead of a large stacked capacitor storage capacitance.
  • the resulting cell has a very high density with a cell area of 10 F 2 , where F is the minimum feature size, and whose horizontal extent is far less than the total height of a stacked capacitor or trench capacitor cell and access transistor.

Landscapes

  • Engineering & Computer Science (AREA)
  • Power Engineering (AREA)
  • Microelectronics & Electronic Packaging (AREA)
  • Physics & Mathematics (AREA)
  • Condensed Matter Physics & Semiconductors (AREA)
  • General Physics & Mathematics (AREA)
  • Computer Hardware Design (AREA)
  • Ceramic Engineering (AREA)
  • Semiconductor Memories (AREA)
  • Dram (AREA)

Abstract

A high density horizontal merged MOS-bipolar gain memory cell is realized for DRAM operation. The gain cell includes a horizontal MOS transistor having a source region, a drain region, and a floating body region therebetween. The gain cell includes a horizontal bi-polar transistor having an emitter region, a base region and a collector region. The collector region for the horizontal bi-polar transistor serves as the floating body region for the horizontal MOS transistor. A gate opposes the floating body region and is separated therefrom by a gate oxide. The emitter region for the horizontal bi-polar transistor is coupled to a write data line.

Description

    CROSS REFERENCE TO RELATED APPLICATIONS
  • This application is a continuation of U.S. application Ser. No. 10/309,873, filed Dec. 4, 2002, which is incorporated herein by reference.
  • This application is also related to the following commonly assigned U.S. patent applications: “Single Transistor Vertical Memory Gain Cell,” Ser. No. 10/231,397, filed Aug. 29, 2002, “Merged MOS-Bipolar Capacitor Memory Cell,” Ser. No. 10/230,929, filed Aug. 29, 2002, each of which disclosure is herein incorporated by reference.
  • FIELD OF THE INVENTION
  • The present invention relates generally to integrated circuits, and in particular to an embedded DRAM gain memory cell.
  • BACKGROUND OF THE INVENTION
  • An essential semiconductor device is semiconductor memory, such as a random access memory (RAM) device. A RAM device allows the user to execute both read and write operations on its memory cells. Typical examples of RAM devices include dynamic random access memory (DRAM) and static random access memory (SRAM).
  • DRAM is a specific category of RAM containing an array of individual memory cells, where each cell includes a capacitor for holding a charge and a transistor for accessing the charge held in the capacitor. The transistor is often referred to as the access transistor or the transfer device of the DRAM cell.
  • FIG. 1 illustrates a portion of a DRAM memory circuit containing two neighboring DRAM cells 100. Each cell 100 contains a storage capacitor 140 and an access field effect transistor or transfer device 120. For each cell, one side of the storage capacitor 140 is connected to a reference voltage (illustrated as a ground potential for convenience purposes). The other side of the storage capacitor 140 is connected to the drain of the transfer device 120. The gate of the transfer device 120 is connected to a signal known in the art as a word line 180. The source of the transfer device 120 is connected to a signal known in the art as a bit line 160 (also known in the art as a digit line). With the memory cell 100 components connected in this manner, it is apparent that the word line 180 controls access to the storage capacitor 140 by allowing or preventing the signal (representing a logic “0” or a logic “1”) carried on the bit line 160 to be written to or read from the storage capacitor 140. Thus, each cell 100 contains one bit of data (i.e., a logic “0” or logic “1”).
  • In FIG. 2 a DRAM circuit 240 is illustrated. The DRAM 240 contains a memory array 242, row and column decoders 244, 248 and a sense amplifier circuit 246. The memory array 242 consists of a plurality of memory cells 200 (constructed as illustrated in FIG. 1) whose word lines 280 and bit lines 260 are commonly arranged into rows and columns, respectively. The bit lines 260 of the memory array 242 are connected to the sense amplifier circuit 246, while its word lines 280 are connected to the row decoder 244. Address and control signals are input on address/control lines 261 into the DRAM 240 and connected to the column decoder 248, sense amplifier circuit 246 and row decoder 244 and are used to gain read and write access, among other things, to the memory array 242.
  • The column decoder 248 is connected to the sense amplifier circuit 246 via control and column select signals on column select lines 262. The sense amplifier circuit 246 receives input data destined for the memory array 242 and outputs data read from the memory array 242 over input/output (I/O) data lines 263. Data is read from the cells of the memory array 242 by activating a word line 280 (via the row decoder 244), which couples all of the memory cells corresponding to that word line to respective bit lines 260, which define the columns of the array. One or more bit lines 260 are also activated. When a particular word line 280 and bit lines 260 are activated, the sense amplifier circuit 246 connected to a bit line column detects and amplifies the data bit transferred from the storage capacitor of the memory cell to its bit line 260 by measuring the potential difference between the activated bit line 260 and a reference line which may be an inactive bit line. The operation of DRAM sense amplifiers is described, for example, in U.S. Pat. Nos. 5,627,785; 5,280,205; and 5,042,011, all assigned to Micron Technology Inc., and incorporated by reference herein.
  • The memory cells of dynamic random access memories (DRAMs) are comprised of two main components, a field-effect transistor (FET) and a capacitor which functions as a storage element. The need to increase the storage capability of semiconductor memory devices has led to the development of very large scale integrated (VLSI) cells which provides a substantial increase in component density. As component density has increased, cell capacitance has had to be decreased because of the need to maintain isolation between adjacent devices in the memory array. However, reduction in memory cell capacitance reduces the electrical signal output from the memory cells, making detection of the memory cell output signal more difficult. Thus, as the density of DRAM devices increases, it becomes more and more difficult to obtain reasonable storage capacity.
  • As DRAM devices are projected as operating in the gigabit range, the ability to form such a large number of storage capacitors requires smaller areas. However, this conflicts with the requirement for larger capacitance because capacitance is proportional to area. Moreover, the trend for reduction in power supply voltages results in stored charge reduction and leads to degradation of immunity to alpha particle induced soft errors, both of which require that the storage capacitance be even larger.
  • By using embedded memory rather than external memory, designers can maximize memory throughput to achieve higher system performance, introduce innovative architectures with customized memory sizes, and reduce power consumption in their systems. (See generallly, H. Takato et al., _Process Integration Trends for Embedded DRAM, Proceedings of U1SI Process Integration, Electrochemical Society Proceedings, 99-18, 107-19 (1999); M. Mukai et al., _Proposal of a Logic Compatible Merged-Type Gain Cell for High Density Embedded., IEEE Trans. on Electron Devices, 46-6, 1201-1206 (1999)). Designers will also benefit from less expensive packaging, by removing the extra pins that drive external memory and by eliminating board space otherwise required by external memory chips. Both of these benefits can lower production costs. In addition, using embedded memory ensures users of a guaranteed supply of this type of memory, without the volatility of the external memory market.
  • One approach to embedded memory technology is based on the one transistor DRAM cell structure that utilizes the trench process employed in IBM's and Toshiba's DRAMs. (See generally, W. P. Noble et al., _The evolution of IBM CMOS DRAM Technology, IBM J. Research and Development, 39-1/2, 167-188 (1995)). With trench technology, logic performance is not compromised. Trench technology provides a planar surface topology that enhances interconnect reliability while providing a DRAM storage capacitor with a large and conventional storage capacitance. However, additional masking levels are required in the logic technology to fabricate the trench capacitors.
  • Another approach to embedded memory is based on a three transistor DRAM cell structure, shown in FIG. 3. The three transistor DRAM cell structure was developed prior to the use of the trench capacitors or stacked capacitors now used in DRAMs. (See generally, J. Rabaey, Digital Integrated Circuits, Prentice Hall, 585-587 (1996)). A much smaller storage capacitor was utilized and compensated for by the gain of one of the transistors, in other words the first DRAMs developed used gain cells. These type of DRAM cells require only a minor modification of the conventional logic technology processes but occupy a large area due to the use of three transistors.
  • The inventors have previously disclosed a DRAM gain cell using two transistors. (See generally, L. Forbes, “Merged Transistor Structure for Gain Memory Cell,” U.S. Pat. No. 5,732,014, issued 24 Mar. 1998, continuation granted as U.S. Pat. No. 5,897,351, issued 27 Apr. 1999). A number of other gain cells have also been disclosed. (See generally, Sunouchi et al., “A self-Amplifying (SEA) Cell for Future High Density DRAMs,” Ext. Abstracts of IEEE Int. Electron Device Meeting, pp. 465-468 (1991); M. Terauchi et al., “A Surrounding Gate Transistor (SGT) Gain Cell for Ultra High Density DRAMS,” VLSI Tech. Symposium, pp. 21-22 (1993); S. Shukuri et al., “Super-Low-Voltage Operation of a Semi-Static Complementary Gain RAM Memory Cell,” VLSI Tech. Symposium pp. 23-24 (1993); S. Shukuri et al., “Super-low-voltage operation of a semi-static complementary gain DRAM memory cell,” Ext. Abs. of IEEE Int. Electron Device Meeting, pp. 1006-1009 (1992); S. Shukuri et al., “A Semi-Static Complementary Gain Cell Technology for Sub-1 V Supply DRAM's,” IEEE Trans. on Electron Devices, Vol. 41, pp. 926-931 (1994); H. Wann and C. Hu, “A Capacitorless DRAM Cell on SOI Substrate,” Ext. Abs. IEEE Int. Electron Devices Meeting, pp. 635-638; W. Kim et al., “An Experimental High-Density DRAM Cell with a Built-in Gain Stage,” IEEE J. of Solid-State Circuits, Vol. 29, pp. 978-981 (1994); W. H. Krautschneider et al., “Planar Gain Cell for Low Voltage Operation and Gigabit Memories,” Proc. VLSI Technology Symposium, pp. 139-140 (1995); D. M. Kenney, “Charge Amplifying trench Memory Cell,” U.S. Pat. No. 4,970,689, 13 Nov. 1990; M. Itoh, “Semiconductor memory element and method of fabricating the same,” U.S. Pat. No. 5,220,530, 15 Jun. 1993; W. H. Krautschneider et al., “Process for the Manufacture of a high density Cell Array of Gain Memory Cells,” U.S. Pat. No. 5,308,783, 3 May 1994; C. Hu et al., “Capacitorless DRAM device on Silicon on Insulator Substrate,” U.S. Pat. No. 5,448,513, 5 Sep. 1995; S. K. Banerjee, “Method of making a Trench DRAM cell with Dynamic Gain,” U.S. Pat. No. 5,066,607, 19 Nov. 1991; S. K. Banerjee, “Trench DRAM cell with Dynamic Gain,” U.S. Pat. No. 4,999,811, 12 Mar. 1991; Lim et al., “Two transistor DRAM cell,” U.S. Pat. No. 5,122,986, 16 Jun. 1992).
  • Recently a one transistor gain cell has been reported as shown in FIG. 4. (See generally, T. Ohsawa et al., “Memory design using one transistor gain cell on SOI,” IEEE Int. Solid State Circuits Conference, San Francisco, 2002, pp. 152-153). FIG. 4 illustrates a portion of a DRAM memory circuit containing two neighboring gain cells, 401 and 403. Each gain cell, 401 and 403, is separated from a substrate 405 by a buried oxide layer 407. The gain cells, 401 and 403, are formed on the buried oxide 407 and thus have a floating body, 409-1 and 409-2 respectively, separating a source region 411 (shared for the two cells) and a drain region 413-1 and 413-2. A bit/data line 415 is coupled to the drain regions 413-1 and 413-2 via bit contacts, 417-1 and 417-2. A ground source 419 is coupled to the source region 411. Wordlines or gates, 421-1 and 421-2, oppose the floating body regions 409-1 and 409-2 and are separated therefrom by a gate oxide, 423-1 and 423-2.
  • In the gain cell shown in FIG. 4 a floating body, 409-1 and 409-2, back gate bias is used to modulate the threshold voltage and consequently the conductivity of the NMOS transistor in each gain cell. The potential of the back gate body, 409-1 and 409-2, is made more positive by avalanche breakdown in the drain regions, 413-1 and 413-2, and collection of the holes generated by the body, 409-1 and 409-2. A more positive potential or forward bias applied to the body, 409-1 and 409-2, decreases the threshold voltage and makes the transistor more conductive when addressed. Charge storage is accomplished by this additional charge stored on the floating body, 409-1 and 409-2. Reset is accomplished by forward biasing the drain-body n-p junction diode to remove charge from the body.
  • Still, there is a need in the art for improved DRAM cell structures which can be based entirely on conventional CMOS logic technology, without additional masking and process steps, and which have a minimal cell area.
  • BRIEF DESCRIPTION OF THE DRAWINGS
  • FIG. 1 is a circuit diagram illustrating conventional dynamic random access memory (DRAM) cells.
  • FIG. 2 is a block diagram illustrating a DRAM device.
  • FIG. 3 is a schematic for an embedded memory based on a three transistor DRAM cell structure.
  • FIG. 4 illustrates two neighboring one transistor gain cells as a portion of a memory array.
  • FIG. 5A is a cross-sectional, perspective view illustrating an embodiment of a horizontally merged MOS-bipolar transistor gain memory cell according to the teachings of the present invention.
  • FIG. 5B illustrates a top view of FIG. 5A in planar, CMOS technology with shallow trench oxide isolation.
  • FIG. 5C illustrates an electrical equivalent circuit embodiment of the horizontally merged MOS-bipolar transistor gain memory cell indicating that the floating body well of the horizontal MOS transistor and the well to substrate capacitance acts as a storage capacitor.
  • FIG. 6 is a block diagram illustrating an embodiment of an electronic system utilizing the embedded gain memory cells of the present invention.
  • DETAILED DESCRIPTION
  • In the following detailed description of the invention, reference is made to the accompanying drawings which form a part hereof, and in which is shown, by way of illustration, specific embodiments in which the invention may be practiced. The embodiments are intended to describe aspects of the invention in sufficient detail to enable those skilled in the art to practice the invention. Other embodiments may be utilized and changes may be made without departing from the scope of the present invention. In the following description, the terms wafer and substrate are interchangeably used to refer generally to any structure on which integrated circuits are formed, and also to such structures during various stages of integrated circuit fabrication. Both terms include doped and undoped semiconductors, epitaxial layers of a semiconductor on a supporting semiconductor or insulating material, combinations of such layers, as well as other such structures that are known in the art.
  • The term “horizontal” as used in this application is defined as a plane parallel to the conventional plane or surface of a wafer or substrate, regardless of the orientation of the wafer or substrate. The term “vertical” refers to a direction perpendicular to the horizontal as defined above. Prepositions, such as “on”, “side” (as in “sidewall”), “higher”, “lower”, “over” and “under” are defined with respect to the conventional plane or surface being on the top surface of the wafer or substrate, regardless of the orientation of the wafer or substrate. The following detailed description is, therefore, not to be taken in a limiting sense, and the scope of the present invention is defined only by the appended claims, along with the full scope of equivalents to which such claims are entitled.
  • FIG. 5A is a cross-sectional, perspective view illustrating an embodiment of an embedded, horizontally merged MOS-bipolar transistor gain memory cell 501 according to the teachings of the present invention. In the embodiment of FIG. 5A, the embedded, horizontally merged MOS-bipolar transistor gain memory cell 501 is formed in a p-type conductivity substrate 502. An n-type conductivity well 505 is formed in the p-type conductivity substrate 502. A more heavily doped p-type conductivity region (p+) 507 is formed in a portion of the p-type conductivity substrate 502 and in a portion of the n-type conductivity well 505. The more heavily doped p-type conductivity region (p+) 507 serves as a source region 507 for a horizontal MOS transistor 509 portion of the horizontally merged MOS-bipolar transistor gain memory cell 501.
  • Another more heavily doped p-type conductivity region (p+) 511 is formed in another portion of the n-type conductivity well 505. This more heavily doped p-type conductivity region (p+) 511 serves as the drain region 511 for the horizontal MOS transistor 509 portion of the horizontally merged MOS-bipolar transistor gain memory cell 501. A gate 513 opposes the n-type conductivity well 505 between the source and the drain regions, 507 and 511 respectively. As one of ordinary skill in the art will understand upon reading this disclosure, the n-type conductivity well 505 serves as a body region 505 and, more particularly, as a floating body region 505 for the horizontal MOS transistor 509 portion of the horizontally merged MOS-bipolar transistor gain memory cell 501. The n-type conductivity well 505 can also be referred to as a floating body n-well 505.
  • The gate 513 is separated from the floating body region 505 by a gate dielectric 515. As shown in the embodiment of FIG. 5A, a read data word line 517 is coupled to the gate 513 along rows of an array. As one of ordinary skill in the art will appreciate upon reading this disclosure, any number of the horizontally merged MOS-bipolar transistor gain memory cell 501 shown in FIG. 5A can be arranged in an array on a semiconductor wafer. A read data bit line 519 is coupled to the drain region 511 along columns of such an array.
  • As shown in FIG. 5A, a horizontal bi-polar transistor 521 completes the horizontally merged MOS-bipolar transistor gain memory cell 501. The horizontal bi-polar transistor 521 includes an emitter region 523, a base region 525, and a collector region 527. As shown in the embodiment of FIG. 5A, the emitter region 523 includes a heavily doped n-type conductivity region 523 (n+) formed in the p-type conductivity substrate 502. The emitter region can also be referred to as an injector 523. In FIG. 5A, the base region 525 for the horizontal bi-polar transistor 521 portion of the is formed by the p-type conductivity substrate material. In some embodiments, the base region 525 and the p-type conductivity substrate 502 are coupled to a ground potential.
  • According to the teachings of the present invention, the collector region 527 for the horizontal bi-polar transistor 521 is formed from a portion of the floating body n-well 505. In the embodiment shown in FIG. 5A, the p+ drain region 511 is formed in the floating body n-well 505 and a portion of the floating body n-well 505 extends and/or wraps around the p+ drain region 511 to a side of the drain region 511 horizontally opposite from the side of the drain region 511 where the gate 513 is located. In this manner, the floating body n-well 505 serves both as a floating body region 505 for the horizontal MOS transistor 509 and a portion of the floating body n-well also serves as the collector region 527 of the horizontal bi-polar transistor 521.
  • As shown in the embodiment of FIG. 5A, a write data bit line 529 is coupled to the emitter region 523 for the horizontal bi-polar transistor 521 portion of the horizontally merged MOS-bipolar transistor gain memory cell 501. The write data bit line 529 can also be referred to as an emitter line 529 and/or an injector line 529. According to the teachings of the present invention, the horizontal bi-polar transistor 521 is operable to inject a charge on to the floating body 505 of the horizontal MOS transistor 509. The floating body 505 is operable to store charge by capacitive coupling to the gate 513 and a small stored charge from the same produces a change in the threshold voltage of the horizontal MOS transistor 509. As one of ordinary skill in the art will appreciate upon reading this disclosure, the horizontally merged MOS-bipolar transistor gain memory cell 501 can be formed or fabricated using planar CMOS processing techniques. As such, the present invention yields a horizontally merged MOS-bipolar transistor gain memory cell 501 which has an area equal to or less than 10 square photolithographic features (10F2).
  • FIG. 5B illustrates a top view of FIG. 5A in planar, CMOS technology with shallow trench oxide isolation 531 illustrated alongside the horizontally merged MOS-bipolar transistor gain memory cell 501. The top view of FIG. 5A illustrates the heavily doped p-type conductivity source region 507 (p+). The gate 513 is shown above the floating body region 505 of the horizontal MOS transistor 509 portion of the horizontally merged MOS-bipolar transistor gain memory cell 501. On the other side of the gate 513 is shown the heavily doped p-type conductivity drain region 511 (p+). The portion of the floating body n-well 505 which serves as the collector region 527 for the horizontal bi-polar transistor 521 is seen from the top view on the opposite side of the drain region 511 from the gate's 513 location. From the top view embodiment of FIG. 5A, the p-type conductivity portion of the substrate which serves as the base region 525 for the horizontal bi-polar transistor 521 is viewable adjacent to the collector region 527. The heavily doped n-type conductivity emitter region, or injector, 523 (n+) is viewable adjacent to the base region 525. On the other side of the emitter region 523, another portion of the substrate 502 which serves as the base region 525 for an adjacent horizontal bi-polar transistor 521 portion of a row adjacent horizontally merged MOS-bipolar transistor gain memory cell is viewable as well as another portion of a neighboring floating body n-well.
  • FIG. 5C illustrates an electrical equivalent circuit embodiment of the horizontally merged MOS-bipolar transistor gain memory cell 501 indicating that the floating body well 505 of the horizontal MOS transistor 509 and the floating body well 505 to substrate 502 capacitance acts as a storage capacitor 533. The embodiment of FIG. 5C illustrates the horizontal MOS transistor 509 including the source region 507, the gate 513 opposing the floating body region 505, and the drain region 511. A read data word line 517 is shown coupled to the gate 513 and a read data bit line 519 is coupled to the drain region 511.
  • The embodiment of FIG. 5C further illustrates the bi-polar transistor 521 including the collector region 527, which is integrally formed with the floating body region 505, the base region 525, and the emitter, or injector, region 523. As shown in the embodiement of FIG. 5C, the emitter region 523 is coupled to a write data bit line, emitter line, or injector line 529. As shown in the embodiment of FIG. 5C, in some embodiments the base region 525 of the bi-polar transistor 521, which is integrally formed with the substrate 502, is coupled to a ground potential. And, as indicated above, the floating body well 505 of the horizontal MOS transistor and the floating body well 505 to substrate 502 capacitance acts as a storage capacitor 533.
  • In operation, the sense device used to read the horizontally merged MOS-bipolar transistor gain memory cell 501 is the horizontal MOS transistor 509 which is addressed by the read data word line 517. In the embodiment of a horizontal PMOS transistor 509, if a negative charge or electrons are stored on the floating body 505, then the n-type floating body 505 will be slightly forward biased and the horizontal MOS transistor 509 will be more conductive than normal.
  • According to the teachings of the present invention, charge is injected on to the floating body 505 of the horizontal MOS transistor 509 by the horizontal, or lateral, bi-polar transistor 521. In the embodiment describe here, the horizontal bi-polar transistor 521 is an npn bi-polar transistor 521. The horizontal bi-polar transistor 521 need not be a high performance device nor have a high current gain. Accordingly, the horizontal bi-polar transistor 521 can be a high yield structure.
  • During standby the read data word line 517 is driven positive to drive the floating n-type body 505 to a positive potential by capacitive coupling to the read data word line 517. This positive potential serves to keep the floating body 505 reverse biased and avoid charge leakage.
  • The horizontally merged MOS-bipolar transistor gain memory cell 501 can be erased by driving the drain 511 positive and the gate 513 negative to forward bias the drain-body p-n junction (511-505 junction). (See generally, T. Ohsawa et al., _Memory Design Using One Transistor Gain Cell on SOI, IEEE Int. Solid State Circuits Conv., San Francisco, 152-153 (2002); S. Okhonin, M. Nagoga, J. M. Sallese, P. Fazan, _A SOI Capacitor-less 1T-DRAM Cell, Late News 2001 IEEE Intl. SOI Conference, Durango, Colo., 153-154).
  • The horizontally merged MOS-bipolar transistor gain memory cell 501 can provide a very high gain and amplification of the stored charge on the floating body 505 of the horizontal, or lateral, PMOS sense transistor 509. A small change in the threshold voltage caused by charge stored on the floating body 505 will result in a large difference in the number of holes conducted between the drain 511 and source of 507 the horizontal PMOS sense transistor 509 during the read data operation.
  • This amplification allows the small storage capacitance of the sense amplifier floating body 505 to be used instead of a large stacked capacitor storage capacitance. The resulting horizontally merged MOS-bipolar transistor gain memory cell 501 has a very high density with a cell area of approximately 10 F2, where F is the minimum feature size, and whose vertical extent is far less than the total height of a stacked capacitor or trench capacitor cell and access transistor. The cell can be fabricated without any modification of conventional CMOS logic technology.
  • While the description here has been given for a p-type substrate an alternative embodiment would work equally well with n-type or silicon-on-insulator substrates. In that case the sense transistor 509 would be an NMOS transistor with a p-type floating body.
  • System Level
  • FIG. 6 is a block diagram of a processor-based system 600 utilizing embedded, horizontally merged MOS-bipolar transistor gain memory cells according to the various embodiments of the present invention. That is, the system 600 utilizes various embodiments of the horizontally merged MOS-bipolar transistor gain memory cell 501 illustrated in FIGS. 5A-5C. The processor-based system 600 may be a computer system, a process control system or any other system employing a processor and associated memory. The system 600 includes a central processing unit (CPU) 602, e.g., a microprocessor, that communicates with the RAM 612 and an I/O device 608 over a bus 620. It must be noted that the bus 620 may be a series of buses and bridges commonly used in a processor-based system, but for convenience purposes only, the bus 620 has been illustrated as a single bus. A second I/O device 610 is illustrated, but is not necessary to practice the invention. The processor-based system 600 can further include read-only memory (ROM) 614 and can include peripheral devices such as a floppy disk drive 604 and a compact disk (CD) ROM drive 606 that also communicates with the CPU 602 over the bus 620 as is well known in the art.
  • It will be appreciated by those skilled in the art that additional circuitry and control signals can be provided, and that the processor-based system 600 has been simplified to help focus on the invention.
  • It will be understood that the embodiment shown in FIG. 6 illustrates an embodiment for electronic system circuitry in which the novel embedded, horizontally merged MOS-bipolar transistor gain memory cell 501 of the present invention are used. The illustration of system 600, as shown in FIG. 6, is intended to provide a general understanding of one application for the structure and circuitry of the present invention, and is not intended to serve as a complete description of all the elements and features of an electronic system using the novel horizontally merged MOS-bipolar transistor gain memory cell 501 structures. Further, the invention is equally applicable to any size and type of system 600 using the novel horizontally merged MOS-bipolar transistor gain memory cells of the present invention and is not intended to be limited to that described above. As one of ordinary skill in the art will understand, such an electronic system can be fabricated in single-package processing units, or even on a single semiconductor chip, in order to reduce the communication time between the processor and the memory device.
  • Applications containing the embedded, horizontally merged MOS-bipolar transistor gain memory cells of the present invention as described in this disclosure include electronic systems for use in memory modules, device drivers, power modules, communication modems, processor modules, and application-specific modules, and may include multilayer, multichip modules. Such circuitry can further be a subcomponent of a variety of electronic systems, such as a clock, a television, a cell phone, a personal computer, an automobile, an industrial control system, an aircraft, and others.
  • The embedded, horizontally merged MOS-bipolar transistor gain memory cell of the present invention can provide a very high gain and amplification of a stored charge on the floating body of the horizontal MOS sense transistor. A small change in the threshold voltage caused by charge stored on the floating body will result in a large difference in the number of holes conducted between the drain and source of the horizontal MOS sense transistor during the read data operation. This amplification allows the small storage capacitance of the sense amplifier floating body to be used instead of a large stacked capacitor storage capacitance. The resulting cell has a very high density with a cell area of 10 F2, where F is the minimum feature size, and whose horizontal extent is far less than the total height of a stacked capacitor or trench capacitor cell and access transistor.
  • It is to be understood that the above description is intended to be illustrative, and not restrictive. Many other embodiments will be apparent to those of skill in the art upon reviewing the above description. The scope of the invention should, therefore, be determined with reference to the appended claims, along with the full scope of equivalents to which such claims are entitled.

Claims (29)

1. A memory cell, comprising:
a bipolar transistor having an emitter region, a base region and a collector region;
a MOS transistor including a first source/drain region and a second source/drain region with a body region therebetween; and
wherein the collector region of the bipolar transistor serves as the body region of the MOS transistor.
2. The memory cell of claim 1, wherein the MOS transistor includes a P-channel MOS transistor.
3. The memory cell of claim 1, wherein the MOS transistor includes an N-channel MOS transistor.
4. The memory cell of claim 1, wherein the memory cell has an area equal to or less than 10 square photolithographic features.
5. The memory cell of claim 1, wherein the MOS transistor includes a horizontal MOS transistor.
6. A memory cell, comprising:
a bipolar transistor having an emitter region, a base region and a collector region;
a MOS transistor including a first source/drain region and a second source/drain region with a floating body region therebetween; and
wherein the collector region of the bipolar transistor is integrated with the floating body region of the MOS transistor.
7. The memory cell of claim 6, wherein the memory cell has an area equal to or less than 10 square photolithographic features.
8. The memory cell of claim 6, wherein the MOS transistor includes a horizontal MOS transistor.
9. The memory cell of claim 6, wherein the bipolar transistor includes a horizontal bipolar transistor.
10. A memory cell, comprising:
a bipolar transistor having an emitter region, a base region and a collector region;
a MOS transistor including a first source/drain region and a second source/drain region with a body region therebetween;
wherein the collector region of the bipolar transistor serves as the body region of the MOS transistor; and
wherein the second source/drain region is formed within the collector region of the bipolar transistor.
11. The memory cell of claim 10, wherein the body region includes a floating body region.
12. The memory cell of claim 10, wherein the MOS transistor includes a P-channel MOS transistor.
13. The memory cell of claim 10, wherein the MOS transistor includes an N-channel MOS transistor.
14. The memory cell of claim 10, wherein a write data line is coupled to an emitter of the bipolar transistor, and a read data line is coupled to the second source/drain region.
15. The memory cell of claim 10, wherein the collector region extends around the second source/drain region to a location horizontrally opposite from a side of the second source/drain region where the body region is located.
16. A memory array, comprising:
an array of memory cells, including:
a bipolar transistor having an emitter region, a base region and a collector region;
a MOS transistor including a first source/drain region and a second source/drain region with a body region therebetween;
wherein the collector region of the bipolar transistor serves as the body region of the MOS transistor; and
data reading and writing circuitry coupled to the array of memory cells.
17. The memory array of claim 16, wherein the body region includes a floating body region.
18. The memory array of claim 16, wherein the second source/drain region is formed within the collector region of the bipolar transistor.
19. The memory array of claim 16, wherein the collector region extends around the second source/drain region to a location horizontrally opposite from a side of the second source/drain region where the body region is located.
20. An electronic system, comprising:
a memory device with a number of memory cells, the memory cells including:
a bipolar transistor having an emitter region, a base region and a collector region;
a MOS transistor including a first source/drain region and a second source/drain region with a body region therebetween;
wherein the collector region of the bipolar transistor serves as the body region of the MOS transistor; and
a logic device coupled to the memory device to manipulate data.
21. The electronic system of claim 20, wherein the memory device and logic device are located on the same chip.
22. The electronic system of claim 20, wherein the memory device includes a dynamic random access memory device.
23. The electronic system of claim 20, wherein the logic device includes a processor chip.
24. The electronic system of claim 20, wherein the body region includes a floating body region.
25. The electronic system of claim 20, wherein the second source/drain region is formed within the collector region of the bipolar transistor.
26. A method of operating a memory cell, comprising:
operating a bipolar transistor to provide a charge at a collector wherein the collector also serves as a floating body region of a MOS transistor;
modulating a threshold voltage of the MOS transistor in response to the charge; and
operating a gate of the MOS transistor and detecting a signal in proportion to the modulated threshold voltage.
27. The method of claim 26, wherein the method includes storing a first state on the floating body region, wherein storing a first state on the floating body region includes forward biasing the floating body region.
28. The method of claim 26, wherein the method further includes providing a standby state, wherein the standby state includes;
applying a positive potential to the gate of the MOS transistor; and
driving the floating body region to a positive potential by capacitive coupling with the gate to keep the floating body region reverse biased.
29. The method of claim 26, wherein method includes storing a second state on the floating body, wherein storing a second state on the floating body includes;
applying a positive potential to a drain region of the MOS transistor; and
applying a negative potential to the gate of the MOS transistor to forward bias a drain-floating body region junction.
US11/402,574 2002-12-04 2006-04-12 Embedded DRAM gain memory cell Abandoned US20060181919A1 (en)

Priority Applications (1)

Application Number Priority Date Filing Date Title
US11/402,574 US20060181919A1 (en) 2002-12-04 2006-04-12 Embedded DRAM gain memory cell

Applications Claiming Priority (2)

Application Number Priority Date Filing Date Title
US10/309,873 US7030436B2 (en) 2002-12-04 2002-12-04 Embedded DRAM gain memory cell having MOS transistor body provided with a bi-polar transistor charge injecting means
US11/402,574 US20060181919A1 (en) 2002-12-04 2006-04-12 Embedded DRAM gain memory cell

Related Parent Applications (1)

Application Number Title Priority Date Filing Date
US10/309,873 Continuation US7030436B2 (en) 2002-12-04 2002-12-04 Embedded DRAM gain memory cell having MOS transistor body provided with a bi-polar transistor charge injecting means

Publications (1)

Publication Number Publication Date
US20060181919A1 true US20060181919A1 (en) 2006-08-17

Family

ID=32467936

Family Applications (2)

Application Number Title Priority Date Filing Date
US10/309,873 Expired - Fee Related US7030436B2 (en) 2002-12-04 2002-12-04 Embedded DRAM gain memory cell having MOS transistor body provided with a bi-polar transistor charge injecting means
US11/402,574 Abandoned US20060181919A1 (en) 2002-12-04 2006-04-12 Embedded DRAM gain memory cell

Family Applications Before (1)

Application Number Title Priority Date Filing Date
US10/309,873 Expired - Fee Related US7030436B2 (en) 2002-12-04 2002-12-04 Embedded DRAM gain memory cell having MOS transistor body provided with a bi-polar transistor charge injecting means

Country Status (1)

Country Link
US (2) US7030436B2 (en)

Cited By (5)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20050024936A1 (en) * 2003-03-04 2005-02-03 Micron Technology, Inc. Vertical gain cell
US20060231879A1 (en) * 2002-08-29 2006-10-19 Micron Technology, Inc. Merged MOS-bipolar capacitor memory cell
US20080251830A1 (en) * 2007-04-13 2008-10-16 Kabushiki Kaisha Toshiba Semiconductor storage device and driving method thereof
US20180114573A1 (en) * 2008-12-19 2018-04-26 Unity Semiconductor Corporation Conductive metal oxide structures in non-volatile re-writable memory devices
WO2018174874A1 (en) * 2017-03-22 2018-09-27 Intel Corporation Embedded memory employing self-aligned top-gated thin film transistors

Families Citing this family (94)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US6759257B2 (en) * 2001-11-13 2004-07-06 Fujitsu Limited Structure and method for embedding capacitors in z-connected multi-chip modules
EP1355316B1 (en) * 2002-04-18 2007-02-21 Innovative Silicon SA Data storage device and refreshing method for use with such device
EP1357603A3 (en) * 2002-04-18 2004-01-14 Innovative Silicon SA Semiconductor device
US7224024B2 (en) 2002-08-29 2007-05-29 Micron Technology, Inc. Single transistor vertical memory gain cell
US6804142B2 (en) * 2002-11-12 2004-10-12 Micron Technology, Inc. 6F2 3-transistor DRAM gain cell
US7030436B2 (en) * 2002-12-04 2006-04-18 Micron Technology, Inc. Embedded DRAM gain memory cell having MOS transistor body provided with a bi-polar transistor charge injecting means
US7085153B2 (en) * 2003-05-13 2006-08-01 Innovative Silicon S.A. Semiconductor memory cell, array, architecture and device, and method of operating same
US20040228168A1 (en) * 2003-05-13 2004-11-18 Richard Ferrant Semiconductor memory device and method of operating same
US6912150B2 (en) * 2003-05-13 2005-06-28 Lionel Portman Reference current generator, and method of programming, adjusting and/or operating same
US7184298B2 (en) * 2003-09-24 2007-02-27 Innovative Silicon S.A. Low power programming technique for a floating body memory transistor, memory cell, and memory array
US7547945B2 (en) * 2004-09-01 2009-06-16 Micron Technology, Inc. Transistor devices, transistor structures and semiconductor constructions
US7259415B1 (en) 2004-09-02 2007-08-21 Micron Technology, Inc. Long retention time single transistor vertical memory gain cell
US7271052B1 (en) 2004-09-02 2007-09-18 Micron Technology, Inc. Long retention time single transistor vertical memory gain cell
US7271433B1 (en) 2004-09-02 2007-09-18 Micron Technology, Inc. High-density single transistor vertical memory gain cell
US7301803B2 (en) * 2004-12-22 2007-11-27 Innovative Silicon S.A. Bipolar reading technique for a memory cell having an electrically floating body transistor
US7326611B2 (en) 2005-02-03 2008-02-05 Micron Technology, Inc. DRAM arrays, vertical transistor structures and methods of forming transistor structures and DRAM arrays
US7384849B2 (en) 2005-03-25 2008-06-10 Micron Technology, Inc. Methods of forming recessed access devices associated with semiconductor constructions
US7538389B2 (en) * 2005-06-08 2009-05-26 Micron Technology, Inc. Capacitorless DRAM on bulk silicon
US7282401B2 (en) 2005-07-08 2007-10-16 Micron Technology, Inc. Method and apparatus for a self-aligned recessed access device (RAD) transistor gate
US20070023833A1 (en) * 2005-07-28 2007-02-01 Serguei Okhonin Method for reading a memory cell having an electrically floating body transistor, and memory cell and array implementing same
US7867851B2 (en) 2005-08-30 2011-01-11 Micron Technology, Inc. Methods of forming field effect transistors on substrates
US7606066B2 (en) 2005-09-07 2009-10-20 Innovative Silicon Isi Sa Memory cell and memory cell array having an electrically floating body transistor, and methods of operating same
US7355916B2 (en) * 2005-09-19 2008-04-08 Innovative Silicon S.A. Method and circuitry to generate a reference current for reading a memory cell, and device implementing same
US20070085140A1 (en) * 2005-10-19 2007-04-19 Cedric Bassin One transistor memory cell having strained electrically floating body region, and method of operating same
US7683430B2 (en) * 2005-12-19 2010-03-23 Innovative Silicon Isi Sa Electrically floating body memory cell and array, and method of operating or controlling same
US7700441B2 (en) 2006-02-02 2010-04-20 Micron Technology, Inc. Methods of forming field effect transistors, methods of forming field effect transistor gates, methods of forming integrated circuitry comprising a transistor gate array and circuitry peripheral to the gate array, and methods of forming integrated circuitry comprising a transistor gate array including first gates and second grounded isolation gates
US7492632B2 (en) 2006-04-07 2009-02-17 Innovative Silicon Isi Sa Memory array having a programmable word length, and method of operating same
US7933142B2 (en) 2006-05-02 2011-04-26 Micron Technology, Inc. Semiconductor memory cell and array using punch-through to program and read same
US8069377B2 (en) 2006-06-26 2011-11-29 Micron Technology, Inc. Integrated circuit having memory array including ECC and column redundancy and method of operating the same
US7542340B2 (en) 2006-07-11 2009-06-02 Innovative Silicon Isi Sa Integrated circuit including memory array having a segmented bit line architecture and method of controlling and/or operating same
US7800143B2 (en) * 2006-07-13 2010-09-21 Globalfoundries Inc. Dynamic random access memory with an amplified capacitor
US7602001B2 (en) * 2006-07-17 2009-10-13 Micron Technology, Inc. Capacitorless one transistor DRAM cell, integrated circuitry comprising an array of capacitorless one transistor DRAM cells, and method of forming lines of capacitorless one transistor DRAM cells
US7679955B2 (en) * 2006-08-02 2010-03-16 Advanced Micro Devices, Inc. Semiconductor switching device
US7772632B2 (en) * 2006-08-21 2010-08-10 Micron Technology, Inc. Memory arrays and methods of fabricating memory arrays
US7589995B2 (en) * 2006-09-07 2009-09-15 Micron Technology, Inc. One-transistor memory cell with bias gate
JP5666134B2 (en) * 2007-01-10 2015-02-12 ヘモシアー・リミテッド・ライアビリティ・カンパニーHemoShear, LLC Use of an in vitro hemodynamic endothelial / smooth muscle cell co-culture model to identify new therapeutic targets for vascular disease
WO2008090475A2 (en) 2007-01-26 2008-07-31 Innovative Silicon S.A. Floating-body dram transistor comprising source/drain regions separated from the gated body region
WO2009031052A2 (en) 2007-03-29 2009-03-12 Innovative Silicon S.A. Zero-capacitor (floating body) random access memory circuits with polycide word lines and manufacturing methods therefor
US8064274B2 (en) 2007-05-30 2011-11-22 Micron Technology, Inc. Integrated circuit having voltage generation circuitry for memory cell array, and method of operating and/or controlling same
US8085594B2 (en) 2007-06-01 2011-12-27 Micron Technology, Inc. Reading technique for memory cell with electrically floating body transistor
US7923373B2 (en) 2007-06-04 2011-04-12 Micron Technology, Inc. Pitch multiplication using self-assembling materials
US8194487B2 (en) * 2007-09-17 2012-06-05 Micron Technology, Inc. Refreshing data of memory cells with electrically floating body transistors
US8536628B2 (en) 2007-11-29 2013-09-17 Micron Technology, Inc. Integrated circuit having memory cell array including barriers, and method of manufacturing same
US8349662B2 (en) 2007-12-11 2013-01-08 Micron Technology, Inc. Integrated circuit having memory cell array, and method of manufacturing same
KR101003115B1 (en) * 2007-12-12 2010-12-21 주식회사 하이닉스반도체 Semiconducotor Memory Device Having Floating Body Capacitor And Method Of Manufacturing The Same
US8773933B2 (en) 2012-03-16 2014-07-08 Micron Technology, Inc. Techniques for accessing memory cells
US8014195B2 (en) 2008-02-06 2011-09-06 Micron Technology, Inc. Single transistor memory cell
US8189376B2 (en) 2008-02-08 2012-05-29 Micron Technology, Inc. Integrated circuit having memory cells including gate material having high work function, and method of manufacturing same
US7957206B2 (en) 2008-04-04 2011-06-07 Micron Technology, Inc. Read circuitry for an integrated circuit having memory cells and/or a memory cell array, and method of operating same
US7947543B2 (en) 2008-09-25 2011-05-24 Micron Technology, Inc. Recessed gate silicon-on-insulator floating body device with self-aligned lateral isolation
US7933140B2 (en) * 2008-10-02 2011-04-26 Micron Technology, Inc. Techniques for reducing a voltage swing
US7924630B2 (en) 2008-10-15 2011-04-12 Micron Technology, Inc. Techniques for simultaneously driving a plurality of source lines
US8223574B2 (en) 2008-11-05 2012-07-17 Micron Technology, Inc. Techniques for block refreshing a semiconductor memory device
US8213226B2 (en) 2008-12-05 2012-07-03 Micron Technology, Inc. Vertical transistor memory cell and array
US8319294B2 (en) 2009-02-18 2012-11-27 Micron Technology, Inc. Techniques for providing a source line plane
US8710566B2 (en) * 2009-03-04 2014-04-29 Micron Technology, Inc. Techniques for forming a contact to a buried diffusion layer in a semiconductor memory device
WO2010114890A1 (en) 2009-03-31 2010-10-07 Innovative Silicon Isi Sa Techniques for providing a semiconductor memory device
US8139418B2 (en) 2009-04-27 2012-03-20 Micron Technology, Inc. Techniques for controlling a direct injection semiconductor memory device
US8508994B2 (en) 2009-04-30 2013-08-13 Micron Technology, Inc. Semiconductor device with floating gate and electrically floating body
US8498157B2 (en) * 2009-05-22 2013-07-30 Micron Technology, Inc. Techniques for providing a direct injection semiconductor memory device
US8537610B2 (en) 2009-07-10 2013-09-17 Micron Technology, Inc. Techniques for providing a semiconductor memory device
US9076543B2 (en) 2009-07-27 2015-07-07 Micron Technology, Inc. Techniques for providing a direct injection semiconductor memory device
US8199595B2 (en) 2009-09-04 2012-06-12 Micron Technology, Inc. Techniques for sensing a semiconductor memory device
US8188786B2 (en) 2009-09-24 2012-05-29 International Business Machines Corporation Modularized three-dimensional capacitor array
EP2320454A1 (en) * 2009-11-05 2011-05-11 S.O.I.Tec Silicon on Insulator Technologies Substrate holder and clipping device
US8174881B2 (en) 2009-11-24 2012-05-08 Micron Technology, Inc. Techniques for reducing disturbance in a semiconductor device
FR2953636B1 (en) * 2009-12-08 2012-02-10 Soitec Silicon On Insulator METHOD FOR CONTROLLING A DRAM MEMORY CELL ON SEOI HAVING A SECOND BURST CONTROL GRID UNDER THE INSULATING LAYER
FR2957193B1 (en) 2010-03-03 2012-04-20 Soitec Silicon On Insulator SEOI SUBSTRATE DATA PATH CELL WITH REAR CONTROL GRID BURED UNDER THE INSULATING LAYER
US8508289B2 (en) * 2009-12-08 2013-08-13 Soitec Data-path cell on an SeOI substrate with a back control gate beneath the insulating layer
FR2953643B1 (en) * 2009-12-08 2012-07-27 Soitec Silicon On Insulator MEMORY CELL FLASH ON SEOI HAVING A SECOND CHECK GRID ENTERREE UNDER THE INSULATING LAYER
FR2953641B1 (en) * 2009-12-08 2012-02-10 S O I Tec Silicon On Insulator Tech HOMOGENEOUS TRANSISTOR CIRCUIT ON SEOI WITH REAR CONTROL CHANNEL BURED UNDER THE INSULATING LAYER
US8310893B2 (en) 2009-12-16 2012-11-13 Micron Technology, Inc. Techniques for reducing impact of array disturbs in a semiconductor memory device
FR2955204B1 (en) * 2010-01-14 2012-07-20 Soitec Silicon On Insulator DRAM MEMORY CELL HAVING A VERTICAL BIPOLAR INJECTOR
FR2955203B1 (en) * 2010-01-14 2012-03-23 Soitec Silicon On Insulator MEMORY CELL WITH THE CHANNEL CROSSING A DIELECTRIC LAYER ENTERREE
FR2955195B1 (en) * 2010-01-14 2012-03-09 Soitec Silicon On Insulator DEVICE FOR COMPARING DATA IN A MEMORY ADDRESSABLE BY CONTENT ON SEOI
FR2955200B1 (en) 2010-01-14 2012-07-20 Soitec Silicon On Insulator DEVICE AND MANUFACTURING METHOD HAVING CONTACT BETWEEN SEMICONDUCTOR REGIONS THROUGH AN INSULATED INSULATED LAYER
US9059319B2 (en) * 2010-01-25 2015-06-16 International Business Machines Corporation Embedded dynamic random access memory device and method
US8416636B2 (en) 2010-02-12 2013-04-09 Micron Technology, Inc. Techniques for controlling a semiconductor memory device
US8411513B2 (en) 2010-03-04 2013-04-02 Micron Technology, Inc. Techniques for providing a semiconductor memory device having hierarchical bit lines
US8576631B2 (en) 2010-03-04 2013-11-05 Micron Technology, Inc. Techniques for sensing a semiconductor memory device
US8369177B2 (en) 2010-03-05 2013-02-05 Micron Technology, Inc. Techniques for reading from and/or writing to a semiconductor memory device
FR2957186B1 (en) * 2010-03-08 2012-09-28 Soitec Silicon On Insulator MEMORY CELL OF SRAM TYPE
FR2957449B1 (en) * 2010-03-11 2022-07-15 S O I Tec Silicon On Insulator Tech READOUT MICRO-AMPLIFIER FOR MEMORY
US8547738B2 (en) 2010-03-15 2013-10-01 Micron Technology, Inc. Techniques for providing a semiconductor memory device
FR2958441B1 (en) 2010-04-02 2012-07-13 Soitec Silicon On Insulator PSEUDO-INVERTER CIRCUIT ON SEOI
EP2375442A1 (en) 2010-04-06 2011-10-12 S.O.I.Tec Silicon on Insulator Technologies Method for manufacturing a semiconductor substrate
EP2381470B1 (en) 2010-04-22 2012-08-22 Soitec Semiconductor device comprising a field-effect transistor in a silicon-on-insulator structure
US8411524B2 (en) 2010-05-06 2013-04-02 Micron Technology, Inc. Techniques for refreshing a semiconductor memory device
US8588000B2 (en) 2010-05-20 2013-11-19 Semiconductor Energy Laboratory Co., Ltd. Semiconductor memory device having a reading transistor with a back-gate electrode
US8531878B2 (en) 2011-05-17 2013-09-10 Micron Technology, Inc. Techniques for providing a semiconductor memory device
US9559216B2 (en) 2011-06-06 2017-01-31 Micron Technology, Inc. Semiconductor memory device and method for biasing same
US10491667B1 (en) * 2015-03-16 2019-11-26 Amazon Technologies, Inc. Customized memory modules in multi-tenant service provider systems
CN105185723B (en) * 2015-10-14 2018-05-25 上海华力微电子有限公司 A kind of semiconductor device electrical property test method
CN108346659B (en) * 2017-01-23 2021-02-23 中芯国际集成电路制造(上海)有限公司 Programmable storage unit and electronic device

Citations (63)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US4130892A (en) * 1977-01-03 1978-12-19 Rockwell International Corporation Radiation hard memory cell and array thereof
US4826780A (en) * 1982-04-19 1989-05-02 Matsushita Electric Industrial Co., Ltd. Method of making bipolar transistors
US4970689A (en) * 1988-03-07 1990-11-13 International Business Machines Corporation Charge amplifying trench memory cell
US4999811A (en) * 1987-11-30 1991-03-12 Texas Instruments Incorporated Trench DRAM cell with dynamic gain
US5006909A (en) * 1989-10-30 1991-04-09 Motorola, Inc. Dram with a vertical capacitor and transistor
US5028977A (en) * 1989-06-16 1991-07-02 Massachusetts Institute Of Technology Merged bipolar and insulated gate transistors
US5042011A (en) * 1989-05-22 1991-08-20 Micron Technology, Inc. Sense amplifier pulldown device with tailored edge input
US5066607A (en) * 1987-11-30 1991-11-19 Texas Instruments Incorporated Method of making a trench DRAM cell with dynamic gain
US5078798A (en) * 1989-12-28 1992-01-07 Ciba-Geigy Corporation Buoyancy mediated control of catalytic reaction
US5122986A (en) * 1990-11-21 1992-06-16 Micron Technology, Inc. Two transistor dram cell
US5220530A (en) * 1990-08-07 1993-06-15 Oki Electric Industry Co., Ltd. Semiconductor memory element and method of fabricating the same
US5291438A (en) * 1992-03-23 1994-03-01 Motorola, Inc. Transistor and a capacitor used for forming a vertically stacked dynamic random access memory cell
US5308783A (en) * 1992-12-16 1994-05-03 Siemens Aktiengesellschaft Process for the manufacture of a high density cell array of gain memory cells
US5329481A (en) * 1991-12-16 1994-07-12 U.S. Philips Corporation Semiconductor device having a memory cell
US5448513A (en) * 1993-12-02 1995-09-05 Regents Of The University Of California Capacitorless DRAM device on silicon-on-insulator substrate
US5627785A (en) * 1996-03-15 1997-05-06 Micron Technology, Inc. Memory device with a sense amplifier
US5732014A (en) * 1997-02-20 1998-03-24 Micron Technology, Inc. Merged transistor structure for gain memory cell
US5793686A (en) * 1995-11-28 1998-08-11 Mitsubishi Denki Kabushiki Kaisha Semiconductor memory device having data input/output circuit of small occupied area capable of high-speed data input/output
US5815432A (en) * 1997-07-10 1998-09-29 Hewlett-Packard Company Single-ended read, dual-ended write SCRAM cell
US5828263A (en) * 1995-12-21 1998-10-27 Siemens Aktiengesellschaft Field effect-controllable power semiconductor component with temperature sensor
US5937296A (en) * 1996-12-20 1999-08-10 Siemens Aktiengesellschaft Memory cell that includes a vertical transistor and a trench capacitor
US5936274A (en) * 1997-07-08 1999-08-10 Micron Technology, Inc. High density flash memory
US5966319A (en) * 1997-07-15 1999-10-12 Mitsubishi Denki Kabushiki Kaisha Static memory device allowing correct data reading
US5973356A (en) * 1997-07-08 1999-10-26 Micron Technology, Inc. Ultra high density flash memory
US5991225A (en) * 1998-02-27 1999-11-23 Micron Technology, Inc. Programmable memory address decode array with vertical transistors
US5995419A (en) * 1998-06-25 1999-11-30 Xilinx, Inc. Repairable memory cell for a memory cell array
US5998820A (en) * 1997-11-03 1999-12-07 Vanguard International Semiconductor Corporation Fabrication method and structure for a DRAM cell with bipolar charge amplification
US5999455A (en) * 1998-06-12 1999-12-07 Macronix International Co., Ltd. Channel FN program/erase recovery scheme
US5999442A (en) * 1998-03-18 1999-12-07 U.S. Philips Corporation Semi-conductor device with a memory cell
US6072209A (en) * 1997-07-08 2000-06-06 Micro Technology, Inc. Four F2 folded bit line DRAM cell structure having buried bit and word lines
US6077745A (en) * 1997-01-22 2000-06-20 International Business Machines Corporation Self-aligned diffused source vertical transistors with stack capacitors in a 4F-square memory cell array
US6097065A (en) * 1998-03-30 2000-08-01 Micron Technology, Inc. Circuits and methods for dual-gated transistors
US6111286A (en) * 1998-10-22 2000-08-29 Worldwide Semiconductor Manufacturing Corporation Low voltage low power n-channel flash memory cell using gate induced drain leakage current
US6124729A (en) * 1998-02-27 2000-09-26 Micron Technology, Inc. Field programmable logic arrays with vertical transistors
US6141238A (en) * 1999-08-30 2000-10-31 Micron Technology, Inc. Dynamic random access memory (DRAM) cells with repressed ferroelectric memory methods of reading same, and apparatuses including same
US6150687A (en) * 1997-07-08 2000-11-21 Micron Technology, Inc. Memory cell having a vertical transistor with buried source/drain and dual gates
US6172390B1 (en) * 1998-03-25 2001-01-09 Siemens Aktiengesellschaft Semiconductor device with vertical transistor and buried word line
US6172901B1 (en) * 1999-12-30 2001-01-09 Stmicroelectronics, S.R.L. Low power static random access memory and method for writing to same
US6204115B1 (en) * 1999-06-03 2001-03-20 Stanford University Manufacture of high-density pillar memory cell arrangement
US6213869B1 (en) * 1999-05-10 2001-04-10 Advanced Micro Devices, Inc. MOSFET-type device with higher driver current and lower steady state power dissipation
US6246083B1 (en) * 1998-02-24 2001-06-12 Micron Technology, Inc. Vertical gain cell and array for a dynamic random access memory
US6282115B1 (en) * 1999-12-22 2001-08-28 International Business Machines Corporation Multi-level DRAM trench store utilizing two capacitors and two plates
US6316309B1 (en) * 1998-06-09 2001-11-13 Steven John Holmes Method of forming self-isolated and self-aligned 4F-square vertical FET-trench DRAM cells
US20010044188A1 (en) * 2000-05-16 2001-11-22 Kuen-Chy Heo Method of fabricating memory cell
US6440801B1 (en) * 1997-01-22 2002-08-27 International Business Machines Corporation Structure for folded architecture pillar memory cell
US6549453B2 (en) * 2001-06-29 2003-04-15 International Business Machines Corporation Method and apparatus for writing operation in SRAM cells employing PFETS pass gates
US6556471B2 (en) * 2001-06-27 2003-04-29 Intel Corporation VDD modulated SRAM for highly scaled, high performance cache
US6560139B2 (en) * 2001-03-05 2003-05-06 Intel Corporation Low leakage current SRAM array
US6566682B2 (en) * 2001-02-09 2003-05-20 Micron Technology, Inc. Programmable memory address and decode circuits with ultra thin vertical body transistors
US6611451B1 (en) * 2002-06-28 2003-08-26 Texas Instruments Incorporated Memory array and wordline driver supply voltage differential in standby
US6625057B2 (en) * 2000-11-17 2003-09-23 Kabushiki Kaisha Toshiba Magnetoresistive memory device
US6624033B2 (en) * 1998-12-03 2003-09-23 Micron Technology, Inc. Trench DRAM cell with vertical device and buried word lines
US6661042B2 (en) * 2002-03-11 2003-12-09 Monolithic System Technology, Inc. One-transistor floating-body DRAM cell in bulk CMOS process with electrically isolated charge storage region
US6686624B2 (en) * 2002-03-11 2004-02-03 Monolithic System Technology, Inc. Vertical one-transistor floating-body DRAM cell in bulk CMOS process with electrically isolated charge storage region
US20040041236A1 (en) * 2002-08-29 2004-03-04 Micron Technology, Inc. Merged mos-bipolar capacitor memory cell
US6710465B2 (en) * 2001-06-21 2004-03-23 Samsung Electronics Co., Ltd. Scalable two transistor memory device
US6727141B1 (en) * 2003-01-14 2004-04-27 International Business Machines Corporation DRAM having offset vertical transistors and method
US6747314B2 (en) * 2001-10-18 2004-06-08 Chartered Semiconductor Manufacturing Ltd. Method to form a self-aligned CMOS inverter using vertical device integration
US6781197B2 (en) * 2001-03-21 2004-08-24 Fuji Electric Co., Ltd. Trench-type MOSFET having a reduced device pitch and on-resistance
US20050012130A1 (en) * 2002-11-12 2005-01-20 Micron Technology, Inc. 6F2 3-Transistor DRAM gain cell
US20050024936A1 (en) * 2003-03-04 2005-02-03 Micron Technology, Inc. Vertical gain cell
US20050041457A1 (en) * 2002-08-29 2005-02-24 Micron Technology, Inc. Single transistor vertical memory gain cell
US7030436B2 (en) * 2002-12-04 2006-04-18 Micron Technology, Inc. Embedded DRAM gain memory cell having MOS transistor body provided with a bi-polar transistor charge injecting means

Family Cites Families (1)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US5280205A (en) * 1992-04-16 1994-01-18 Micron Technology, Inc. Fast sense amplifier

Patent Citations (87)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US4130892A (en) * 1977-01-03 1978-12-19 Rockwell International Corporation Radiation hard memory cell and array thereof
US4826780A (en) * 1982-04-19 1989-05-02 Matsushita Electric Industrial Co., Ltd. Method of making bipolar transistors
US4999811A (en) * 1987-11-30 1991-03-12 Texas Instruments Incorporated Trench DRAM cell with dynamic gain
US5066607A (en) * 1987-11-30 1991-11-19 Texas Instruments Incorporated Method of making a trench DRAM cell with dynamic gain
US4970689A (en) * 1988-03-07 1990-11-13 International Business Machines Corporation Charge amplifying trench memory cell
US5042011A (en) * 1989-05-22 1991-08-20 Micron Technology, Inc. Sense amplifier pulldown device with tailored edge input
US5028977A (en) * 1989-06-16 1991-07-02 Massachusetts Institute Of Technology Merged bipolar and insulated gate transistors
US5006909A (en) * 1989-10-30 1991-04-09 Motorola, Inc. Dram with a vertical capacitor and transistor
US5078798A (en) * 1989-12-28 1992-01-07 Ciba-Geigy Corporation Buoyancy mediated control of catalytic reaction
US5220530A (en) * 1990-08-07 1993-06-15 Oki Electric Industry Co., Ltd. Semiconductor memory element and method of fabricating the same
US5122986A (en) * 1990-11-21 1992-06-16 Micron Technology, Inc. Two transistor dram cell
US5329481A (en) * 1991-12-16 1994-07-12 U.S. Philips Corporation Semiconductor device having a memory cell
US5291438A (en) * 1992-03-23 1994-03-01 Motorola, Inc. Transistor and a capacitor used for forming a vertically stacked dynamic random access memory cell
US5308783A (en) * 1992-12-16 1994-05-03 Siemens Aktiengesellschaft Process for the manufacture of a high density cell array of gain memory cells
US5448513A (en) * 1993-12-02 1995-09-05 Regents Of The University Of California Capacitorless DRAM device on silicon-on-insulator substrate
US5793686A (en) * 1995-11-28 1998-08-11 Mitsubishi Denki Kabushiki Kaisha Semiconductor memory device having data input/output circuit of small occupied area capable of high-speed data input/output
US5828263A (en) * 1995-12-21 1998-10-27 Siemens Aktiengesellschaft Field effect-controllable power semiconductor component with temperature sensor
US5627785A (en) * 1996-03-15 1997-05-06 Micron Technology, Inc. Memory device with a sense amplifier
US5937296A (en) * 1996-12-20 1999-08-10 Siemens Aktiengesellschaft Memory cell that includes a vertical transistor and a trench capacitor
US6077745A (en) * 1997-01-22 2000-06-20 International Business Machines Corporation Self-aligned diffused source vertical transistors with stack capacitors in a 4F-square memory cell array
US6440801B1 (en) * 1997-01-22 2002-08-27 International Business Machines Corporation Structure for folded architecture pillar memory cell
US5732014A (en) * 1997-02-20 1998-03-24 Micron Technology, Inc. Merged transistor structure for gain memory cell
US5897351A (en) * 1997-02-20 1999-04-27 Micron Technology, Inc. Method for forming merged transistor structure for gain memory cell
US5936274A (en) * 1997-07-08 1999-08-10 Micron Technology, Inc. High density flash memory
US5973356A (en) * 1997-07-08 1999-10-26 Micron Technology, Inc. Ultra high density flash memory
US6150687A (en) * 1997-07-08 2000-11-21 Micron Technology, Inc. Memory cell having a vertical transistor with buried source/drain and dual gates
US6143636A (en) * 1997-07-08 2000-11-07 Micron Technology, Inc. High density flash memory
US6238976B1 (en) * 1997-07-08 2001-05-29 Micron Technology, Inc. Method for forming high density flash memory
US6072209A (en) * 1997-07-08 2000-06-06 Micro Technology, Inc. Four F2 folded bit line DRAM cell structure having buried bit and word lines
US5815432A (en) * 1997-07-10 1998-09-29 Hewlett-Packard Company Single-ended read, dual-ended write SCRAM cell
US5966319A (en) * 1997-07-15 1999-10-12 Mitsubishi Denki Kabushiki Kaisha Static memory device allowing correct data reading
US5998820A (en) * 1997-11-03 1999-12-07 Vanguard International Semiconductor Corporation Fabrication method and structure for a DRAM cell with bipolar charge amplification
US6246083B1 (en) * 1998-02-24 2001-06-12 Micron Technology, Inc. Vertical gain cell and array for a dynamic random access memory
US20010030338A1 (en) * 1998-02-24 2001-10-18 Micron Technology, Inc. Vertical gain cell and array for a dynamic random access memory and method for forming the same
US6680864B2 (en) * 1998-02-24 2004-01-20 Micron Technology, Inc. Method for reading a vertical gain cell and array for a dynamic random access memory
US20010028078A1 (en) * 1998-02-24 2001-10-11 Micron Technology, Inc. Vertical gain cell and array for a dynamic random access memory and method for forming the same
US6124729A (en) * 1998-02-27 2000-09-26 Micron Technology, Inc. Field programmable logic arrays with vertical transistors
US5991225A (en) * 1998-02-27 1999-11-23 Micron Technology, Inc. Programmable memory address decode array with vertical transistors
US6153468A (en) * 1998-02-27 2000-11-28 Micron Technololgy, Inc. Method of forming a logic array for a decoder
US5999442A (en) * 1998-03-18 1999-12-07 U.S. Philips Corporation Semi-conductor device with a memory cell
US6172390B1 (en) * 1998-03-25 2001-01-09 Siemens Aktiengesellschaft Semiconductor device with vertical transistor and buried word line
US6097065A (en) * 1998-03-30 2000-08-01 Micron Technology, Inc. Circuits and methods for dual-gated transistors
US6316309B1 (en) * 1998-06-09 2001-11-13 Steven John Holmes Method of forming self-isolated and self-aligned 4F-square vertical FET-trench DRAM cells
US5999455A (en) * 1998-06-12 1999-12-07 Macronix International Co., Ltd. Channel FN program/erase recovery scheme
US5995419A (en) * 1998-06-25 1999-11-30 Xilinx, Inc. Repairable memory cell for a memory cell array
US6111286A (en) * 1998-10-22 2000-08-29 Worldwide Semiconductor Manufacturing Corporation Low voltage low power n-channel flash memory cell using gate induced drain leakage current
US6624033B2 (en) * 1998-12-03 2003-09-23 Micron Technology, Inc. Trench DRAM cell with vertical device and buried word lines
US6213869B1 (en) * 1999-05-10 2001-04-10 Advanced Micro Devices, Inc. MOSFET-type device with higher driver current and lower steady state power dissipation
US6204115B1 (en) * 1999-06-03 2001-03-20 Stanford University Manufacture of high-density pillar memory cell arrangement
US6141238A (en) * 1999-08-30 2000-10-31 Micron Technology, Inc. Dynamic random access memory (DRAM) cells with repressed ferroelectric memory methods of reading same, and apparatuses including same
US6282115B1 (en) * 1999-12-22 2001-08-28 International Business Machines Corporation Multi-level DRAM trench store utilizing two capacitors and two plates
US6172901B1 (en) * 1999-12-30 2001-01-09 Stmicroelectronics, S.R.L. Low power static random access memory and method for writing to same
US20010044188A1 (en) * 2000-05-16 2001-11-22 Kuen-Chy Heo Method of fabricating memory cell
US6625057B2 (en) * 2000-11-17 2003-09-23 Kabushiki Kaisha Toshiba Magnetoresistive memory device
US6566682B2 (en) * 2001-02-09 2003-05-20 Micron Technology, Inc. Programmable memory address and decode circuits with ultra thin vertical body transistors
US6560139B2 (en) * 2001-03-05 2003-05-06 Intel Corporation Low leakage current SRAM array
US6781197B2 (en) * 2001-03-21 2004-08-24 Fuji Electric Co., Ltd. Trench-type MOSFET having a reduced device pitch and on-resistance
US6710465B2 (en) * 2001-06-21 2004-03-23 Samsung Electronics Co., Ltd. Scalable two transistor memory device
US6556471B2 (en) * 2001-06-27 2003-04-29 Intel Corporation VDD modulated SRAM for highly scaled, high performance cache
US6549453B2 (en) * 2001-06-29 2003-04-15 International Business Machines Corporation Method and apparatus for writing operation in SRAM cells employing PFETS pass gates
US6747314B2 (en) * 2001-10-18 2004-06-08 Chartered Semiconductor Manufacturing Ltd. Method to form a self-aligned CMOS inverter using vertical device integration
US6661042B2 (en) * 2002-03-11 2003-12-09 Monolithic System Technology, Inc. One-transistor floating-body DRAM cell in bulk CMOS process with electrically isolated charge storage region
US6686624B2 (en) * 2002-03-11 2004-02-03 Monolithic System Technology, Inc. Vertical one-transistor floating-body DRAM cell in bulk CMOS process with electrically isolated charge storage region
US6611451B1 (en) * 2002-06-28 2003-08-26 Texas Instruments Incorporated Memory array and wordline driver supply voltage differential in standby
US6838723B2 (en) * 2002-08-29 2005-01-04 Micron Technology, Inc. Merged MOS-bipolar capacitor memory cell
US20050068828A1 (en) * 2002-08-29 2005-03-31 Micron Technology, Inc. Merged MOS-bipolar capacitor memory cell
US20040041236A1 (en) * 2002-08-29 2004-03-04 Micron Technology, Inc. Merged mos-bipolar capacitor memory cell
US7323380B2 (en) * 2002-08-29 2008-01-29 Micron Technology, Inc. Single transistor vertical memory gain cell
US7224024B2 (en) * 2002-08-29 2007-05-29 Micron Technology, Inc. Single transistor vertical memory gain cell
US7199417B2 (en) * 2002-08-29 2007-04-03 Micron Technology, Inc. Merged MOS-bipolar capacitor memory cell
US20050041457A1 (en) * 2002-08-29 2005-02-24 Micron Technology, Inc. Single transistor vertical memory gain cell
US20060252206A1 (en) * 2002-08-29 2006-11-09 Micron Technology, Inc. Single transistor vertical memory gain cell
US20050094453A1 (en) * 2002-08-29 2005-05-05 Micron Technology, Inc. Merged MOS-bipolar capacitor memory cell
US6940761B2 (en) * 2002-08-29 2005-09-06 Micron Technology, Inc. Merged MOS-bipolar capacitor memory cell
US6943083B2 (en) * 2002-08-29 2005-09-13 Micron Technology, Inc. Merged MOS-bipolar capacitor memory cell
US7149109B2 (en) * 2002-08-29 2006-12-12 Micron Technology, Inc. Single transistor vertical memory gain cell
US20060226463A1 (en) * 2002-08-29 2006-10-12 Micron Technology, Inc. Merged MOS-bipolar capacitor memory cell
US20060231879A1 (en) * 2002-08-29 2006-10-19 Micron Technology, Inc. Merged MOS-bipolar capacitor memory cell
US7151690B2 (en) * 2002-11-12 2006-12-19 Micron Technology, Inc. 6F2 3-Transistor DRAM gain cell
US20050012130A1 (en) * 2002-11-12 2005-01-20 Micron Technology, Inc. 6F2 3-Transistor DRAM gain cell
US7030436B2 (en) * 2002-12-04 2006-04-18 Micron Technology, Inc. Embedded DRAM gain memory cell having MOS transistor body provided with a bi-polar transistor charge injecting means
US6727141B1 (en) * 2003-01-14 2004-04-27 International Business Machines Corporation DRAM having offset vertical transistors and method
US20050032313A1 (en) * 2003-03-04 2005-02-10 Micron Technology, Inc. Vertical gain cell
US20050024936A1 (en) * 2003-03-04 2005-02-03 Micron Technology, Inc. Vertical gain cell
US7241658B2 (en) * 2003-03-04 2007-07-10 Micron Technology, Inc. Vertical gain cell
US20070158722A1 (en) * 2003-03-04 2007-07-12 Micron Technology, Inc. Vertical gain cell
US7298638B2 (en) * 2003-03-04 2007-11-20 Micron Technology, Inc. Operating an electronic device having a vertical gain cell that includes vertical MOS transistors

Cited By (9)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20060231879A1 (en) * 2002-08-29 2006-10-19 Micron Technology, Inc. Merged MOS-bipolar capacitor memory cell
US20050024936A1 (en) * 2003-03-04 2005-02-03 Micron Technology, Inc. Vertical gain cell
US20080251830A1 (en) * 2007-04-13 2008-10-16 Kabushiki Kaisha Toshiba Semiconductor storage device and driving method thereof
US7893478B2 (en) 2007-04-13 2011-02-22 Kabushiki Kaisha Toshiba Semiconductor storage device and driving method thereof
US20180114573A1 (en) * 2008-12-19 2018-04-26 Unity Semiconductor Corporation Conductive metal oxide structures in non-volatile re-writable memory devices
US10311950B2 (en) * 2008-12-19 2019-06-04 Unity Semiconductor Corporation Conductive metal oxide structures in non-volatile re-writable memory devices
US10803935B2 (en) 2008-12-19 2020-10-13 Unity Semiconductor Corporation Conductive metal oxide structures in non-volatile re-writable memory devices
WO2018174874A1 (en) * 2017-03-22 2018-09-27 Intel Corporation Embedded memory employing self-aligned top-gated thin film transistors
US11222895B2 (en) 2017-03-22 2022-01-11 Intel Corporation Embedded memory employing self-aligned top-gated thin film transistors

Also Published As

Publication number Publication date
US20040108532A1 (en) 2004-06-10
US7030436B2 (en) 2006-04-18

Similar Documents

Publication Publication Date Title
US7030436B2 (en) Embedded DRAM gain memory cell having MOS transistor body provided with a bi-polar transistor charge injecting means
US6838723B2 (en) Merged MOS-bipolar capacitor memory cell
US7224024B2 (en) Single transistor vertical memory gain cell
US6956256B2 (en) Vertical gain cell
US6804142B2 (en) 6F2 3-transistor DRAM gain cell
US6111778A (en) Body contacted dynamic memory
US6043527A (en) Circuits and methods for a memory cell with a trench plate trench capacitor and a vertical bipolar read device
US6009023A (en) High performance DRAM structure employing multiple thickness gate oxide
US7075820B2 (en) Semiconductor memory device for dynamically storing data with channel body of transistor used as storage node
KR100299344B1 (en) Three device bicmos gain cell
US5998820A (en) Fabrication method and structure for a DRAM cell with bipolar charge amplification
US4791611A (en) VLSI dynamic memory
US4151610A (en) High density semiconductor memory device formed in a well and having more than one capacitor
US6549451B2 (en) Memory cell having reduced leakage current
JP7549471B2 (en) Semiconductor Device

Legal Events

Date Code Title Description
STCB Information on status: application discontinuation

Free format text: ABANDONED -- FAILURE TO RESPOND TO AN OFFICE ACTION