US20050269692A1 - Stacked semiconductor package having adhesive/spacer structure and insulation - Google Patents
Stacked semiconductor package having adhesive/spacer structure and insulation Download PDFInfo
- Publication number
- US20050269692A1 US20050269692A1 US11/134,035 US13403505A US2005269692A1 US 20050269692 A1 US20050269692 A1 US 20050269692A1 US 13403505 A US13403505 A US 13403505A US 2005269692 A1 US2005269692 A1 US 2005269692A1
- Authority
- US
- United States
- Prior art keywords
- die
- adhesive
- package
- spacer
- spacer elements
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Abandoned
Links
Images
Classifications
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L24/00—Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
- H01L24/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L24/26—Layer connectors, e.g. plate connectors, solder or adhesive layers; Manufacturing methods related thereto
- H01L24/31—Structure, shape, material or disposition of the layer connectors after the connecting process
- H01L24/33—Structure, shape, material or disposition of the layer connectors after the connecting process of a plurality of layer connectors
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L24/00—Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
- H01L24/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L24/26—Layer connectors, e.g. plate connectors, solder or adhesive layers; Manufacturing methods related thereto
- H01L24/28—Structure, shape, material or disposition of the layer connectors prior to the connecting process
- H01L24/29—Structure, shape, material or disposition of the layer connectors prior to the connecting process of an individual layer connector
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L24/00—Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
- H01L24/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L24/26—Layer connectors, e.g. plate connectors, solder or adhesive layers; Manufacturing methods related thereto
- H01L24/31—Structure, shape, material or disposition of the layer connectors after the connecting process
- H01L24/32—Structure, shape, material or disposition of the layer connectors after the connecting process of an individual layer connector
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L24/00—Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
- H01L24/80—Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected
- H01L24/83—Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected using a layer connector
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L24/00—Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
- H01L24/80—Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected
- H01L24/85—Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected using a wire connector
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L25/00—Assemblies consisting of a plurality of individual semiconductor or other solid state devices ; Multistep manufacturing processes thereof
- H01L25/03—Assemblies consisting of a plurality of individual semiconductor or other solid state devices ; Multistep manufacturing processes thereof all the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/00, or in a single subclass of H10K, H10N, e.g. assemblies of rectifier diodes
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L25/00—Assemblies consisting of a plurality of individual semiconductor or other solid state devices ; Multistep manufacturing processes thereof
- H01L25/03—Assemblies consisting of a plurality of individual semiconductor or other solid state devices ; Multistep manufacturing processes thereof all the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/00, or in a single subclass of H10K, H10N, e.g. assemblies of rectifier diodes
- H01L25/04—Assemblies consisting of a plurality of individual semiconductor or other solid state devices ; Multistep manufacturing processes thereof all the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/00, or in a single subclass of H10K, H10N, e.g. assemblies of rectifier diodes the devices not having separate containers
- H01L25/065—Assemblies consisting of a plurality of individual semiconductor or other solid state devices ; Multistep manufacturing processes thereof all the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/00, or in a single subclass of H10K, H10N, e.g. assemblies of rectifier diodes the devices not having separate containers the devices being of a type provided for in group H01L27/00
- H01L25/0657—Stacked arrangements of devices
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/02—Bonding areas; Manufacturing methods related thereto
- H01L2224/04—Structure, shape, material or disposition of the bonding areas prior to the connecting process
- H01L2224/05—Structure, shape, material or disposition of the bonding areas prior to the connecting process of an individual bonding area
- H01L2224/0554—External layer
- H01L2224/0555—Shape
- H01L2224/05552—Shape in top view
- H01L2224/05554—Shape in top view being square
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/26—Layer connectors, e.g. plate connectors, solder or adhesive layers; Manufacturing methods related thereto
- H01L2224/28—Structure, shape, material or disposition of the layer connectors prior to the connecting process
- H01L2224/29—Structure, shape, material or disposition of the layer connectors prior to the connecting process of an individual layer connector
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/26—Layer connectors, e.g. plate connectors, solder or adhesive layers; Manufacturing methods related thereto
- H01L2224/28—Structure, shape, material or disposition of the layer connectors prior to the connecting process
- H01L2224/29—Structure, shape, material or disposition of the layer connectors prior to the connecting process of an individual layer connector
- H01L2224/29001—Core members of the layer connector
- H01L2224/29099—Material
- H01L2224/291—Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof
- H01L2224/29101—Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof the principal constituent melting at a temperature of less than 400°C
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/26—Layer connectors, e.g. plate connectors, solder or adhesive layers; Manufacturing methods related thereto
- H01L2224/28—Structure, shape, material or disposition of the layer connectors prior to the connecting process
- H01L2224/29—Structure, shape, material or disposition of the layer connectors prior to the connecting process of an individual layer connector
- H01L2224/29001—Core members of the layer connector
- H01L2224/29099—Material
- H01L2224/2919—Material with a principal constituent of the material being a polymer, e.g. polyester, phenolic based polymer, epoxy
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/26—Layer connectors, e.g. plate connectors, solder or adhesive layers; Manufacturing methods related thereto
- H01L2224/28—Structure, shape, material or disposition of the layer connectors prior to the connecting process
- H01L2224/29—Structure, shape, material or disposition of the layer connectors prior to the connecting process of an individual layer connector
- H01L2224/29001—Core members of the layer connector
- H01L2224/29099—Material
- H01L2224/29198—Material with a principal constituent of the material being a combination of two or more materials in the form of a matrix with a filler, i.e. being a hybrid material, e.g. segmented structures, foams
- H01L2224/29298—Fillers
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/26—Layer connectors, e.g. plate connectors, solder or adhesive layers; Manufacturing methods related thereto
- H01L2224/31—Structure, shape, material or disposition of the layer connectors after the connecting process
- H01L2224/32—Structure, shape, material or disposition of the layer connectors after the connecting process of an individual layer connector
- H01L2224/321—Disposition
- H01L2224/32135—Disposition the layer connector connecting between different semiconductor or solid-state bodies, i.e. chip-to-chip
- H01L2224/32145—Disposition the layer connector connecting between different semiconductor or solid-state bodies, i.e. chip-to-chip the bodies being stacked
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/26—Layer connectors, e.g. plate connectors, solder or adhesive layers; Manufacturing methods related thereto
- H01L2224/31—Structure, shape, material or disposition of the layer connectors after the connecting process
- H01L2224/32—Structure, shape, material or disposition of the layer connectors after the connecting process of an individual layer connector
- H01L2224/321—Disposition
- H01L2224/32151—Disposition the layer connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive
- H01L2224/32221—Disposition the layer connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked
- H01L2224/32225—Disposition the layer connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being non-metallic, e.g. insulating substrate with or without metallisation
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/42—Wire connectors; Manufacturing methods related thereto
- H01L2224/44—Structure, shape, material or disposition of the wire connectors prior to the connecting process
- H01L2224/45—Structure, shape, material or disposition of the wire connectors prior to the connecting process of an individual wire connector
- H01L2224/45001—Core members of the connector
- H01L2224/45099—Material
- H01L2224/451—Material with a principal constituent of the material being a metal or a metalloid, e.g. boron (B), silicon (Si), germanium (Ge), arsenic (As), antimony (Sb), tellurium (Te) and polonium (Po), and alloys thereof
- H01L2224/45117—Material with a principal constituent of the material being a metal or a metalloid, e.g. boron (B), silicon (Si), germanium (Ge), arsenic (As), antimony (Sb), tellurium (Te) and polonium (Po), and alloys thereof the principal constituent melting at a temperature of greater than or equal to 400°C and less than 950°C
- H01L2224/45124—Aluminium (Al) as principal constituent
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/42—Wire connectors; Manufacturing methods related thereto
- H01L2224/44—Structure, shape, material or disposition of the wire connectors prior to the connecting process
- H01L2224/45—Structure, shape, material or disposition of the wire connectors prior to the connecting process of an individual wire connector
- H01L2224/45001—Core members of the connector
- H01L2224/45099—Material
- H01L2224/451—Material with a principal constituent of the material being a metal or a metalloid, e.g. boron (B), silicon (Si), germanium (Ge), arsenic (As), antimony (Sb), tellurium (Te) and polonium (Po), and alloys thereof
- H01L2224/45138—Material with a principal constituent of the material being a metal or a metalloid, e.g. boron (B), silicon (Si), germanium (Ge), arsenic (As), antimony (Sb), tellurium (Te) and polonium (Po), and alloys thereof the principal constituent melting at a temperature of greater than or equal to 950°C and less than 1550°C
- H01L2224/45144—Gold (Au) as principal constituent
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/42—Wire connectors; Manufacturing methods related thereto
- H01L2224/47—Structure, shape, material or disposition of the wire connectors after the connecting process
- H01L2224/48—Structure, shape, material or disposition of the wire connectors after the connecting process of an individual wire connector
- H01L2224/4805—Shape
- H01L2224/4809—Loop shape
- H01L2224/48091—Arched
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/42—Wire connectors; Manufacturing methods related thereto
- H01L2224/47—Structure, shape, material or disposition of the wire connectors after the connecting process
- H01L2224/48—Structure, shape, material or disposition of the wire connectors after the connecting process of an individual wire connector
- H01L2224/4805—Shape
- H01L2224/4809—Loop shape
- H01L2224/48095—Kinked
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/42—Wire connectors; Manufacturing methods related thereto
- H01L2224/47—Structure, shape, material or disposition of the wire connectors after the connecting process
- H01L2224/48—Structure, shape, material or disposition of the wire connectors after the connecting process of an individual wire connector
- H01L2224/481—Disposition
- H01L2224/48151—Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive
- H01L2224/48221—Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked
- H01L2224/48225—Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being non-metallic, e.g. insulating substrate with or without metallisation
- H01L2224/48227—Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being non-metallic, e.g. insulating substrate with or without metallisation connecting the wire to a bond pad of the item
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/42—Wire connectors; Manufacturing methods related thereto
- H01L2224/47—Structure, shape, material or disposition of the wire connectors after the connecting process
- H01L2224/48—Structure, shape, material or disposition of the wire connectors after the connecting process of an individual wire connector
- H01L2224/484—Connecting portions
- H01L2224/48463—Connecting portions the connecting portion on the bonding area of the semiconductor or solid-state body being a ball bond
- H01L2224/48465—Connecting portions the connecting portion on the bonding area of the semiconductor or solid-state body being a ball bond the other connecting portion not on the bonding area being a wedge bond, i.e. ball-to-wedge, regular stitch
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/42—Wire connectors; Manufacturing methods related thereto
- H01L2224/47—Structure, shape, material or disposition of the wire connectors after the connecting process
- H01L2224/48—Structure, shape, material or disposition of the wire connectors after the connecting process of an individual wire connector
- H01L2224/484—Connecting portions
- H01L2224/4847—Connecting portions the connecting portion on the bonding area of the semiconductor or solid-state body being a wedge bond
- H01L2224/48471—Connecting portions the connecting portion on the bonding area of the semiconductor or solid-state body being a wedge bond the other connecting portion not on the bonding area being a ball bond, i.e. wedge-to-ball, reverse stitch
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/42—Wire connectors; Manufacturing methods related thereto
- H01L2224/47—Structure, shape, material or disposition of the wire connectors after the connecting process
- H01L2224/48—Structure, shape, material or disposition of the wire connectors after the connecting process of an individual wire connector
- H01L2224/484—Connecting portions
- H01L2224/48475—Connecting portions connected to auxiliary connecting means on the bonding areas, e.g. pre-ball, wedge-on-ball, ball-on-ball
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/42—Wire connectors; Manufacturing methods related thereto
- H01L2224/47—Structure, shape, material or disposition of the wire connectors after the connecting process
- H01L2224/49—Structure, shape, material or disposition of the wire connectors after the connecting process of a plurality of wire connectors
- H01L2224/491—Disposition
- H01L2224/4912—Layout
- H01L2224/49175—Parallel arrangements
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/42—Wire connectors; Manufacturing methods related thereto
- H01L2224/47—Structure, shape, material or disposition of the wire connectors after the connecting process
- H01L2224/49—Structure, shape, material or disposition of the wire connectors after the connecting process of a plurality of wire connectors
- H01L2224/494—Connecting portions
- H01L2224/4945—Wire connectors having connecting portions of different types on the semiconductor or solid-state body, e.g. regular and reverse stitches
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/73—Means for bonding being of different types provided for in two or more of groups H01L2224/10, H01L2224/18, H01L2224/26, H01L2224/34, H01L2224/42, H01L2224/50, H01L2224/63, H01L2224/71
- H01L2224/732—Location after the connecting process
- H01L2224/73251—Location after the connecting process on different surfaces
- H01L2224/73265—Layer and wire connectors
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/80—Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected
- H01L2224/83—Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected using a layer connector
- H01L2224/8312—Aligning
- H01L2224/83136—Aligning involving guiding structures, e.g. spacers or supporting members
- H01L2224/83138—Aligning involving guiding structures, e.g. spacers or supporting members the guiding structures being at least partially left in the finished device
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/80—Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected
- H01L2224/83—Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected using a layer connector
- H01L2224/838—Bonding techniques
- H01L2224/8385—Bonding techniques using a polymer adhesive, e.g. an adhesive based on silicone, epoxy, polyimide, polyester
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/80—Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected
- H01L2224/85—Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected using a wire connector
- H01L2224/85009—Pre-treatment of the connector or the bonding area
- H01L2224/85051—Forming additional members, e.g. for "wedge-on-ball", "ball-on-wedge", "ball-on-ball" connections
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/80—Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected
- H01L2224/85—Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected using a wire connector
- H01L2224/8512—Aligning
- H01L2224/85148—Aligning involving movement of a part of the bonding apparatus
- H01L2224/85169—Aligning involving movement of a part of the bonding apparatus being the upper part of the bonding apparatus, i.e. bonding head, e.g. capillary or wedge
- H01L2224/8518—Translational movements
- H01L2224/85191—Translational movements connecting first both on and outside the semiconductor or solid-state body, i.e. regular and reverse stitches
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2225/00—Details relating to assemblies covered by the group H01L25/00 but not provided for in its subgroups
- H01L2225/03—All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00
- H01L2225/04—All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00 the devices not having separate containers
- H01L2225/065—All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00 the devices not having separate containers the devices being of a type provided for in group H01L27/00
- H01L2225/06503—Stacked arrangements of devices
- H01L2225/0651—Wire or wire-like electrical connections from device to substrate
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2225/00—Details relating to assemblies covered by the group H01L25/00 but not provided for in its subgroups
- H01L2225/03—All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00
- H01L2225/04—All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00 the devices not having separate containers
- H01L2225/065—All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00 the devices not having separate containers the devices being of a type provided for in group H01L27/00
- H01L2225/06503—Stacked arrangements of devices
- H01L2225/06527—Special adaptation of electrical connections, e.g. rewiring, engineering changes, pressure contacts, layout
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2225/00—Details relating to assemblies covered by the group H01L25/00 but not provided for in its subgroups
- H01L2225/03—All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00
- H01L2225/04—All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00 the devices not having separate containers
- H01L2225/065—All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00 the devices not having separate containers the devices being of a type provided for in group H01L27/00
- H01L2225/06503—Stacked arrangements of devices
- H01L2225/06575—Auxiliary carrier between devices, the carrier having no electrical connection structure
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L24/00—Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
- H01L24/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L24/42—Wire connectors; Manufacturing methods related thereto
- H01L24/44—Structure, shape, material or disposition of the wire connectors prior to the connecting process
- H01L24/45—Structure, shape, material or disposition of the wire connectors prior to the connecting process of an individual wire connector
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L24/00—Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
- H01L24/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L24/42—Wire connectors; Manufacturing methods related thereto
- H01L24/47—Structure, shape, material or disposition of the wire connectors after the connecting process
- H01L24/48—Structure, shape, material or disposition of the wire connectors after the connecting process of an individual wire connector
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L24/00—Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
- H01L24/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L24/42—Wire connectors; Manufacturing methods related thereto
- H01L24/47—Structure, shape, material or disposition of the wire connectors after the connecting process
- H01L24/49—Structure, shape, material or disposition of the wire connectors after the connecting process of a plurality of wire connectors
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L24/00—Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
- H01L24/73—Means for bonding being of different types provided for in two or more of groups H01L24/10, H01L24/18, H01L24/26, H01L24/34, H01L24/42, H01L24/50, H01L24/63, H01L24/71
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/0001—Technical content checked by a classifier
- H01L2924/00013—Fully indexed content
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/0001—Technical content checked by a classifier
- H01L2924/00014—Technical content checked by a classifier the subject-matter covered by the group, the symbol of which is combined with the symbol of this group, being disclosed without further technical details
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/01—Chemical elements
- H01L2924/01005—Boron [B]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/01—Chemical elements
- H01L2924/01013—Aluminum [Al]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/01—Chemical elements
- H01L2924/01033—Arsenic [As]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/01—Chemical elements
- H01L2924/01079—Gold [Au]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/013—Alloys
- H01L2924/014—Solder alloys
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/06—Polymers
- H01L2924/0665—Epoxy resin
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/06—Polymers
- H01L2924/078—Adhesive characteristics other than chemical
- H01L2924/07802—Adhesive characteristics other than chemical not being an ohmic electrical conductor
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/10—Details of semiconductor or other solid state devices to be connected
- H01L2924/11—Device type
- H01L2924/14—Integrated circuits
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/15—Details of package parts other than the semiconductor or other solid state devices to be connected
- H01L2924/151—Die mounting substrate
- H01L2924/153—Connection portion
- H01L2924/1531—Connection portion the connection portion being formed only on the surface of the substrate opposite to the die mounting surface
- H01L2924/15311—Connection portion the connection portion being formed only on the surface of the substrate opposite to the die mounting surface being a ball array, e.g. BGA
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/15—Details of package parts other than the semiconductor or other solid state devices to be connected
- H01L2924/181—Encapsulation
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/19—Details of hybrid assemblies other than the semiconductor or other solid state devices to be connected
- H01L2924/191—Disposition
- H01L2924/19101—Disposition of discrete passive components
- H01L2924/19107—Disposition of discrete passive components off-chip wires
Definitions
- a multi-chip module includes one or more integrated circuit semiconductor chips, often referred to as circuit die, stacked one onto another to provide the advantages of light weight, high density, and enhanced electrical performance.
- each chip can be lifted by a chip-bonding tool, which is usually mounted at the end of a pick-and-place device, and mounted onto the substrate or onto a semiconductor chip mounted previously.
- the upper die can be attached directly to the lower die without the use of spacers.
- spacer die that is die without circuitry, can be used between the upper and lower die.
- adhesives containing spacer elements typically micro spheres, are often used to properly separate the upper and lower die. See U.S. Pat. Nos.
- bonding pads of the chips are connected to bonding pads of the substrate with Au or Al wires during a wire bonding process to create an array of semiconductor chip devices.
- the semiconductor chips and their associated wires connected to the substrate are encapsulated, typically using an epoxy-molding compound, to create an array of encapsulated semiconductor devices.
- the molding compound protects the semiconductor devices from the external environment, such as physical shock and humidity. After encapsulation, the encapsulated devices are separated, typically by sawing, into individual semiconductor chip packages.
- the invention features stacked semiconductor assemblies in which a device such as a die, or a package, or a heat spreader is stacked over a first wire-bonded die.
- An adhesive/spacer structure is situated between the first wire-bonded die and the device stacked over it, and the device has an electrically non-conductive surface facing the first wire-bonded die. That is, the first die is mounted active side upward on a first substrate and is electrically interconnected to the substrate by wire bonding; an adhesive/spacer structure is formed upon the active side of the first die; and a device such as a die or a package or a heat spreader, having an electrically nonconductive side, is mounted upon the adhesive/spacer structure with the electrically nonconductive side facing the first wire bonded die.
- the side of the device facing the first wire bonded die may be made electrically nonconductive by having an electrically insulating layer, such as a dielectric film adhesive.
- the invention features a multiple-die semiconductor chip assembly.
- a first die has a first surface bounded by a periphery and bond pads at the first surface. Wires are bonded to and extend from the bond pads outwardly past the periphery.
- a second die has an electrically non-conductive second surface positioned opposite the first surface. The first and second die define a first region therebetween.
- An adhesive/spacer structure comprising spacer elements within an adhesive, is within the first region. The adhesive/spacer structure contacts the first and second surfaces and adheres the first and second die to one another at a chosen separation.
- the assembly may comprise a set of generally parallel wires which define a wire span portion of the first region. The adhesive/spacer structure is preferably located at other than the wire span portion of the first region.
- the invention features a method for adhering first and second die to one another at a chosen separation in a multiple-die semiconductor chip assembly.
- An adhesive/spacer material having spacer elements within an adhesive, is selected.
- the adhesive/spacer material is deposited onto a first surface of a first die.
- the first surface is bounded by a periphery and has bond pads.
- a set of generally parallel wires is bonded to and extends from the bond pads outwardly past the periphery.
- the set of generally parallel wires define a wire span portion of the first surface.
- a second die, having an electrically non-conductive second surface is selected.
- the second surface of the second die is located opposite the first surface of the first die and in contact with the adhesive/spacer material therebetween thereby securing the first and second die to one another at a chosen separation, the wire span portion of the first surface defining a wire span region between the first and second surfaces.
- the adhesive/spacer material is deposited in a manner to prevent any spacer elements from entering the wire span region.
- the invention features stacked semiconductor assemblies including an upper package stacked over a first wire-bonded die.
- the first die has a first surface bounded by a periphery and bond pads at the first surface. Wires are bonded to and extend from the bond pads outwardly past the periphery.
- An upper package has an electrically non-conductive second surface positioned opposite the first surface of the first die.
- the first die and the upper package define a first region therebetween.
- An adhesive/spacer structure comprising spacer elements within an adhesive, is within the first region.
- the adhesive/spacer structure contacts the first and second surfaces and adheres the first die and the upper package to one another at a chosen separation.
- the assembly may comprise a set of generally parallel wires which define a wire span portion of the first region.
- the adhesive/spacer structure is preferably located at other than the wire span portion of the first region.
- the upper package in the stacked semiconductor assembly includes at least one upper package die affixed to a die attach side of an upper package substrate.
- the upper package is oriented so that the die attach side of the upper package substrate faces the first die; that is, the upper package is inverted.
- the upper package is oriented so that the side of the upper package substrate opposite the die attach side faces the first die.
- the upper package may be any of a variety of package types can be suitable as the upper package.
- the invention features a method for adhering a die and a package to one another at a chosen separation in a stacked semiconductor package.
- An adhesive/spacer material having spacer elements within an adhesive, is selected.
- the adhesive/spacer material is deposited onto a first surface of a first die.
- the first surface is bounded by a periphery and has bond pads.
- a set of generally parallel wires is bonded to and extends from the bond pads outwardly past the periphery.
- the set of generally parallel wires define a wire span portion of the first surface.
- a package, having an electrically non-conductive second surface is selected.
- the second surface of the package is located opposite the first surface of the die and in contact with the adhesive/spacer material therebetween thereby securing the die and the package to one another at a chosen separation, the wire span portion of the first surface defining a wire span region between the first and second surfaces.
- the adhesive/spacer material is deposited in a manner to prevent any spacer elements from entering the wire span region.
- FIG. 1 is a simplified plan view of a conventional peripheral bonded die
- FIG. 2 is a simplified plan view of a conventional center bonded die
- FIGS. 3 and 4 illustrate conventional forward loop and reverse wire bonds
- FIG. 5 is a partial cross sectional view of a multi-die semiconductor assembly made according to the invention.
- FIG. 6 is a top plan view of the assembly of FIG. 5 with the periphery of the upper die shown in dashed lines;
- FIG. 7 illustrates an alternative embodiment to the assembly of FIG. 6 ;
- FIG. 8 is a side cross sectional view of the assembly of FIGS. 5 and 6 ;
- FIG. 9 shows the assembly of FIG. 8 After encapsulation with a molding compound to create a multiple die semiconductor chip package
- FIG. 10 illustrates an alternative embodiment similar to that of FIG. 5 in which adhesive fills the wire span portion of the adhesive region
- FIG. 11 illustrates an alternative embodiment in a view similar to that of FIG. 9 but in which the upper die does not overhang the edge of the lower die, and in which adhesive fills the wire span portion of the adhesive region as in FIG. 10 .
- FIGS. 12 through 15 illustrate embodiments of assemblies according to various aspects of the invention in which a package and a die are stacked.
- FIG. 1 illustrates a conventional peripheral bonded die 10 mounted to a substrate 12 .
- Die 10 has bond pads 14 along one, some or all of its peripheral edges 16 - 19 .
- Wires 20 connect bond pads 14 to corresponding bond pads 22 on substrate 12 .
- Wires 20 comprise sets of generally parallel wires along each peripheral edge 16 - 18 and define wire span areas 24 , indicated by crosshatching in FIG. 1 , along such edges.
- Bond pads 14 on peripheral bonded die 10 are typically placed very close to the corresponding peripheral edge 16 - 19 , typically within 100 micrometers of the peripheral edge.
- FIG. 2 illustrates a conventional center bonded die 26 , such as a DRAM, having bond pads 14 at a central region 28 of die 26 .
- Wires 20 extending from bond pads 14 define, in this example, wire span areas 24 between the two sets of bond pads 14 and peripheral edges 16 , 18 .
- the distance between bond pads 14 and the corresponding peripheral edges for a center bonded die is preferably much more than 100 micrometers. More preferably, the distance between a bond pad 14 for a center bonded die 26 and the nearest peripheral edge is at least about 40% of the corresponding length or width of the die. For example, the distance between a bond pad 14 A and peripheral edge 16 is at least about 40% of the length of peripheral edge 17 . Assuming for example that peripheral edge 17 is 8 mm long, the distance between bond pad 14 A and peripheral edges 16 is at least about 3.2 mm.
- FIGS. 3 and 4 illustrate conventional forward loop wire bonding and conventional reverse wire bonding techniques.
- Forward loop wire bond 30 of FIG. 3 has a wire loop height 32 , typically about 60-100 micrometers.
- Wire 20 has a recrystalization zone 34 .
- Recrystalization zone 34 is not as flexible as the remainder of wire 20 so that excessive flexion of wire 20 within zone 34 may cause wire 22 to break. Therefore, in it is important that wire 20 , especially within recrystalization zone 34 , not be deformed to any significant degree during manufacturing. This is especially important in the manufacture of multi-chip packages.
- a reverse wire bond 36 shown in FIG. 4 , may be used.
- Reverse wire bonds 36 typically have a loop height 32 of about 40-70 micrometers.
- Forward loop wire bonding, shown in FIG. 5 is often preferred over reverse wire bonding because it has a much larger throughput and the therefore a lower cost.
- FIG. 5 illustrates a partial cross sectional view of a multi-die semiconductor assembly 40 made according to the invention.
- Assembly 40 includes a lower, peripheral bonded die 42 and an upper die 44 .
- Assembly 40 protects against shorting of wires 20 against upper die 44 in two basic ways.
- upper die 44 has electrically insulating layer 45 , typically a dielectric film adhesive, such as available from Lintec Corporation as Lintec LE5000 or an Hitachi DF series film adhesive.
- Second, lower die 42 also shown in FIG. 6 , is secured to upper die 44 with an adhesive/spacer structure 46 .
- Structure 46 includes adhesive 48 and spacer elements 50 .
- Structure 46 may be a conventional material such as Loctite® QMI536-3, 4, or 6, which use nominal 3, 4 or 6 mil (75, 100 and 150 micrometers) diameter organic polymer spherical particles as spacer elements 50 ; or a spacer adhesive from the Ablestik 2025 Sx series. It is preferred that spacer elements 50 be of an organic polymer material and pliable and large enough to permit forward loop wire bonding. Spacer elements 50 are typically about 30-250 micrometers in diameter. Structure 46 also helps to provide bond line thickness control and die tilt control. Prevention of the incursion of the adhesive/spacer material, and in particular spacers 50 , into wire span portion 60 of first, adhesive region 58 (refer to FIG. 6 ) may be achieved by, for example, depositing the adhesive/spacer material at selected positions and carefully controlling the amount deposited at each position. Examples of suitable materials for spacer elements 50 include PTFE and other organic polymers.
- Spacer elements 50 prior to use, are typically spherical, ellipsoidal, cylindrical with hemispherical or ellipsoidal ends, or the like. After assembly, assuming spacer elements 50 are compressible, spacer elements 50 are compressed to some degree and have flattened areas where they contact upper surface 52 of lower die 42 and the electrically non-conductive lower surface 54 of upper die 44 ; the shape of such spacers is collectively referred to as generally ellipsoidal. For example, an initially spherical spacer element 50 having an 8 mil (200 micrometer) diameter will typically compress to a height of about 7.5 mil (188 micrometers).
- the height 56 of spacers 50 which is equal to the distance between surface 52 and 54 , is preferably at least equal to loop height 32 , is more preferably greater than loop height 32 , is even more preferably at least about 10% greater than loop height 32 .
- the selection of the spacer elements include selecting spacer elements so that height 56 is equal to the design loop height 32 plus an allowance for manufacturing tolerance build-up resulting from making the wire bonds, the variance in the size and compressibility the of spacer elements 50 and other appropriate variables.
- FIG. 6 illustrates assembly 40 with upper die 44 indicated by dashed lines.
- Lower and upper die 42 , 44 define a first, adhesive region 58 therebetween.
- region 58 is defined by the periphery of lower die 42 because upper die 44 extends beyond the entire periphery of the lower die.
- Wire span areas 24 indicated by crosshatching, define wire span portions 60 of first, adhesive region 58 .
- the adhesive/spacer material is deposited in a manner so that, as shown in FIG. 6 , adhesive/spacer structure 46 is located at other than wire span portions 60 of first, adhesive region 58 . Doing so helps to ensure that spacer elements 50 do not interfere with wires 20 thus eliminating the possibility of a spacer element causing one or more wires 22 to deflect to contact and thus short, for example, an adjacent wire 22 .
- FIG. 7 illustrates a multi-die semiconductor assembly 62 in which lower die 42 is a center bonded die such as shown in FIG. 2 and upper die 44 , shown in dashed lines, is longer but narrower than lower die 42 . Therefore, in this embodiment first, adhesive region 58 does not cover the entire lower die 42 but rather is bounded by peripheral edges 17 and 19 of lower die 42 and peripheral edges 16 and 18 of upper die 44 . Adhesive/spacer structure 46 is, in the embodiment of FIG. 6 , located within first, adhesive region 58 at other than wire span portions 60 . Adhesive/spacer structure 46 may define a single adhesive/spacer structure region as shown in FIG. 6 or two or more adhesive/spacer structure regions, such as shown in FIG. 7 .
- Adhesive/spacer material may be deposited using a conventional dispenser capillary. However, it is preferred that the adhesive/spacer material be deposited using a showerhead type of dispenser as shown in the above-mentioned US Provisional Patent Application entitled Adhesive/Spacer Island Structure For Multiple Die Package. Doing so can facilitate the positioning of the adhesive/spacer material at spaced apart locations to provide the desired coverage by adhesive/spacer structure 46 . This may be especially advantageous when working with center bonded die.
- FIG. 8 is a side cross sectional view of multi-die semiconductor assembly 40 of FIGS. 5 and 6 showing wires 20 extending from bond pads 14 of upper and lower die 44 , 42 to bond pads 22 of substrate 12 .
- FIG. 9 illustrates the structure of FIG. 8 after a molding compound 66 has been applied to create a multiple die semiconductor chip package 68 .
- Spacer elements 50 may also be prevented from incursion into wire span portion 60 by sizing the spacer elements so as not to fit between the generally parallel wires 20 .
- wires 20 act as a sieve or strainer to permit a portion 47 of adhesive 48 to enter into wire span portion 60 but prevent spacer elements 50 from doing so.
- FIG. 10 shows adhesive/spacer structure 46 including adhesive 48 , with spacer elements 50 situated in regions other than the wire span portion of the adhesive region, and showing a portion 47 of adhesive 48 having entered into the wire span portion of the adhesive region.
- the spacer elements provide a suitable distance between the two die, the lower surface of the upper die being electrically insulated by dielectric layer 45 , as described above with reference to FIG. 5 .
- the adhesive/spacer structure according to the invention can be useful for multi-die assembly structures in which the upper die 44 does not extend over the edge of the lower die 42 , as illustrated in FIG. 11 , which is a view similar to the view of FIG. 9 .
- spacer structure 46 including spacer elements 50 and adhesive 48 is formed between the upper die 44 with insulating layer 45 , and the lower die 42 .
- the wires 20 prevent the spacer elements from entering into the wire span region, but permit a portion 47 of the adhesive 48 to fill the volume there and provide support for the part of the upper 44 die that overhangs the wire loops 20 .
- a stacked semiconductor assembly includes a package stacked with a die, separated by an adhesive/spacer material generally as described above for stacked die assemblies.
- FIGS. 12 and 13 illustrate examples 102 , 103 of such assemblies, in which an inverted package is stacked over a die.
- a lower, peripheral bonded die 142 is mounted upon a substrate 112 , and bond pads on the die are electrically interconnected with bond pads on the substrate by wire bonds 120 .
- An adhesive/spacer structure 146 is formed upon the die 142 including an adhesive and spacer elements as described above with reference to adhesive/spacer structure 46 .
- An upper package 100 is inverted and mounted upon the adhesive/spacer structure 146 , in substantially the same manner as the upper die 44 is mounted upon adhesive/spacer structure 46 in the stacked die assembly 40 , for example, of FIG. 8 .
- the upper package 100 in this example is a land grid array package, having a die 242 mounted onto a die attach side on upper package substrate 112 .
- Die 242 in this example is wire bonded to substrate 112 , and the die and wire bonds are enclosed in an encapsulation 217 .
- the package 100 is inverted so that the land side of the substrate 212 faces away from the first die 142 and substrate 212 , and so that an upper surface of the encapsulation 217 faces toward the first die 142 and substrate 212 . In the orientation of FIG.
- the land side of the inverted upper package 212 is upward-facing, and the upper package is electrically interconnected with the bottom substrate 212 by wire bonds between bond pads on the land side of the upper package substrate 212 and bond pads on the upward-facing side of the lower substrate 112 .
- the assembly is then encapsulated (not shown in FIG. 12 ) to form a package, substantially as the stacked die assembly 40 of FIG. 8 is encapsulated to form the package 68 of FIG. 9 .
- Solder balls 118 are mounted onto pads on the downward-facing side of the substrate 112 , for interconnection of the package to, for example, a motherboard.
- two (or more) die may be stacked using an adhesive/spacer structure over one another on a lower substrate, and a package may be stacked over the uppermost one of the stacked die, using an adhesive/spacer structure, as shown by way of example in FIG. 13 .
- a die 142 is mounted onto a lower substrate 112
- a die 144 is stacked over the die 142 , and separated from it by an adhesive/spacer structure 246 as described above for stacked die assemblies.
- Die 142 and 144 are electrically interconnectedd with substrate 112 by wire bonds 220 .
- An inverted pachage 100 is mounted over the stacked die 142 , 144 , separated by the die 144 by and adhesive/spacer structure 246 , as described above with reference to FIG. 12 .
- the spacers, between the die, and between the die and the inverted package may be an adhesive/spacer structre as described above with referenbce to stacked die assemblies.
- any of a variety of packages may be stacked over the die in assemblies according to these embodiments of the invention.
- Stacked multi-package modules having inverted upper packages are described in U.S. patent application Ser. No. 10/681,572; and examples of suitable upper inverted package types are described therein. These include, for example, besides land grid array packages as illustrated in FIGS. 12 and 13 , bump chip carrier packages; and the upper package may include more than one die.
- the upper package encapsulant has a generally planar surface that contacts the adhesive/spacer structure, that surface (termed the “second” surface) is itself electrically nonconductive, and application of an additional insulating layer (as layer 45 in FIGS. 5, 8 , 10 and 11 ) may be optional in such embodiments.
- the second surface of the upper package is an electrically conductive material (such as a metal heat spreader, for example) or includes exposed electrically conductive areas or elements
- an insulating layer 45 should be applied, as described above with reference for example to FIG. 5 .
- FIGS. 14 and 15 illustrate examples 104 , 104 of such assemblies.
- a lower, peripheral bonded die 142 is mounted upon a substrate 112 , and bond pads on the die are electrically interconnected with bond pads on the substrate by wire bonds 120 .
- An adhesive/spacer structure 146 is formed upon the die 142 including an adhesive and spacer elements as described above with reference to adhesive/spacer structure 46 .
- An upper package 400 is inverted and mounted upon the adhesive/spacer structure 146 , in substantially the same manner as the upper die 44 is mounted upon adhesive/spacer structure 46 in the stacked die assembly 40 , for example, of FIG. 8 .
- the upper package 400 in this example is a land grid array package, having a die 442 mounted onto a die attach side on upper package substrate 412 .
- Die 442 in this example is wire bonded to substrate 412 , and the die and wire bonds are enclosed in a mold cap 417 .
- the package 400 is oriented so that the land side of the substrate 412 faces toward the first die 142 and substrate 212 , and so that the land side of the upper package substrate 412 faces toward the first die 142 and substrate 212 . In the orientation of FIG.
- the land side of the inverted upper package 412 is downward-facing, and the upper package is electrically interconnected with the bottom substrate 112 by wire bonds between bond pads on the upward-facing (die attach) side of the upper package substrate 412 and bond pads on the upward-facing side of the lower substrate 112 .
- the assembly is then encapsulated (not shown in FIG. 14 ) to form a package, substantially as the stacked die assembly 40 of FIG. 8 is encapsulated to form the package 68 of FIG. 9 .
- Solder balls 118 are mounted onto pads on the downward-facing side of the substrate 112 , for interconnection of the package to, for example, a motherboard.
- two (or more) die may be stacked using an adhesive/spacer structure over one another on a lower substrate, and a package may be stacked over the uppermost one of the stacked die, using an adhesive/spacer structure, as shown by way of example in FIG. 15 .
- a die 142 is mounted onto a lower substrate 112
- a die 144 is stacked over the die 142 , and separated from it by an adhesive/spacer structure 246 as described above for stacked die assemblies.
- Die 142 and 144 are electrically interconnectedd with substrate 112 by wire bonds 220 .
- An inverted pachage 100 is mounted over the stacked die 142 , 144 , separated by the die 144 by and adhesive/spacer structure 246 , as described above with reference to FIG. 14 .
- the spacers, between the die, and between the die and the inverted package may be an adhesive/spacer structre as described above with referenbce to stacked die assemblies.
- any of a variety of packages may be stacked over the die in assemblies according to these embodiments of the invention.
- Stacked multi-package modules suitable upper packages are described in U.S. patent applications Ser. Nos. 10/632,549; 10/632,568; 10/632,551; 10/632,552; 10/632,553; and 10/632,550; and examples of suitable upper package types are described therein. These include, for example, besides land grid array packages as illustrated in FIGS. 14 and 15 , bump chip carrier packages, and flip chip packages; and the upper package may include more than one die. Where the downward-facing surface of the upper package (“second” surface) had electrically conductive elements or areas, application of an additional insulating layer (as layer 45 in FIGS.
- This additional insulating layer may be applied as a film to the land side of the upper package substrate, and voids between the film and the substrate surface removed by heating at low pressure, according to techniques known in the art.
- Other devices may be stacked over the first die, and separated therefrom by an adhesive/spacer structure as described above, and provided with an insulating layer as appropriate.
- a metal heat spreader may be stacked upon an adhesive/spacer structure over the first die in place of the upper die or upper package in the descriptions above.
- the assemblies and packages according to the invention can be useful in any of a variety of products, such as for example computers, mobile telecommunications devices, personal digital assistance devices, media storage devices, particularly portable cameras and audio and video equipment.
Landscapes
- Engineering & Computer Science (AREA)
- Microelectronics & Electronic Packaging (AREA)
- Power Engineering (AREA)
- Computer Hardware Design (AREA)
- Physics & Mathematics (AREA)
- Condensed Matter Physics & Semiconductors (AREA)
- General Physics & Mathematics (AREA)
- Wire Bonding (AREA)
Abstract
Stacked semiconductor assemblies in which a device such as a die, or a package, or a heat spreader is stacked over a first wire-bonded die. An adhesive/spacer structure is situated between the first wire-bonded die and the device stacked over it, and the device has an electrically non-conductive surface facing the first wire-bonded die. That is, the first die is mounted active side upward on a first substrate and is electrically interconnected to the substrate by wire bonding; an adhesive/spacer structure is formed upon the active side of the first die; and a device such as a die or a package or a heat spreader, having an electrically nonconductive side, is mounted upon the adhesive/spacer structure with the electrically nonconductive side facing the first wire bonded die. The side of the device facing the first wire bonded die may be made electrically nonconductive by having an electrically insulating layer, such as a dielectric film adhesive. Also, methods for making the assemblies are disclosed.
Description
- This application is a Continuation-in-Part of U.S. application Ser. No. 10/969,303, filed Oct. 20, 2004, titled “Multiple die package with adhesive/spacer structure and insulated die surface”. The said U.S. application Ser. No. 10/969,303 claims priority from U.S. Provisional Application No. 60/573,956, filed May 24, 2004, titled “Multiple die package with adhesive/spacer structure and insulated die surface”; and also claims priority from related U.S. Provisional Application No. 60/573,903, filed May 24, 2004, titled “Adhesive/spacer island structure for multiple die package”. This application is related to U.S. application Ser. No. 10/______, Attorney Docket CPAC 1074-3, filed on the same day as this application.
- To obtain the maximum function and efficiency from a package having minimum dimensions, various types of increased density packages have been developed. Among these various types of packages is the multiple-die semiconductor chip package, commonly referred to as a multi-chip module, multi-chip package or stacked chip package. A multi-chip module includes one or more integrated circuit semiconductor chips, often referred to as circuit die, stacked one onto another to provide the advantages of light weight, high density, and enhanced electrical performance. To stack the semiconductor chips, each chip can be lifted by a chip-bonding tool, which is usually mounted at the end of a pick-and-place device, and mounted onto the substrate or onto a semiconductor chip mounted previously.
- In some circumstances, such as when the upper die is smaller than the lower die and the lower die is a peripheral bonded die (that is die with bond pads positioned near the periphery of the die as opposed to a center bonded die in which the bond pads are positioned at a central region of the die), the upper die can be attached directly to the lower die without the use of spacers. However, when spacers are needed between the upper and lower die, spacer die, that is die without circuitry, can be used between the upper and lower die. In addition, adhesives containing spacer elements, typically micro spheres, are often used to properly separate the upper and lower die. See U.S. Pat. Nos. 5,323,060; 6,333,562; 6,340,846; 6,388,313; 6,472,758; 6,569,709; 6,593,662;.6,441,496; and U.S. patent Publication No. US 2003/0178710.
- After the chip mounting process, bonding pads of the chips are connected to bonding pads of the substrate with Au or Al wires during a wire bonding process to create an array of semiconductor chip devices. Finally, the semiconductor chips and their associated wires connected to the substrate are encapsulated, typically using an epoxy-molding compound, to create an array of encapsulated semiconductor devices. The molding compound protects the semiconductor devices from the external environment, such as physical shock and humidity. After encapsulation, the encapsulated devices are separated, typically by sawing, into individual semiconductor chip packages.
- In general, the invention features stacked semiconductor assemblies in which a device such as a die, or a package, or a heat spreader is stacked over a first wire-bonded die. An adhesive/spacer structure is situated between the first wire-bonded die and the device stacked over it, and the device has an electrically non-conductive surface facing the first wire-bonded die. That is, the first die is mounted active side upward on a first substrate and is electrically interconnected to the substrate by wire bonding; an adhesive/spacer structure is formed upon the active side of the first die; and a device such as a die or a package or a heat spreader, having an electrically nonconductive side, is mounted upon the adhesive/spacer structure with the electrically nonconductive side facing the first wire bonded die. The side of the device facing the first wire bonded die may be made electrically nonconductive by having an electrically insulating layer, such as a dielectric film adhesive.
- In one aspect the invention features a multiple-die semiconductor chip assembly. A first die has a first surface bounded by a periphery and bond pads at the first surface. Wires are bonded to and extend from the bond pads outwardly past the periphery. A second die has an electrically non-conductive second surface positioned opposite the first surface. The first and second die define a first region therebetween. An adhesive/spacer structure, comprising spacer elements within an adhesive, is within the first region. The adhesive/spacer structure contacts the first and second surfaces and adheres the first and second die to one another at a chosen separation. The assembly may comprise a set of generally parallel wires which define a wire span portion of the first region. The adhesive/spacer structure is preferably located at other than the wire span portion of the first region.
- In another aspect the invention features a method for adhering first and second die to one another at a chosen separation in a multiple-die semiconductor chip assembly. An adhesive/spacer material, having spacer elements within an adhesive, is selected. The adhesive/spacer material is deposited onto a first surface of a first die. The first surface is bounded by a periphery and has bond pads. A set of generally parallel wires is bonded to and extends from the bond pads outwardly past the periphery. The set of generally parallel wires define a wire span portion of the first surface. A second die, having an electrically non-conductive second surface, is selected. The second surface of the second die is located opposite the first surface of the first die and in contact with the adhesive/spacer material therebetween thereby securing the first and second die to one another at a chosen separation, the wire span portion of the first surface defining a wire span region between the first and second surfaces. The adhesive/spacer material is deposited in a manner to prevent any spacer elements from entering the wire span region.
- In another aspect the invention features stacked semiconductor assemblies including an upper package stacked over a first wire-bonded die. The first die has a first surface bounded by a periphery and bond pads at the first surface. Wires are bonded to and extend from the bond pads outwardly past the periphery. An upper package has an electrically non-conductive second surface positioned opposite the first surface of the first die. The first die and the upper package define a first region therebetween. An adhesive/spacer structure, comprising spacer elements within an adhesive, is within the first region. The adhesive/spacer structure contacts the first and second surfaces and adheres the first die and the upper package to one another at a chosen separation. The assembly may comprise a set of generally parallel wires which define a wire span portion of the first region. The adhesive/spacer structure is preferably located at other than the wire span portion of the first region.
- The upper package in the stacked semiconductor assembly includes at least one upper package die affixed to a die attach side of an upper package substrate. In some embodiments the upper package is oriented so that the die attach side of the upper package substrate faces the first die; that is, the upper package is inverted. In other embodiments the upper package is oriented so that the side of the upper package substrate opposite the die attach side faces the first die. The upper package may be any of a variety of package types can be suitable as the upper package.
- In another aspect the invention features a method for adhering a die and a package to one another at a chosen separation in a stacked semiconductor package. An adhesive/spacer material, having spacer elements within an adhesive, is selected. The adhesive/spacer material is deposited onto a first surface of a first die. The first surface is bounded by a periphery and has bond pads. A set of generally parallel wires is bonded to and extends from the bond pads outwardly past the periphery. The set of generally parallel wires define a wire span portion of the first surface. A package, having an electrically non-conductive second surface, is selected. The second surface of the package is located opposite the first surface of the die and in contact with the adhesive/spacer material therebetween thereby securing the die and the package to one another at a chosen separation, the wire span portion of the first surface defining a wire span region between the first and second surfaces. The adhesive/spacer material is deposited in a manner to prevent any spacer elements from entering the wire span region.
- Various features and advantages of the invention will appear from the following description in which the preferred embodiments have been set forth in detail in conjunction with the accompanying drawings.
-
FIG. 1 is a simplified plan view of a conventional peripheral bonded die; -
FIG. 2 is a simplified plan view of a conventional center bonded die; -
FIGS. 3 and 4 illustrate conventional forward loop and reverse wire bonds; -
FIG. 5 is a partial cross sectional view of a multi-die semiconductor assembly made according to the invention; -
FIG. 6 is a top plan view of the assembly ofFIG. 5 with the periphery of the upper die shown in dashed lines; -
FIG. 7 illustrates an alternative embodiment to the assembly ofFIG. 6 ; -
FIG. 8 is a side cross sectional view of the assembly ofFIGS. 5 and 6 ; -
FIG. 9 shows the assembly ofFIG. 8 After encapsulation with a molding compound to create a multiple die semiconductor chip package; and -
FIG. 10 illustrates an alternative embodiment similar to that ofFIG. 5 in which adhesive fills the wire span portion of the adhesive region; and -
FIG. 11 illustrates an alternative embodiment in a view similar to that ofFIG. 9 but in which the upper die does not overhang the edge of the lower die, and in which adhesive fills the wire span portion of the adhesive region as inFIG. 10 . -
FIGS. 12 through 15 illustrate embodiments of assemblies according to various aspects of the invention in which a package and a die are stacked. - The invention will now be described in further detail by reference to the drawings, which illustrate alternative embodiments of the invention. The drawings are diagrammatic, showing features of the invention and their relation to other features and structures, and are not made to scale. For improved clarity of presentation, in the FIGs. illustrating embodiments of the invention, elements corresponding to elements shown in other drawings are not all particularly renumbered, although they are all readily identifiable in all the FIGs. Terms of orientation, such as “upper” and “lower” and the like are employed for reference to the relative orientation of the various features as shown in the FIGs., it being understood that any of the various assemblies can be deployed in any orientation in use.
- Several prior art structures and embodiments made according to the invention are discussed below. Like reference numerals refer to like elements.
-
FIG. 1 illustrates a conventional peripheral bonded die 10 mounted to asubstrate 12.Die 10 hasbond pads 14 along one, some or all of its peripheral edges 16-19.Wires 20 connectbond pads 14 to correspondingbond pads 22 onsubstrate 12.Wires 20 comprise sets of generally parallel wires along each peripheral edge 16-18 and definewire span areas 24, indicated by crosshatching inFIG. 1 , along such edges.Bond pads 14 on peripheral bonded die 10 are typically placed very close to the corresponding peripheral edge 16-19, typically within 100 micrometers of the peripheral edge. -
FIG. 2 illustrates a conventional center bondeddie 26, such as a DRAM, havingbond pads 14 at acentral region 28 ofdie 26.Wires 20 extending frombond pads 14 define, in this example,wire span areas 24 between the two sets ofbond pads 14 andperipheral edges bond pads 14 and the corresponding peripheral edges for a center bonded die is preferably much more than 100 micrometers. More preferably, the distance between abond pad 14 for a center bonded die 26 and the nearest peripheral edge is at least about 40% of the corresponding length or width of the die. For example, the distance between a bond pad 14A andperipheral edge 16 is at least about 40% of the length ofperipheral edge 17. Assuming for example thatperipheral edge 17 is 8 mm long, the distance between bond pad 14A andperipheral edges 16 is at least about 3.2 mm. -
FIGS. 3 and 4 illustrate conventional forward loop wire bonding and conventional reverse wire bonding techniques. Forwardloop wire bond 30 ofFIG. 3 has awire loop height 32, typically about 60-100 micrometers.Wire 20 has a recrystalization zone 34. Recrystalization zone 34 is not as flexible as the remainder ofwire 20 so that excessive flexion ofwire 20 within zone 34 may causewire 22 to break. Therefore, in it is important thatwire 20, especially within recrystalization zone 34, not be deformed to any significant degree during manufacturing. This is especially important in the manufacture of multi-chip packages. To reduce theloop height 32 and eliminate recrystalization zone 34 abovebond pads 14, areverse wire bond 36, shown inFIG. 4 , may be used.Reverse wire bonds 36 typically have aloop height 32 of about 40-70 micrometers. Forward loop wire bonding, shown inFIG. 5 , is often preferred over reverse wire bonding because it has a much larger throughput and the therefore a lower cost. -
FIG. 5 illustrates a partial cross sectional view of amulti-die semiconductor assembly 40 made according to the invention.Assembly 40 includes a lower, peripheral bondeddie 42 and anupper die 44.Assembly 40 protects against shorting ofwires 20 againstupper die 44 in two basic ways. First, upper die 44 has electrically insulatinglayer 45, typically a dielectric film adhesive, such as available from Lintec Corporation as Lintec LE5000 or an Hitachi DF series film adhesive. Second,lower die 42, also shown inFIG. 6 , is secured to upper die 44 with an adhesive/spacer structure 46.Structure 46 includes adhesive 48 andspacer elements 50.Structure 46 may be a conventional material such as Loctite® QMI536-3, 4, or 6, which use nominal 3, 4 or 6 mil (75, 100 and 150 micrometers) diameter organic polymer spherical particles asspacer elements 50; or a spacer adhesive from the Ablestik 2025 Sx series. It is preferred thatspacer elements 50 be of an organic polymer material and pliable and large enough to permit forward loop wire bonding.Spacer elements 50 are typically about 30-250 micrometers in diameter.Structure 46 also helps to provide bond line thickness control and die tilt control. Prevention of the incursion of the adhesive/spacer material, and inparticular spacers 50, intowire span portion 60 of first, adhesive region 58 (refer toFIG. 6 ) may be achieved by, for example, depositing the adhesive/spacer material at selected positions and carefully controlling the amount deposited at each position. Examples of suitable materials forspacer elements 50 include PTFE and other organic polymers. -
Spacer elements 50, prior to use, are typically spherical, ellipsoidal, cylindrical with hemispherical or ellipsoidal ends, or the like. After assembly, assumingspacer elements 50 are compressible,spacer elements 50 are compressed to some degree and have flattened areas where they contactupper surface 52 oflower die 42 and the electrically non-conductivelower surface 54 ofupper die 44; the shape of such spacers is collectively referred to as generally ellipsoidal. For example, an initiallyspherical spacer element 50 having an 8 mil (200 micrometer) diameter will typically compress to a height of about 7.5 mil (188 micrometers). Theheight 56 ofspacers 50, which is equal to the distance betweensurface loop height 32, is more preferably greater thanloop height 32, is even more preferably at least about 10% greater thanloop height 32. If desired, the selection of the spacer elements include selecting spacer elements so thatheight 56 is equal to thedesign loop height 32 plus an allowance for manufacturing tolerance build-up resulting from making the wire bonds, the variance in the size and compressibility the ofspacer elements 50 and other appropriate variables. -
FIG. 6 illustratesassembly 40 withupper die 44 indicated by dashed lines. Lower andupper die adhesive region 58 therebetween. In the embodiment ofFIGS. 5 and 6 ,region 58 is defined by the periphery oflower die 42 because upper die 44 extends beyond the entire periphery of the lower die.Wire span areas 24, indicated by crosshatching, definewire span portions 60 of first,adhesive region 58. The adhesive/spacer material is deposited in a manner so that, as shown inFIG. 6 , adhesive/spacer structure 46 is located at other thanwire span portions 60 of first,adhesive region 58. Doing so helps to ensure thatspacer elements 50 do not interfere withwires 20 thus eliminating the possibility of a spacer element causing one ormore wires 22 to deflect to contact and thus short, for example, anadjacent wire 22. -
FIG. 7 illustrates amulti-die semiconductor assembly 62 in which lower die 42 is a center bonded die such as shown inFIG. 2 andupper die 44, shown in dashed lines, is longer but narrower thanlower die 42. Therefore, in this embodiment first,adhesive region 58 does not cover the entire lower die 42 but rather is bounded byperipheral edges lower die 42 andperipheral edges upper die 44. Adhesive/spacer structure 46 is, in the embodiment ofFIG. 6 , located within first,adhesive region 58 at other thanwire span portions 60. Adhesive/spacer structure 46 may define a single adhesive/spacer structure region as shown inFIG. 6 or two or more adhesive/spacer structure regions, such as shown inFIG. 7 . - Adhesive/spacer material may be deposited using a conventional dispenser capillary. However, it is preferred that the adhesive/spacer material be deposited using a showerhead type of dispenser as shown in the above-mentioned US Provisional Patent Application entitled Adhesive/Spacer Island Structure For Multiple Die Package. Doing so can facilitate the positioning of the adhesive/spacer material at spaced apart locations to provide the desired coverage by adhesive/
spacer structure 46. This may be especially advantageous when working with center bonded die. -
FIG. 8 is a side cross sectional view ofmulti-die semiconductor assembly 40 ofFIGS. 5 and 6 showing wires 20 extending frombond pads 14 of upper and lower die 44, 42 tobond pads 22 ofsubstrate 12.FIG. 9 illustrates the structure ofFIG. 8 after amolding compound 66 has been applied to create a multiple diesemiconductor chip package 68. -
Spacer elements 50 may also be prevented from incursion intowire span portion 60 by sizing the spacer elements so as not to fit between the generallyparallel wires 20. In thisway wires 20 act as a sieve or strainer to permit aportion 47 of adhesive 48 to enter intowire span portion 60 but preventspacer elements 50 from doing so. This is illustrated inFIG. 10 , showing adhesive/spacer structure 46 includingadhesive 48, withspacer elements 50 situated in regions other than the wire span portion of the adhesive region, and showing aportion 47 of adhesive 48 having entered into the wire span portion of the adhesive region. In such embodiments, the spacer elements provide a suitable distance between the two die, the lower surface of the upper die being electrically insulated bydielectric layer 45, as described above with reference toFIG. 5 . The full occupancy ofadhesive region 58 by adhesive 48, particularly theportion 47 of the adhesive in the wire span region, eliminates the open overhang of the upper die abovewires 20 shown inFIG. 5 . This provides some support for the upper die, and helps to reduce or eliminate die breakage, which is especially useful for large and thin semiconductor devices. - The adhesive/spacer structure according to the invention can be useful for multi-die assembly structures in which the
upper die 44 does not extend over the edge of thelower die 42, as illustrated inFIG. 11 , which is a view similar to the view ofFIG. 9 . Here, as inFIG. 10 ,spacer structure 46 includingspacer elements 50 and adhesive 48 is formed between theupper die 44 with insulatinglayer 45, and thelower die 42. Thewires 20 prevent the spacer elements from entering into the wire span region, but permit aportion 47 of the adhesive 48 to fill the volume there and provide support for the part of the upper 44 die that overhangs thewire loops 20. - In other embodiments, a stacked semiconductor assembly includes a package stacked with a die, separated by an adhesive/spacer material generally as described above for stacked die assemblies.
FIGS. 12 and 13 illustrate examples 102, 103 of such assemblies, in which an inverted package is stacked over a die. Referring toFIG. 12 , a lower, peripheral bondeddie 142 is mounted upon asubstrate 112, and bond pads on the die are electrically interconnected with bond pads on the substrate bywire bonds 120. An adhesive/spacer structure 146 is formed upon thedie 142 including an adhesive and spacer elements as described above with reference to adhesive/spacer structure 46. Anupper package 100 is inverted and mounted upon the adhesive/spacer structure 146, in substantially the same manner as theupper die 44 is mounted upon adhesive/spacer structure 46 in the stackeddie assembly 40, for example, ofFIG. 8 . - The
upper package 100 in this example is a land grid array package, having a die 242 mounted onto a die attach side onupper package substrate 112.Die 242 in this example is wire bonded tosubstrate 112, and the die and wire bonds are enclosed in anencapsulation 217. Thepackage 100 is inverted so that the land side of thesubstrate 212 faces away from thefirst die 142 andsubstrate 212, and so that an upper surface of theencapsulation 217 faces toward thefirst die 142 andsubstrate 212. In the orientation ofFIG. 12 , the land side of the invertedupper package 212 is upward-facing, and the upper package is electrically interconnected with thebottom substrate 212 by wire bonds between bond pads on the land side of theupper package substrate 212 and bond pads on the upward-facing side of thelower substrate 112. The assembly is then encapsulated (not shown inFIG. 12 ) to form a package, substantially as thestacked die assembly 40 ofFIG. 8 is encapsulated to form thepackage 68 ofFIG. 9 .Solder balls 118 are mounted onto pads on the downward-facing side of thesubstrate 112, for interconnection of the package to, for example, a motherboard. Multiple chip modules having inverted package stacked over a die, in which the adhesive/spacer structures described herein may be particularly suitable, are described in U.S. patent application Ser. No. 11/014,257. - In other embodiments, two (or more) die may be stacked using an adhesive/spacer structure over one another on a lower substrate, and a package may be stacked over the uppermost one of the stacked die, using an adhesive/spacer structure, as shown by way of example in
FIG. 13 . Here, adie 142 is mounted onto alower substrate 112, and adie 144 is stacked over thedie 142, and separated from it by an adhesive/spacer structure 246 as described above for stacked die assemblies.Die substrate 112 bywire bonds 220. Aninverted pachage 100 is mounted over thestacked die die 144 by and adhesive/spacer structure 246, as described above with reference toFIG. 12 . As will be appreciated, either or both of the spacers, between the die, and between the die and the inverted package, may be an adhesive/spacer structre as described above with referenbce to stacked die assemblies. - Any of a variety of packages may be stacked over the die in assemblies according to these embodiments of the invention. Stacked multi-package modules having inverted upper packages are described in U.S. patent application Ser. No. 10/681,572; and examples of suitable upper inverted package types are described therein. These include, for example, besides land grid array packages as illustrated in
FIGS. 12 and 13 , bump chip carrier packages; and the upper package may include more than one die. Where the upper package encapsulant has a generally planar surface that contacts the adhesive/spacer structure, that surface (termed the “second” surface) is itself electrically nonconductive, and application of an additional insulating layer (aslayer 45 inFIGS. 5, 8 , 10 and 11) may be optional in such embodiments. Where, however, the second surface of the upper package is an electrically conductive material (such as a metal heat spreader, for example) or includes exposed electrically conductive areas or elements, an insulatinglayer 45 should be applied, as described above with reference for example toFIG. 5 . - In still other embodiments, in which a stacked semiconductor assembly includes a package stacked with a die, separated by an adhesive/spacer material generally as described above for stacked die assemblies, the upper package is not inverted.
FIGS. 14 and 15 illustrate examples 104, 104 of such assemblies. Referring toFIG. 14 , a lower, peripheral bondeddie 142 is mounted upon asubstrate 112, and bond pads on the die are electrically interconnected with bond pads on the substrate bywire bonds 120. An adhesive/spacer structure 146 is formed upon thedie 142 including an adhesive and spacer elements as described above with reference to adhesive/spacer structure 46. Anupper package 400 is inverted and mounted upon the adhesive/spacer structure 146, in substantially the same manner as theupper die 44 is mounted upon adhesive/spacer structure 46 in the stackeddie assembly 40, for example, ofFIG. 8 . - The
upper package 400 in this example is a land grid array package, having a die 442 mounted onto a die attach side onupper package substrate 412.Die 442 in this example is wire bonded tosubstrate 412, and the die and wire bonds are enclosed in amold cap 417. Here thepackage 400 is oriented so that the land side of thesubstrate 412 faces toward thefirst die 142 andsubstrate 212, and so that the land side of theupper package substrate 412 faces toward thefirst die 142 andsubstrate 212. In the orientation ofFIG. 14 , the land side of the invertedupper package 412 is downward-facing, and the upper package is electrically interconnected with thebottom substrate 112 by wire bonds between bond pads on the upward-facing (die attach) side of theupper package substrate 412 and bond pads on the upward-facing side of thelower substrate 112. The assembly is then encapsulated (not shown inFIG. 14 ) to form a package, substantially as thestacked die assembly 40 ofFIG. 8 is encapsulated to form thepackage 68 ofFIG. 9 .Solder balls 118 are mounted onto pads on the downward-facing side of thesubstrate 112, for interconnection of the package to, for example, a motherboard. - In other embodiments, two (or more) die may be stacked using an adhesive/spacer structure over one another on a lower substrate, and a package may be stacked over the uppermost one of the stacked die, using an adhesive/spacer structure, as shown by way of example in
FIG. 15 . Here, as inFIG. 13 , adie 142 is mounted onto alower substrate 112, and adie 144 is stacked over thedie 142, and separated from it by an adhesive/spacer structure 246 as described above for stacked die assemblies.Die substrate 112 bywire bonds 220. Aninverted pachage 100 is mounted over thestacked die die 144 by and adhesive/spacer structure 246, as described above with reference toFIG. 14 . As will be appreciated, either or both of the spacers, between the die, and between the die and the inverted package, may be an adhesive/spacer structre as described above with referenbce to stacked die assemblies. - Any of a variety of packages may be stacked over the die in assemblies according to these embodiments of the invention. Stacked multi-package modules suitable upper packages are described in U.S. patent applications Ser. Nos. 10/632,549; 10/632,568; 10/632,551; 10/632,552; 10/632,553; and 10/632,550; and examples of suitable upper package types are described therein. These include, for example, besides land grid array packages as illustrated in
FIGS. 14 and 15 , bump chip carrier packages, and flip chip packages; and the upper package may include more than one die. Where the downward-facing surface of the upper package (“second” surface) had electrically conductive elements or areas, application of an additional insulating layer (aslayer 45 inFIGS. 5, 8 , 10 and 11) may be required and may be applied as described above with reference for example toFIG. 5 , and as shown for example at 450 inFIGS. 14 and 15 . This additional insulating layer may be applied as a film to the land side of the upper package substrate, and voids between the film and the substrate surface removed by heating at low pressure, according to techniques known in the art. - Other devices may be stacked over the first die, and separated therefrom by an adhesive/spacer structure as described above, and provided with an insulating layer as appropriate. For example, a metal heat spreader may be stacked upon an adhesive/spacer structure over the first die in place of the upper die or upper package in the descriptions above.
- The assemblies and packages according to the invention can be useful in any of a variety of products, such as for example computers, mobile telecommunications devices, personal digital assistance devices, media storage devices, particularly portable cameras and audio and video equipment.
- Any and all patents, patent applications and printed publications referred to above are incorporated by reference.
- Other modification and variation can be made to the disclosed embodiments without departing from the subject of the invention as defined in following claims.
Claims (38)
1. A multiple-die semiconductor chip package comprising:
a first die having a first surface bounded by a periphery and having bond pads at the first surface;
wires bonded to and extending from the bond pads outwardly past the periphery, the wires extending to a maximum height h above the first die;
a second die with an electrically non-conductive second surface positioned opposite the first surface;
the first and second die defining a first region therebetween;
an adhesive/spacer structure within the first region, the adhesive/spacer structure contacting the first and second surfaces and adhering the first and second die to one another at a chosen separation, the adhesive/spacer structure comprising spacer elements within an adhesive.
2. The package according to claim 1 wherein the wires comprise a plurality of sets of generally parallel wires, said plurality of sets of generally parallel wires defining a plurality of wire span portions of the first region.
3. The package according to claim 1 wherein the wires comprise a set of generally parallel wires, said set of generally parallel wires defining a wire span portion of the first region.
4. The package according to claim 3 wherein the adhesive/spacer structure is located at other than the wire span portion of the first region.
5. The package according to claim 4 wherein said adhesive is located at the wire span portion of the first region.
6. The package according to claim 5 wherein the spacer elements are sized so as not to fit between the generally parallel wires.
7. The package according to claim 3 wherein the spacer elements are located at other than the wire span portion of the first region.
8. The package according to claim 1 wherein the adhesive/spacer structure defines first and second spaced-apart adhesive/spacer structure regions.
9. The package according to claim 1 wherein the first die has a length and a width and a central region.
10. The package according to claim 9 wherein the first die comprises a center-bonded die with at least some of said die pads positioned at the central region.
11. The package according to claim 10 wherein at least one of the spacer elements is positioned within the central region.
12. The package according to claim 1 wherein the spacer elements have a height H with H being at least about equal to h.
13. The package according to claim 12 wherein H is greater than h.
14. The package according to claim 12 wherein H is at least about 10% greater than h.
15. The package according to claim 1 wherein the spacer elements are generally ellipsoidal.
16. The package according to claim 15 wherein the spacer elements are flattened spheres.
17. The package according to claim 15 wherein the spacer elements are about 30 μm-250 μm in diameter.
18. The package according to claim 1 wherein the spacer elements are all substantially the same size.
19. The package according to claim 1 wherein the spacer elements comprise an organic and pliable solid material.
20. The package according to claim 1 wherein the spacer elements comprise at least PTFE.
21. A method for adhering first and second die to one another at a chosen separation in a multiple-die semiconductor chip package, the method comprising:
selecting an adhesive/spacer material having spacer elements within an adhesive;
depositing the adhesive/spacer material onto a first surface of a first die, the first die having a first surface bounded by a periphery, bond pads at the first surface, and wires bonded to and extending from the bond pads outwardly past the periphery, the wires extending to a maximum height h above the first die, the wires comprising a set of generally parallel wires, the set of generally parallel wires defining a wire span portion of the first surface;
selecting a second die having an electrically non-conductive second surface;
locating the second surface of the second die opposite the first surface of the first die and in contact with the adhesive/spacer material therebetween thereby securing the first and second die to one another at a chosen separation, the wire span portion of the first surface defining a wire span region between the first and second surfaces; and
preventing any spacer elements from entering the wire span region.
22. The method according to claim 21 further comprising preventing any adhesive/spacer material from entering the wire span region.
23. The method according to claim 21 wherein the preventing step comprises using spacer elements sized so as not to fit between the generally parallel wires.
24. The method according to claim 21 wherein the depositing step is carried out a manner to prevent any adhesive/spacer material from entering the wire span region.
25. The method according to claim 21 wherein the selecting step is carried out to select spacer elements having the same size and shape.
26. The method according to claim 21 wherein the depositing step is carried out with the first die having a length and a width and a central region.
27. The method according to claim 26 wherein the depositing step is carried out with the first die comprising a center-bonded die with at least some of said die pads positioned at the central region.
28. The method according to claim 27 wherein depositing step comprises positioning at least some of the adhesive/spacer material within the central region so that at least one spacer element is positioned within the central region.
29. The method according to claim 21 wherein the adhesive/spacer material selecting step comprises selecting spacer elements having a height H with H being at least about equal to h.
30. The method according to claim 29 wherein the spacer elements selecting step comprises selecting spacer elements in which H is greater than h.
31. The method according to claim 29 wherein the spacer elements selecting step comprises determining an allowance for manufacturing tolerance buildup and selecting spacer elements so that H is equal to h plus the allowance for the manufacturing tolerance buildup.
32. The method according to claim 29 wherein the spacer elements selecting step comprises determining an allowance for manufacturing tolerance buildup and selecting spacer elements so that H is greater than h plus the allowance for the manufacturing tolerance buildup.
33. The method according to claim 29 wherein the spacer elements selecting step comprises selecting spacer elements so that H is at least about 10% greater than h.
34. A stacked semiconductor assembly comprising:
a first die having a first surface bounded by a periphery and having bond pads at the first surface;
wires bonded to and extending from the bond pads outwardly past the periphery, the wires extending to a maximum height h above the first die;
a package, comprising a package die mounted to and electrically interconnected with a package substrate, the package having an electrically non-conductive second surface positioned opposite the first surface;
the first die and the package defining a first region therebetween;
an adhesive/spacer structure within the first region, the adhesive/spacer structure contacting the first and second surfaces and adhering the first die and the package to one another at a chosen separation, the adhesive/spacer structure comprising spacer elements within an adhesive.
35. The stacked semiconductor assembly of claim 34 wherein the upper package is oriented so that the die attach side of the upper package substrate faces the first die.
36. The stacked semiconductor assembly of claim 34 wherein the upper package is oriented so that side of the upper package substrate opposite the die attach side faces the first die.
37. Stacked semiconductor packages comprising the assembly of claim 34 .
38. A method for adhering a die and a package to one another at a chosen separation in a stacked semiconductor package, the method comprising:
Selecting an adhesive/spacer material having spacer elements within an adhesive;
depositing the adhesive/spacer material onto a first surface of a first die, the first die having a first surface bounded by a periphery, bond pads at the first surface, and wires bonded to and extending from the bond pads outwardly past the periphery, the wires extending to a maximum height h above the first die, the wires comprising a set of generally parallel wires, the set of generally parallel wires defining a wire span portion of the first surface;
Selecting a package having an electrically non-conductive second surface;
locating the second surface of the package opposite the first surface of the first die and in contact with the adhesive/spacer material there between thereby securing the package and the first die to one another at a chosen separation, the wire span portion of the first surface defining a wire span region between the first and second surfaces; and
Preventing any spacer elements from entering the wire span region.
Priority Applications (4)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US11/134,035 US20050269692A1 (en) | 2004-05-24 | 2005-05-20 | Stacked semiconductor package having adhesive/spacer structure and insulation |
TW094116914A TWI431729B (en) | 2004-05-24 | 2005-05-24 | Stacked semiconductor package having adhesive/spacer structure and insulation |
US11/533,915 US20070013060A1 (en) | 2004-05-24 | 2006-09-21 | Stacked Semiconductor Package having Adhesive/Spacer Structure and Insulation |
US11/536,424 US8030134B2 (en) | 2004-05-24 | 2006-09-28 | Stacked semiconductor package having adhesive/spacer structure and insulation |
Applications Claiming Priority (4)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US57395604P | 2004-05-24 | 2004-05-24 | |
US57390304P | 2004-05-24 | 2004-05-24 | |
US10/969,303 US20050258545A1 (en) | 2004-05-24 | 2004-10-20 | Multiple die package with adhesive/spacer structure and insulated die surface |
US11/134,035 US20050269692A1 (en) | 2004-05-24 | 2005-05-20 | Stacked semiconductor package having adhesive/spacer structure and insulation |
Related Parent Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US10/969,303 Continuation-In-Part US20050258545A1 (en) | 2004-05-24 | 2004-10-20 | Multiple die package with adhesive/spacer structure and insulated die surface |
Related Child Applications (2)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US11/533,915 Division US20070013060A1 (en) | 2004-05-24 | 2006-09-21 | Stacked Semiconductor Package having Adhesive/Spacer Structure and Insulation |
US11/536,424 Division US8030134B2 (en) | 2004-05-24 | 2006-09-28 | Stacked semiconductor package having adhesive/spacer structure and insulation |
Publications (1)
Publication Number | Publication Date |
---|---|
US20050269692A1 true US20050269692A1 (en) | 2005-12-08 |
Family
ID=37660941
Family Applications (3)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US11/134,035 Abandoned US20050269692A1 (en) | 2004-05-24 | 2005-05-20 | Stacked semiconductor package having adhesive/spacer structure and insulation |
US11/533,915 Abandoned US20070013060A1 (en) | 2004-05-24 | 2006-09-21 | Stacked Semiconductor Package having Adhesive/Spacer Structure and Insulation |
US11/536,424 Expired - Lifetime US8030134B2 (en) | 2004-05-24 | 2006-09-28 | Stacked semiconductor package having adhesive/spacer structure and insulation |
Family Applications After (2)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US11/533,915 Abandoned US20070013060A1 (en) | 2004-05-24 | 2006-09-21 | Stacked Semiconductor Package having Adhesive/Spacer Structure and Insulation |
US11/536,424 Expired - Lifetime US8030134B2 (en) | 2004-05-24 | 2006-09-28 | Stacked semiconductor package having adhesive/spacer structure and insulation |
Country Status (1)
Country | Link |
---|---|
US (3) | US20050269692A1 (en) |
Cited By (9)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US20060138649A1 (en) * | 2002-10-08 | 2006-06-29 | Chippac, Inc. | Semiconductor multi-package module having inverted second package stacked over die-up flip-chip ball grid array (BGA) package |
US20070194423A1 (en) * | 2006-02-17 | 2007-08-23 | Stats Chippac Ltd. | Stacked integrated circuit package-in-package system with recessed spacer |
US20080112150A1 (en) * | 2006-11-13 | 2008-05-15 | Trident Space & Defense, Llc | Radiation-shielded semiconductor assembly |
US20080179757A1 (en) * | 2007-01-31 | 2008-07-31 | Kabushiki Kaisha Toshiba | Stacked semiconductor device and method of manufacturing the same |
US20090243070A1 (en) * | 2008-03-26 | 2009-10-01 | Ko Wonjun | Integrated circuit package system with support structure under wire-in-film adhesive |
US20090243068A1 (en) * | 2008-03-26 | 2009-10-01 | Heap Hoe Kuan | Integrated circuit package system with non-symmetrical support structures |
US20110095407A1 (en) * | 2008-10-20 | 2011-04-28 | Micron Technology, Inc. | Stackable semiconductor assemblies and methods of manufacturing such assemblies |
US20110175206A1 (en) * | 2007-08-28 | 2011-07-21 | Micron Technology, Inc. | Semiconductor assemblies and methods of manufacturing such assemblies |
US8533853B2 (en) | 2009-06-12 | 2013-09-10 | Telecommunication Systems, Inc. | Location sensitive solid state drive |
Families Citing this family (20)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
TWI283467B (en) * | 2003-12-31 | 2007-07-01 | Advanced Semiconductor Eng | Multi-chip package structure |
US20060138631A1 (en) * | 2003-12-31 | 2006-06-29 | Advanced Semiconductor Engineering, Inc. | Multi-chip package structure |
US7382056B2 (en) * | 2004-04-29 | 2008-06-03 | Sychip Inc. | Integrated passive devices |
KR100593703B1 (en) * | 2004-12-10 | 2006-06-30 | 삼성전자주식회사 | Semiconductor chip stack package with dummy chips for reinforcing protrusion wire bonding structure |
US8414909B2 (en) * | 2006-11-20 | 2013-04-09 | Lutonix, Inc. | Drug releasing coatings for medical devices |
US20080131998A1 (en) * | 2006-12-01 | 2008-06-05 | Hem Takiar | Method of fabricating a film-on-wire bond semiconductor device |
US20080128879A1 (en) * | 2006-12-01 | 2008-06-05 | Hem Takiar | Film-on-wire bond semiconductor device |
SG150395A1 (en) * | 2007-08-16 | 2009-03-30 | Micron Technology Inc | Stacked microelectronic devices and methods for manufacturing stacked microelectronic devices |
US8143102B2 (en) * | 2007-10-04 | 2012-03-27 | Stats Chippac Ltd. | Integrated circuit package system including die having relieved active region |
JP5543084B2 (en) * | 2008-06-24 | 2014-07-09 | ピーエスフォー ルクスコ エスエイアールエル | Manufacturing method of semiconductor device |
TWI401773B (en) * | 2010-05-14 | 2013-07-11 | Chipmos Technologies Inc | Chip package device and manufacturing method thereof |
KR20120062366A (en) * | 2010-12-06 | 2012-06-14 | 삼성전자주식회사 | Method for manufacturing multi-chip package |
KR20130105175A (en) * | 2012-03-16 | 2013-09-25 | 삼성전자주식회사 | Semiconductor package having protective layer and method of forming the same |
US20140312474A1 (en) * | 2013-04-19 | 2014-10-23 | Texas Instruments Incorporated | Semiconductor package with wire bonding |
KR102103375B1 (en) | 2013-06-18 | 2020-04-22 | 삼성전자주식회사 | A semiconductor package |
US9627367B2 (en) * | 2014-11-21 | 2017-04-18 | Micron Technology, Inc. | Memory devices with controllers under memory packages and associated systems and methods |
US10163871B2 (en) * | 2015-10-02 | 2018-12-25 | Qualcomm Incorporated | Integrated device comprising embedded package on package (PoP) device |
US9947642B2 (en) * | 2015-10-02 | 2018-04-17 | Qualcomm Incorporated | Package-on-Package (PoP) device comprising a gap controller between integrated circuit (IC) packages |
US10689248B2 (en) * | 2017-03-16 | 2020-06-23 | Advanced Semiconductor Engineering, Inc. | Semiconductor device package and method of manufacturing the same |
US11127604B2 (en) * | 2018-01-05 | 2021-09-21 | Innolux Corporation | Manufacturing method of semiconductor device |
Citations (8)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US20030054162A1 (en) * | 2001-09-17 | 2003-03-20 | Watson Michael John | Adhesives for semiconductor applications efficient processes for producing such devices and the devices per se produced by the efficient processes |
US6569709B2 (en) * | 2001-10-15 | 2003-05-27 | Micron Technology, Inc. | Assemblies including stacked semiconductor devices separated a distance defined by adhesive material interposed therebetween, packages including the assemblies, and methods |
US20030141582A1 (en) * | 2002-01-25 | 2003-07-31 | Yang Chaur-Chin | Stack type flip-chip package |
US6660560B2 (en) * | 2001-09-10 | 2003-12-09 | Delphi Technologies, Inc. | No-flow underfill material and underfill method for flip chip devices |
US6833287B1 (en) * | 2003-06-16 | 2004-12-21 | St Assembly Test Services Inc. | System for semiconductor package with stacked dies |
US20050106779A1 (en) * | 2003-03-11 | 2005-05-19 | Bolken Todd O. | Techniques for packaging multiple device components |
US6919627B2 (en) * | 2002-06-04 | 2005-07-19 | Siliconware Precision Industries Co., Ltd. | Multichip module |
US20050224959A1 (en) * | 2004-04-01 | 2005-10-13 | Chippac, Inc | Die with discrete spacers and die spacing method |
Family Cites Families (128)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US5372883A (en) | 1990-03-20 | 1994-12-13 | Staystik, Inc. | Die attach adhesive film, application method and devices incorporating the same |
US5446620A (en) | 1990-08-01 | 1995-08-29 | Staktek Corporation | Ultra high density integrated circuit packages |
US5140404A (en) | 1990-10-24 | 1992-08-18 | Micron Technology, Inc. | Semiconductor device manufactured by a method for attaching a semiconductor die to a leadframe using a thermoplastic covered carrier tape |
FR2670322B1 (en) | 1990-12-05 | 1997-07-04 | Matra Espace | SOLID STATE MEMORY MODULES AND MEMORY DEVICES CONTAINING SUCH MODULES |
US5218229A (en) | 1991-08-30 | 1993-06-08 | Micron Technology, Inc. | Inset die lead frame configuration lead frame for a semiconductor device having means for improved busing and die-lead frame attachment |
US5222014A (en) | 1992-03-02 | 1993-06-22 | Motorola, Inc. | Three-dimensional multi-chip pad array carrier |
US5422435A (en) | 1992-05-22 | 1995-06-06 | National Semiconductor Corporation | Stacked multi-chip modules and method of manufacturing |
FR2694840B1 (en) | 1992-08-13 | 1994-09-09 | Commissariat Energie Atomique | Three-dimensional multi-chip module. |
US5340771A (en) | 1993-03-18 | 1994-08-23 | Lsi Logic Corporation | Techniques for providing high I/O count connections to semiconductor dies |
US5323060A (en) | 1993-06-02 | 1994-06-21 | Micron Semiconductor, Inc. | Multichip module having a stacked chip arrangement |
US5444296A (en) | 1993-11-22 | 1995-08-22 | Sun Microsystems, Inc. | Ball grid array packages for high speed applications |
US5436203A (en) | 1994-07-05 | 1995-07-25 | Motorola, Inc. | Shielded liquid encapsulated semiconductor device and method for making the same |
MY112145A (en) | 1994-07-11 | 2001-04-30 | Ibm | Direct attachment of heat sink attached directly to flip chip using flexible epoxy |
US5548160A (en) | 1994-11-14 | 1996-08-20 | Micron Technology, Inc. | Method and structure for attaching a semiconductor die to a lead frame |
US5652185A (en) | 1995-04-07 | 1997-07-29 | National Semiconductor Corporation | Maximized substrate design for grid array based assemblies |
US5719440A (en) | 1995-12-19 | 1998-02-17 | Micron Technology, Inc. | Flip chip adaptor package for bare die |
US7166495B2 (en) | 1996-02-20 | 2007-01-23 | Micron Technology, Inc. | Method of fabricating a multi-die semiconductor package assembly |
US6075289A (en) | 1996-10-24 | 2000-06-13 | Tessera, Inc. | Thermally enhanced packaged semiconductor assemblies |
US5776799A (en) | 1996-11-08 | 1998-07-07 | Samsung Electronics Co., Ltd. | Lead-on-chip type semiconductor chip package using an adhesive deposited on chip active surfaces at a wafer level and method for manufacturing same |
US5994166A (en) | 1997-03-10 | 1999-11-30 | Micron Technology, Inc. | Method of constructing stacked packages |
US5898219A (en) | 1997-04-02 | 1999-04-27 | Intel Corporation | Custom corner attach heat sink design for a plastic ball grid array integrated circuit package |
JPH10294423A (en) | 1997-04-17 | 1998-11-04 | Nec Corp | Semiconductor device |
US6204093B1 (en) | 1997-08-21 | 2001-03-20 | Micron Technology, Inc. | Method and apparatus for applying viscous materials to a lead frame |
US5982633A (en) | 1997-08-20 | 1999-11-09 | Compaq Computer Corporation | Opposed ball grid array mounting |
JP3834426B2 (en) | 1997-09-02 | 2006-10-18 | 沖電気工業株式会社 | Semiconductor device |
CA2218307C (en) | 1997-10-10 | 2006-01-03 | Gennum Corporation | Three dimensional packaging configuration for multi-chip module assembly |
JP3644662B2 (en) | 1997-10-29 | 2005-05-11 | 株式会社ルネサステクノロジ | Semiconductor module |
JPH11219984A (en) | 1997-11-06 | 1999-08-10 | Sharp Corp | Semiconductor device package, its manufacture and circuit board therefor |
US5899705A (en) | 1997-11-20 | 1999-05-04 | Akram; Salman | Stacked leads-over chip multi-chip module |
JP2000208698A (en) | 1999-01-18 | 2000-07-28 | Toshiba Corp | Semiconductor device |
SG75958A1 (en) | 1998-06-01 | 2000-10-24 | Hitachi Ulsi Sys Co Ltd | Semiconductor device and a method of producing semiconductor device |
US6451624B1 (en) | 1998-06-05 | 2002-09-17 | Micron Technology, Inc. | Stackable semiconductor package having conductive layer and insulating layers and method of fabrication |
US6034875A (en) | 1998-06-17 | 2000-03-07 | International Business Machines Corporation | Cooling structure for electronic components |
US5977640A (en) | 1998-06-26 | 1999-11-02 | International Business Machines Corporation | Highly integrated chip-on-chip packaging |
JP2000058691A (en) | 1998-08-07 | 2000-02-25 | Sharp Corp | Millimeter wave semiconductor device |
US6329713B1 (en) | 1998-10-21 | 2001-12-11 | International Business Machines Corporation | Integrated circuit chip carrier assembly comprising a stiffener attached to a dielectric substrate |
US6201302B1 (en) | 1998-12-31 | 2001-03-13 | Sampo Semiconductor Corporation | Semiconductor package having multi-dies |
US6351028B1 (en) | 1999-02-08 | 2002-02-26 | Micron Technology, Inc. | Multiple die stack apparatus employing T-shaped interposer elements |
JP3685947B2 (en) | 1999-03-15 | 2005-08-24 | 新光電気工業株式会社 | Semiconductor device and manufacturing method thereof |
US6118176A (en) | 1999-04-26 | 2000-09-12 | Advanced Semiconductor Engineering, Inc. | Stacked chip assembly utilizing a lead frame |
US6890798B2 (en) | 1999-06-08 | 2005-05-10 | Intel Corporation | Stacked chip packaging |
US6238949B1 (en) | 1999-06-18 | 2001-05-29 | National Semiconductor Corporation | Method and apparatus for forming a plastic chip on chip package module |
JP3526788B2 (en) | 1999-07-01 | 2004-05-17 | 沖電気工業株式会社 | Method for manufacturing semiconductor device |
SG87046A1 (en) | 1999-08-17 | 2002-03-19 | Micron Technology Inc | Multi-chip module with stacked dice |
US6424033B1 (en) | 1999-08-31 | 2002-07-23 | Micron Technology, Inc. | Chip package with grease heat sink and method of making |
WO2001018864A1 (en) | 1999-09-03 | 2001-03-15 | Seiko Epson Corporation | Semiconductor device, method of manufacture thereof, circuit board, and electronic device |
JP2001156212A (en) | 1999-09-16 | 2001-06-08 | Nec Corp | Resin sealed semiconductor device and producing method therefor |
JP2001094045A (en) | 1999-09-22 | 2001-04-06 | Seiko Epson Corp | Semiconductor device |
JP3485507B2 (en) | 1999-10-25 | 2004-01-13 | 沖電気工業株式会社 | Semiconductor device |
JP2001127246A (en) | 1999-10-29 | 2001-05-11 | Fujitsu Ltd | Semiconductor device |
US6376904B1 (en) | 1999-12-23 | 2002-04-23 | Rambus Inc. | Redistributed bond pads in stacked integrated circuit die package |
JP2001223326A (en) | 2000-02-09 | 2001-08-17 | Hitachi Ltd | Semiconductor device |
KR100335717B1 (en) | 2000-02-18 | 2002-05-08 | 윤종용 | High Density Memory Card |
US6265763B1 (en) | 2000-03-14 | 2001-07-24 | Siliconware Precision Industries Co., Ltd. | Multi-chip integrated circuit package structure for central pad chip |
US6462421B1 (en) | 2000-04-10 | 2002-10-08 | Advanced Semicondcutor Engineering, Inc. | Multichip module |
JP2001308262A (en) | 2000-04-26 | 2001-11-02 | Mitsubishi Electric Corp | Resin-sealed bga type semiconductor device |
TW445610B (en) * | 2000-06-16 | 2001-07-11 | Siliconware Precision Industries Co Ltd | Stacked-die packaging structure |
US6333562B1 (en) | 2000-07-13 | 2001-12-25 | Advanced Semiconductor Engineering, Inc. | Multichip module having stacked chip arrangement |
TW459361B (en) | 2000-07-17 | 2001-10-11 | Siliconware Precision Industries Co Ltd | Three-dimensional multiple stacked-die packaging structure |
TW455964B (en) | 2000-07-18 | 2001-09-21 | Siliconware Precision Industries Co Ltd | Multi-chip module package structure with stacked chips |
US6472758B1 (en) | 2000-07-20 | 2002-10-29 | Amkor Technology, Inc. | Semiconductor package including stacked semiconductor dies and bond wires |
JP2002040095A (en) | 2000-07-26 | 2002-02-06 | Nec Corp | Semiconductor device and mounting method thereof |
US6607937B1 (en) | 2000-08-23 | 2003-08-19 | Micron Technology, Inc. | Stacked microelectronic dies and methods for stacking microelectronic dies |
US6593648B2 (en) | 2000-08-31 | 2003-07-15 | Seiko Epson Corporation | Semiconductor device and method of making the same, circuit board and electronic equipment |
JP4570809B2 (en) | 2000-09-04 | 2010-10-27 | 富士通セミコンダクター株式会社 | Multilayer semiconductor device and manufacturing method thereof |
US6492726B1 (en) | 2000-09-22 | 2002-12-10 | Chartered Semiconductor Manufacturing Ltd. | Chip scale packaging with multi-layer flip chip arrangement and ball grid array interconnection |
JP2002118201A (en) | 2000-10-05 | 2002-04-19 | Hitachi Ltd | Semiconductor device and method for manufacturing the same |
JP3913481B2 (en) * | 2001-01-24 | 2007-05-09 | シャープ株式会社 | Semiconductor device and manufacturing method of semiconductor device |
TW459363B (en) * | 2000-11-22 | 2001-10-11 | Kingpak Tech Inc | Integrated circuit stacking structure and the manufacturing method thereof |
JP3798620B2 (en) | 2000-12-04 | 2006-07-19 | 富士通株式会社 | Manufacturing method of semiconductor device |
US6340846B1 (en) | 2000-12-06 | 2002-01-22 | Amkor Technology, Inc. | Making semiconductor packages with stacked dies and reinforced wire bonds |
US6777819B2 (en) | 2000-12-20 | 2004-08-17 | Siliconware Precision Industries Co., Ltd. | Semiconductor package with flash-proof device |
US6734539B2 (en) | 2000-12-27 | 2004-05-11 | Lucent Technologies Inc. | Stacked module package |
JP2002208656A (en) | 2001-01-11 | 2002-07-26 | Mitsubishi Electric Corp | Semiconductor device |
US6388313B1 (en) | 2001-01-30 | 2002-05-14 | Siliconware Precision Industries Co., Ltd. | Multi-chip module |
JP2002231885A (en) | 2001-02-06 | 2002-08-16 | Mitsubishi Electric Corp | Semiconductor device |
JP4780844B2 (en) | 2001-03-05 | 2011-09-28 | Okiセミコンダクタ株式会社 | Semiconductor device |
TW502408B (en) | 2001-03-09 | 2002-09-11 | Advanced Semiconductor Eng | Chip with chamfer |
JP2002280516A (en) | 2001-03-19 | 2002-09-27 | Toshiba Corp | Semiconductor module |
SG108245A1 (en) | 2001-03-30 | 2005-01-28 | Micron Technology Inc | Ball grid array interposer, packages and methods |
US6400007B1 (en) | 2001-04-16 | 2002-06-04 | Kingpak Technology Inc. | Stacked structure of semiconductor means and method for manufacturing the same |
US6472741B1 (en) | 2001-07-14 | 2002-10-29 | Siliconware Precision Industries Co., Ltd. | Thermally-enhanced stacked-die ball grid array semiconductor package and method of fabricating the same |
JP2002373969A (en) | 2001-06-15 | 2002-12-26 | Oki Electric Ind Co Ltd | Semiconductor device and method of manufacturing semiconductor device |
US6900528B2 (en) | 2001-06-21 | 2005-05-31 | Micron Technology, Inc. | Stacked mass storage flash memory package |
US6734552B2 (en) | 2001-07-11 | 2004-05-11 | Asat Limited | Enhanced thermal dissipation integrated circuit package |
KR100445073B1 (en) | 2001-08-21 | 2004-08-21 | 삼성전자주식회사 | Dual die package |
US7518223B2 (en) | 2001-08-24 | 2009-04-14 | Micron Technology, Inc. | Semiconductor devices and semiconductor device assemblies including a nonconfluent spacer layer |
KR20030018204A (en) | 2001-08-27 | 2003-03-06 | 삼성전자주식회사 | Multi chip package having spacer |
DE10142120A1 (en) | 2001-08-30 | 2003-03-27 | Infineon Technologies Ag | Electronic component has semiconductor chips whose passive back sides are fastened to top side of carrier substrate and active chip surface, respectively |
US6787916B2 (en) | 2001-09-13 | 2004-09-07 | Tru-Si Technologies, Inc. | Structures having a substrate with a cavity and having an integrated circuit bonded to a contact pad located in the cavity |
US6847105B2 (en) | 2001-09-21 | 2005-01-25 | Micron Technology, Inc. | Bumping technology in stacked die configurations |
US6599779B2 (en) | 2001-09-24 | 2003-07-29 | St Assembly Test Service Ltd. | PBGA substrate for anchoring heat sink |
US6620651B2 (en) | 2001-10-23 | 2003-09-16 | National Starch And Chemical Investment Holding Corporation | Adhesive wafers for die attach application |
TW523887B (en) | 2001-11-15 | 2003-03-11 | Siliconware Precision Industries Co Ltd | Semiconductor packaged device and its manufacturing method |
US6737750B1 (en) | 2001-12-07 | 2004-05-18 | Amkor Technology, Inc. | Structures for improving heat dissipation in stacked semiconductor packages |
US20030113952A1 (en) | 2001-12-19 | 2003-06-19 | Mahesh Sambasivam | Underfill materials dispensed in a flip chip package by way of a through hole |
TW523894B (en) | 2001-12-24 | 2003-03-11 | Siliconware Precision Industries Co Ltd | Semiconductor device and its manufacturing method |
US7034388B2 (en) | 2002-01-25 | 2006-04-25 | Advanced Semiconductor Engineering, Inc. | Stack type flip-chip package |
US6885093B2 (en) | 2002-02-28 | 2005-04-26 | Freescale Semiconductor, Inc. | Stacked die semiconductor device |
US6753613B2 (en) * | 2002-03-13 | 2004-06-22 | Intel Corporation | Stacked dice standoffs |
JP2003273317A (en) | 2002-03-19 | 2003-09-26 | Nec Electronics Corp | Semiconductor device and its manufacturing method |
KR20030075860A (en) | 2002-03-21 | 2003-09-26 | 삼성전자주식회사 | Structure for stacking semiconductor chip and stacking method |
JP3688249B2 (en) * | 2002-04-05 | 2005-08-24 | Necエレクトロニクス株式会社 | Manufacturing method of semiconductor device |
JP3550391B2 (en) | 2002-05-15 | 2004-08-04 | 沖電気工業株式会社 | Semiconductor device and manufacturing method thereof |
US6906415B2 (en) | 2002-06-27 | 2005-06-14 | Micron Technology, Inc. | Semiconductor device assemblies and packages including multiple semiconductor devices and methods |
KR100442880B1 (en) | 2002-07-24 | 2004-08-02 | 삼성전자주식회사 | Stacked semiconductor module and manufacturing method thereof |
US7132311B2 (en) | 2002-07-26 | 2006-11-07 | Intel Corporation | Encapsulation of a stack of semiconductor dice |
US20040026768A1 (en) | 2002-08-08 | 2004-02-12 | Taar Reginald T. | Semiconductor dice with edge cavities |
US7053476B2 (en) | 2002-09-17 | 2006-05-30 | Chippac, Inc. | Semiconductor multi-package module having package stacked over die-down flip chip ball grid array package and having wire bond interconnect between stacked packages |
US6972481B2 (en) | 2002-09-17 | 2005-12-06 | Chippac, Inc. | Semiconductor multi-package module including stacked-die package and having wire bond interconnect between stacked packages |
US7064426B2 (en) | 2002-09-17 | 2006-06-20 | Chippac, Inc. | Semiconductor multi-package module having wire bond interconnect between stacked packages |
US20040061213A1 (en) | 2002-09-17 | 2004-04-01 | Chippac, Inc. | Semiconductor multi-package module having package stacked over die-up flip chip ball grid array package and having wire bond interconnect between stacked packages |
US6838761B2 (en) | 2002-09-17 | 2005-01-04 | Chippac, Inc. | Semiconductor multi-package module having wire bond interconnect between stacked packages and having electrical shield |
KR20050074961A (en) | 2002-10-08 | 2005-07-19 | 치팩, 인코포레이티드 | Semiconductor stacked multi-package module having inverted second package |
US7034387B2 (en) * | 2003-04-04 | 2006-04-25 | Chippac, Inc. | Semiconductor multipackage module including processor and memory package assemblies |
TW567601B (en) | 2002-10-18 | 2003-12-21 | Siliconware Precision Industries Co Ltd | Module device of stacked semiconductor package and method for fabricating the same |
SG114585A1 (en) | 2002-11-22 | 2005-09-28 | Micron Technology Inc | Packaged microelectronic component assemblies |
US6861288B2 (en) | 2003-01-23 | 2005-03-01 | St Assembly Test Services, Ltd. | Stacked semiconductor packages and method for the fabrication thereof |
JP2004296897A (en) * | 2003-03-27 | 2004-10-21 | Seiko Epson Corp | Semiconductor device, electron device, electronic equipment and method for manufacturing semiconductor device |
TW576549U (en) | 2003-04-04 | 2004-02-11 | Advanced Semiconductor Eng | Multi-chip package combining wire-bonding and flip-chip configuration |
TWI225292B (en) | 2003-04-23 | 2004-12-11 | Advanced Semiconductor Eng | Multi-chips stacked package |
US6818980B1 (en) | 2003-05-07 | 2004-11-16 | Asat Ltd. | Stacked semiconductor package and method of manufacturing the same |
TWI299551B (en) | 2003-06-25 | 2008-08-01 | Via Tech Inc | Quad flat no-lead type chip carrier |
US6930378B1 (en) | 2003-11-10 | 2005-08-16 | Amkor Technology, Inc. | Stacked semiconductor die assembly having at least one support |
US20060138631A1 (en) | 2003-12-31 | 2006-06-29 | Advanced Semiconductor Engineering, Inc. | Multi-chip package structure |
US20060043556A1 (en) | 2004-08-25 | 2006-03-02 | Chao-Yuan Su | Stacked packaging methods and structures |
US7271496B2 (en) | 2005-02-04 | 2007-09-18 | Stats Chippac Ltd. | Integrated circuit package-in-package system |
US7445962B2 (en) | 2005-02-10 | 2008-11-04 | Stats Chippac Ltd. | Stacked integrated circuits package system with dense routability and high thermal conductivity |
-
2005
- 2005-05-20 US US11/134,035 patent/US20050269692A1/en not_active Abandoned
-
2006
- 2006-09-21 US US11/533,915 patent/US20070013060A1/en not_active Abandoned
- 2006-09-28 US US11/536,424 patent/US8030134B2/en not_active Expired - Lifetime
Patent Citations (8)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US6660560B2 (en) * | 2001-09-10 | 2003-12-09 | Delphi Technologies, Inc. | No-flow underfill material and underfill method for flip chip devices |
US20030054162A1 (en) * | 2001-09-17 | 2003-03-20 | Watson Michael John | Adhesives for semiconductor applications efficient processes for producing such devices and the devices per se produced by the efficient processes |
US6569709B2 (en) * | 2001-10-15 | 2003-05-27 | Micron Technology, Inc. | Assemblies including stacked semiconductor devices separated a distance defined by adhesive material interposed therebetween, packages including the assemblies, and methods |
US20030141582A1 (en) * | 2002-01-25 | 2003-07-31 | Yang Chaur-Chin | Stack type flip-chip package |
US6919627B2 (en) * | 2002-06-04 | 2005-07-19 | Siliconware Precision Industries Co., Ltd. | Multichip module |
US20050106779A1 (en) * | 2003-03-11 | 2005-05-19 | Bolken Todd O. | Techniques for packaging multiple device components |
US6833287B1 (en) * | 2003-06-16 | 2004-12-21 | St Assembly Test Services Inc. | System for semiconductor package with stacked dies |
US20050224959A1 (en) * | 2004-04-01 | 2005-10-13 | Chippac, Inc | Die with discrete spacers and die spacing method |
Cited By (19)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US20060138649A1 (en) * | 2002-10-08 | 2006-06-29 | Chippac, Inc. | Semiconductor multi-package module having inverted second package stacked over die-up flip-chip ball grid array (BGA) package |
US20070194423A1 (en) * | 2006-02-17 | 2007-08-23 | Stats Chippac Ltd. | Stacked integrated circuit package-in-package system with recessed spacer |
US7298037B2 (en) | 2006-02-17 | 2007-11-20 | Stats Chippac Ltd. | Stacked integrated circuit package-in-package system with recessed spacer |
US20080112150A1 (en) * | 2006-11-13 | 2008-05-15 | Trident Space & Defense, Llc | Radiation-shielded semiconductor assembly |
US8154881B2 (en) * | 2006-11-13 | 2012-04-10 | Telecommunication Systems, Inc. | Radiation-shielded semiconductor assembly |
US20080179757A1 (en) * | 2007-01-31 | 2008-07-31 | Kabushiki Kaisha Toshiba | Stacked semiconductor device and method of manufacturing the same |
US8039970B2 (en) * | 2007-01-31 | 2011-10-18 | Kabushiki Kaisha Toshiba | Stacked semiconductor device and method of manufacturing the same |
US20110175206A1 (en) * | 2007-08-28 | 2011-07-21 | Micron Technology, Inc. | Semiconductor assemblies and methods of manufacturing such assemblies |
US8362594B2 (en) | 2007-08-28 | 2013-01-29 | Micron Technology, Inc. | Semiconductor assemblies and methods of manufacturing such assemblies including trench and channel intersects with through-hole in the mold material |
US8035211B2 (en) * | 2008-03-26 | 2011-10-11 | Stats Chippac Ltd. | Integrated circuit package system with support structure under wire-in-film adhesive |
US20090243068A1 (en) * | 2008-03-26 | 2009-10-01 | Heap Hoe Kuan | Integrated circuit package system with non-symmetrical support structures |
US20090243070A1 (en) * | 2008-03-26 | 2009-10-01 | Ko Wonjun | Integrated circuit package system with support structure under wire-in-film adhesive |
US20110095407A1 (en) * | 2008-10-20 | 2011-04-28 | Micron Technology, Inc. | Stackable semiconductor assemblies and methods of manufacturing such assemblies |
US8288874B2 (en) * | 2008-10-20 | 2012-10-16 | Micron Technology, Inc. | Stackable semiconductor assemblies and methods of manufacturing such assemblies |
US8518747B2 (en) | 2008-10-20 | 2013-08-27 | Micron Technology, Inc. | Stackable semiconductor assemblies and methods of manufacturing such assemblies |
US8669657B2 (en) | 2008-10-20 | 2014-03-11 | Micron Technology, Inc. | Stackable semiconductor assemblies and methods of manufacturing such assemblies |
US8533853B2 (en) | 2009-06-12 | 2013-09-10 | Telecommunication Systems, Inc. | Location sensitive solid state drive |
US9229880B2 (en) | 2009-06-12 | 2016-01-05 | Telecommunication Systems, Inc. | Location sensitive solid state drive |
US9361245B2 (en) | 2009-06-12 | 2016-06-07 | Telecommunication Systems, Inc. | Location sensitive solid state drive |
Also Published As
Publication number | Publication date |
---|---|
US20070018296A1 (en) | 2007-01-25 |
US8030134B2 (en) | 2011-10-04 |
US20070013060A1 (en) | 2007-01-18 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
US8030134B2 (en) | Stacked semiconductor package having adhesive/spacer structure and insulation | |
US20050258545A1 (en) | Multiple die package with adhesive/spacer structure and insulated die surface | |
US7863723B2 (en) | Adhesive on wire stacked semiconductor package | |
US7298032B2 (en) | Semiconductor multi-chip package and fabrication method | |
TWI404184B (en) | Multichip leadframe package | |
US6759737B2 (en) | Semiconductor package including stacked chips with aligned input/output pads | |
US6919627B2 (en) | Multichip module | |
JP5095074B2 (en) | Package stacking structure | |
US7061125B2 (en) | Semiconductor package with pattern leads and method for manufacturing the same | |
US7211900B2 (en) | Thin semiconductor package including stacked dies | |
US8866284B2 (en) | Semiconductor device comprising an extended semiconductor chip having an extension | |
US20080026506A1 (en) | Semiconductor multi-chip package and fabrication method | |
US20040262774A1 (en) | Multi-chip packages having a plurality of flip chips and methods of manufacturing the same | |
US20070278658A1 (en) | Semiconductor multipackage module including die and inverted land grid array package stacked over ball grid array package | |
US20080128884A1 (en) | Stacked Die Package | |
US8623704B2 (en) | Adhesive/spacer island structure for multiple die package | |
JP2003078105A (en) | Stacked chip module | |
US8552551B2 (en) | Adhesive/spacer island structure for stacking over wire bonded die | |
US20060063306A1 (en) | Semiconductor package having a heat slug and manufacturing method thereof | |
US20020084519A1 (en) | Semiconductor chip stack package and fabrication method thereof | |
KR100533847B1 (en) | Stacked flip chip package using carrier tape | |
WO2005117092A2 (en) | Stacked semiconductor package having adhesive/spacer structure and insulation | |
TWI431729B (en) | Stacked semiconductor package having adhesive/spacer structure and insulation | |
WO2005117111A2 (en) | Adhesive/spacer island structure for multiple die package | |
TWI445157B (en) | Adhesive/spacer island structure for multiple die package |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
AS | Assignment |
Owner name: CHIPPAC, INC., CALIFORNIA Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:KWON, HYEOG CHAN;KARNEZOS, MARCOS;REEL/FRAME:016396/0035;SIGNING DATES FROM 20050809 TO 20050811 |
|
STCB | Information on status: application discontinuation |
Free format text: ABANDONED -- FAILURE TO RESPOND TO AN OFFICE ACTION |