TWI749879B - Control circuit of pipeline adc - Google Patents
Control circuit of pipeline adc Download PDFInfo
- Publication number
- TWI749879B TWI749879B TW109140482A TW109140482A TWI749879B TW I749879 B TWI749879 B TW I749879B TW 109140482 A TW109140482 A TW 109140482A TW 109140482 A TW109140482 A TW 109140482A TW I749879 B TWI749879 B TW I749879B
- Authority
- TW
- Taiwan
- Prior art keywords
- switch
- reference voltage
- coupled
- analog
- buffer circuit
- Prior art date
Links
- 239000003990 capacitor Substances 0.000 claims abstract description 24
- 238000005070 sampling Methods 0.000 claims description 12
- 230000005540 biological transmission Effects 0.000 claims description 8
- 230000007704 transition Effects 0.000 claims 1
- 238000010586 diagram Methods 0.000 description 10
- 230000003321 amplification Effects 0.000 description 8
- 238000003199 nucleic acid amplification method Methods 0.000 description 8
- 230000000630 rising effect Effects 0.000 description 5
- 230000001934 delay Effects 0.000 description 2
- 230000005669 field effect Effects 0.000 description 2
- 238000000034 method Methods 0.000 description 2
- 238000006243 chemical reaction Methods 0.000 description 1
- 230000003111 delayed effect Effects 0.000 description 1
- 230000000694 effects Effects 0.000 description 1
- 229910044991 metal oxide Inorganic materials 0.000 description 1
- 150000004706 metal oxides Chemical class 0.000 description 1
- 239000004065 semiconductor Substances 0.000 description 1
Images
Classifications
-
- H—ELECTRICITY
- H03—ELECTRONIC CIRCUITRY
- H03M—CODING; DECODING; CODE CONVERSION IN GENERAL
- H03M1/00—Analogue/digital conversion; Digital/analogue conversion
- H03M1/12—Analogue/digital converters
- H03M1/14—Conversion in steps with each step involving the same or a different conversion means and delivering more than one bit
- H03M1/16—Conversion in steps with each step involving the same or a different conversion means and delivering more than one bit with scale factor modification, i.e. by changing the amplification between the steps
- H03M1/164—Conversion in steps with each step involving the same or a different conversion means and delivering more than one bit with scale factor modification, i.e. by changing the amplification between the steps the steps being performed sequentially in series-connected stages
-
- H—ELECTRICITY
- H03—ELECTRONIC CIRCUITRY
- H03M—CODING; DECODING; CODE CONVERSION IN GENERAL
- H03M1/00—Analogue/digital conversion; Digital/analogue conversion
- H03M1/12—Analogue/digital converters
- H03M1/124—Sampling or signal conditioning arrangements specially adapted for A/D converters
- H03M1/1245—Details of sampling arrangements or methods
-
- H—ELECTRICITY
- H03—ELECTRONIC CIRCUITRY
- H03M—CODING; DECODING; CODE CONVERSION IN GENERAL
- H03M1/00—Analogue/digital conversion; Digital/analogue conversion
- H03M1/12—Analogue/digital converters
- H03M1/34—Analogue value compared with reference values
- H03M1/38—Analogue value compared with reference values sequentially only, e.g. successive approximation type
- H03M1/44—Sequential comparisons in series-connected stages with change in value of analogue signal
-
- H—ELECTRICITY
- H03—ELECTRONIC CIRCUITRY
- H03M—CODING; DECODING; CODE CONVERSION IN GENERAL
- H03M1/00—Analogue/digital conversion; Digital/analogue conversion
- H03M1/12—Analogue/digital converters
- H03M1/34—Analogue value compared with reference values
- H03M1/38—Analogue value compared with reference values sequentially only, e.g. successive approximation type
- H03M1/46—Analogue value compared with reference values sequentially only, e.g. successive approximation type with digital/analogue converter for supplying reference values to converter
- H03M1/466—Analogue value compared with reference values sequentially only, e.g. successive approximation type with digital/analogue converter for supplying reference values to converter using switched capacitors
-
- H—ELECTRICITY
- H03—ELECTRONIC CIRCUITRY
- H03M—CODING; DECODING; CODE CONVERSION IN GENERAL
- H03M1/00—Analogue/digital conversion; Digital/analogue conversion
- H03M1/66—Digital/analogue converters
- H03M1/74—Simultaneous conversion
- H03M1/80—Simultaneous conversion using weighted impedances
- H03M1/802—Simultaneous conversion using weighted impedances using capacitors, e.g. neuron-mos transistors, charge coupled devices
- H03M1/804—Simultaneous conversion using weighted impedances using capacitors, e.g. neuron-mos transistors, charge coupled devices with charge redistribution
- H03M1/806—Simultaneous conversion using weighted impedances using capacitors, e.g. neuron-mos transistors, charge coupled devices with charge redistribution with equally weighted capacitors which are switched by unary decoded digital signals
-
- H—ELECTRICITY
- H03—ELECTRONIC CIRCUITRY
- H03M—CODING; DECODING; CODE CONVERSION IN GENERAL
- H03M1/00—Analogue/digital conversion; Digital/analogue conversion
- H03M1/10—Calibration or testing
- H03M1/1009—Calibration
- H03M1/1014—Calibration at one point of the transfer characteristic, i.e. by adjusting a single reference value, e.g. bias or gain error
Landscapes
- Engineering & Computer Science (AREA)
- Theoretical Computer Science (AREA)
- Power Engineering (AREA)
- Analogue/Digital Conversion (AREA)
Abstract
Description
本案是關於類比數位轉換器(analog-to-digital converter, ADC),尤其是關於導管式類比數位轉換器(pipeline ADC或pipelined ADC)之控制電路。This case is about analog-to-digital converter (analog-to-digital converter, ADC), especially about the control circuit of pipeline analog-to-digital converter (pipeline ADC or pipelined ADC).
圖1為習知的導管式類比數位轉換器100,包含複數個串接的運算級110、末端類比數位轉換器120以及數位校正電路130。差動輸入訊號
經過多級的比較、相減及放大等運算,最後由數位校正電路130對每一運算級110的輸出以及末端類比數位轉換器120的輸出進行校正後,產生數位碼
D,數位碼
D即差動輸入訊號
經類比數位轉換後的結果。導管式類比數位轉換器100的動作原理為本技術領域具有通常知識者所熟知,故不再贅述。
FIG. 1 is a conventional conduit type analog-to-
圖2為圖1中任一個運算級110的功能方塊圖。運算級110包含子類比數位轉換器112、閂鎖電路114(亦可稱為存取電路(storage circuit))、編碼器116以及乘法數位類比轉換器(Multiplying Digital-to-Analog Converter, MDAC)118。子類比數位轉換器112包含複數個比較器(或量化器),該些比較器(或量化器)將差動輸入訊號
與複數個預設電壓(
至
)比較。比較器(或量化器)的個數及預設電壓的個數(即n值)與導管式類比數位轉換器100的位元數有關。
FIG. 2 is a functional block diagram of any
因為比較器(或量化器)的結果無法長時間維持,所以子類比數位轉換器112的輸出端耦接閂鎖電路114,閂鎖電路114用來暫存比較器(或量化器)的結果(即子類比數位轉換器112的輸出值)。Because the result of the comparator (or quantizer) cannot be maintained for a long time, the output terminal of the sub-analog-to-
編碼器116用來編碼比較器(或量化器)的結果,並產生數位訊號
b。乘法數位類比轉換器118於放大階段基於數位訊號
b來選擇參考電壓
、參考電壓
及/或電壓
,電壓
為參考電壓
及參考電壓
的共模電壓。乘法數位類比轉換器118在取樣階段對差動輸入訊號
進行取樣,並且在放大階段對差動輸入訊號
進行減法及乘法運算以輸出差動輸出訊號
。差動輸出訊號
成為下一個運算級110或末端類比數位轉換器120的差動輸入訊號。在某些情況下,乘法數位類比轉換器118只需要參考電壓
及參考電壓
,而不需要電壓
。
The
然而,因為乘法數位類比轉換器118與子類比數位轉換器112之間至少存在閂鎖電路114(有時編碼器116可省略),所以子類比數位轉換器112的輸出值必須經過一些閘延遲(gate delay)才能到達乘法數位類比轉換器118。這些閘延遲使乘法數位類比轉換器118無法利用完整的放大階段,造成乘法數位類比轉換器118的運算放大器的耗電面積增加。However, because there is at least a
鑑於先前技術之不足,本案之一目的在於提供一種導管式類比數位轉換器之控制電路,以改善先前技術的不足。In view of the shortcomings of the prior art, one of the objectives of this case is to provide a control circuit of the pipe-type analog-to-digital converter to improve the shortcomings of the prior art.
本案揭露一種導管式類比數位轉換器之控制電路。導管式類比數位轉換器包含乘法數位類比轉換器,乘法數位類比轉換器包含電容。控制電路包含第一開關、第二開關、第三開關、第四開關、第五開關、第六開關、第一緩衝電路以及第二緩衝電路。第一開關耦接於電容之第一端與第一參考電壓之間。第二開關耦接於電容之第一端與第二參考電壓之間。第一緩衝電路具有第一輸入端及第一輸出端,其中第一輸出端耦接第一開關,而第一輸入端透過第三開關耦接第三參考電壓,或透過第五開關接收控制訊號。第二緩衝電路具有第二輸入端及第二輸出端,其中第二輸出端耦接第二開關,而第二輸入端透過第四開關耦接第四參考電壓,或透過第六開關接收控制訊號。第一參考電壓不等於第二參考電壓,且第一開關及第二開關不同時導通。This case discloses a control circuit of a conduit type analog-to-digital converter. The ducted analog-to-digital converter includes a multiplying digital-to-analog converter, and the multiplying digital-to-analog converter includes a capacitor. The control circuit includes a first switch, a second switch, a third switch, a fourth switch, a fifth switch, a sixth switch, a first buffer circuit, and a second buffer circuit. The first switch is coupled between the first terminal of the capacitor and the first reference voltage. The second switch is coupled between the first terminal of the capacitor and the second reference voltage. The first buffer circuit has a first input terminal and a first output terminal, wherein the first output terminal is coupled to the first switch, and the first input terminal is coupled to the third reference voltage through the third switch, or receives the control signal through the fifth switch . The second buffer circuit has a second input terminal and a second output terminal, wherein the second output terminal is coupled to the second switch, and the second input terminal is coupled to the fourth reference voltage through the fourth switch, or receives the control signal through the sixth switch . The first reference voltage is not equal to the second reference voltage, and the first switch and the second switch are not turned on at the same time.
有關本案的特徵、實作與功效,茲配合圖式作實施例詳細說明如下。With regard to the features, implementation and effects of this case, detailed descriptions are given as follows in conjunction with the drawings as examples.
以下說明內容之技術用語係參照本技術領域之習慣用語,如本說明書對部分用語有加以說明或定義,該部分用語之解釋係以本說明書之說明或定義為準。The technical terms used in the following description refer to the customary terms in the technical field. If part of the terms is described or defined in this specification, the explanation of this part of the terms is subject to the description or definition of this specification.
本案之揭露內容包含導管式類比數位轉換器之控制電路。由於本案之導管式類比數位轉換器之控制電路所包含之部分元件單獨而言可能為已知元件,因此在不影響該裝置實施例之充分揭露及可實施性的前提下,以下說明對於已知元件的細節將予以節略。The disclosure of this case includes the control circuit of the pipe-type analog-to-digital converter. Since some of the components included in the control circuit of the conduit-type analog-to-digital converter in this case may be known components alone, the following description is for the known components without affecting the full disclosure and practicability of the device embodiments. The details of the components will be abbreviated.
圖3為本案導管式類比數位轉換器中任一運算級的一實施例。運算級510包含子類比數位轉換器512、控制電路515以及乘法數位類比轉換器518。控制電路515耦接於子類比數位轉換器512與乘法數位類比轉換器518之間。子類比數位轉換器512的操作原理與圖2之子類比數位轉換器112相同,故不再贅述。乘法數位類比轉換器518的操作原理與乘法數位類比轉換器118相似,差別在於乘法數位類比轉換器518直接接收參考電壓
V
R (參考電壓
V
R 代表參考電壓
、參考電壓
及/或電壓
),而非基於任何訊號來選擇參考電壓
、參考電壓
及/或電壓
。
Fig. 3 is an embodiment of any arithmetic stage in the pipe-type analog-to-digital converter of the present invention. The
圖4為本案導管式類比數位轉換器中任一運算級的另一實施例。運算級610包含子類比數位轉換器512、控制電路515、編碼器516以及乘法數位類比轉換器518。控制電路515耦接於編碼器516與乘法數位類比轉換器518之間。編碼器516的操作原理與圖2的 編碼器116相同,故不再贅述。Fig. 4 is another embodiment of any arithmetic stage in the pipe-type analog-to-digital converter of the present invention. The
圖5顯示圖3或圖4之乘法數位類比轉換器518的一實施例,可應用於1.5位元的導管式類比數位轉換器。乘法數位類比轉換器518依據兩個不重疊(non-overlapping)的時脈
及
(如圖6所示)操作在取樣階段或放大階段。假設電路在時脈的第一準位(可以是高準位或低準位)動作,則「不重疊」代表兩時脈不同時為第一準位。圖6的時間點t1與時間點t2之間及時間點t1’與時間點t2’之間為兩時脈的非重疊區間。「電路在時脈的第一準位動作」代表電路在該時脈為第一準位的期間是作用中的(active),例如,正操作於某個階段(例如下方所討論的取樣階段或放大階段)。
FIG. 5 shows an embodiment of the multiplying digital-to-
請參閱圖5。乘法數位類比轉換器518主要包含用來放大訊號的運算放大器650。運算放大器650的反相輸入端(負端)透過開關S4a耦接電容C0a及電容C1a,運算放大器650的非反相輸入端(正端)透過開關S4b耦接電容C0b及電容C1b。乘法數位類比轉換器518依據時脈
及
交替操作於取樣階段及放大階段。以下以運算放大器650的反相輸入端為例作說明。在取樣階段(時脈
為第一準位(例如高準位)且時脈
為第二準位(例如低準位)),開關S0a、S1a、S2a導通,並且開關S3a、S4a、S5a不導通,此階段電容C0a及C1a對訊號
取樣。在放大階段(時脈
為第一準位,且時脈
為第二準位),開關S0a、S1a、S2a不導通,並且開關S3a、S4a、S5a導通,此階段電容C0a成為回授電容,且乘法數位類比轉換器518對輸入訊號
進行減法及乘法運算並輸出差動輸出訊號
(包含訊號
及訊號
)作為下一個運算級的輸入。本技術領域具有通常知識者可以根據以上的說明了解運算放大器650的非反相輸入端的操作原理,故不再贅述。圖5中的電壓
通常為運算放大器650輸入端的共模電壓,而電壓
及
(兩者共同以圖3或圖4之參考電壓
V
R 表示)可以選自圖3或圖4的參考電壓
、參考電壓
或電壓
。
Refer to Figure 5. The multiplying digital-to-
本技術領域具有通常知識者可以根據以上的說明知悉應用於更多位元(2.5位元以上)之導管式類比數位轉換器的乘法數位類比轉換器的操作原理,故不再贅述。Those skilled in the art can understand the operating principle of the multiplying digital-to-analog converter applied to the conduit-type analog-to-digital converter with more bits (above 2.5 bits) based on the above description, so it will not be repeated here.
在圖3及圖4的實施例中,控制電路515根據時脈
及脈衝PLS操作,時脈
可以是圖6的時脈
或時脈
。控制電路515基於控制值(或控制訊號)Ctrl來選擇參考電壓
、參考電壓
及/或電壓
作為參考電壓
V
R (即,圖5之電壓
為參考電壓
、參考電壓
及電壓
的其中之一,且電壓
為參考電壓
、參考電壓
及電壓
的其中之一)。換言之,控制電路515根據控制值Ctrl輸出參考電壓
、參考電壓
及/或電壓
給乘法數位類比轉換器518。在一些實施例中,乘法數位類比轉換器518不需要電壓
,即,參考電壓
V
R 可以包含參考電壓
及/或參考電壓
,但不包含電壓
。
In the embodiment of FIG. 3 and FIG. 4, the
在圖3的實施例中,控制值Ctrl為子類比數位轉換器512的輸出值(即比較器(或量化器)的結果)。在圖4的實施例中,控制值Ctrl為編碼器516的輸出(即數位訊號 b)。 In the embodiment of FIG. 3, the control value Ctrl is the output value of the sub-analog-to-digital converter 512 (that is, the result of the comparator (or quantizer)). In the embodiment of FIG. 4, the control value Ctrl is the output of the encoder 516 (ie, the digital signal b ).
圖7為本案導管式類比數位轉換器之控制電路的一實施例的電路圖。圖3及圖4之控制電路515可以由圖7之控制電路700實作。控制電路700耦接電容Cx(即圖5之電容C1a或電容C1b),並且包含開關SW1、開關SW2、開關SW3、開關SW4、開關SW5、開關SW6、緩衝電路710及緩衝電路720。緩衝電路710的輸出端耦接開關SW1,且緩衝電路720的輸出端耦接開關SW2。Fig. 7 is a circuit diagram of an embodiment of the control circuit of the pipe-type analog-to-digital converter of the present invention. The
電容Cx的其中一端(即,非耦接運算放大器650的一端)透過開關SW1耦接參考電壓
,以及透過開關SW2耦接參考電壓
。開關SW1及開關SW2分別由第一開關控制訊號CS1及第二開關控制訊號CS2控制,而 第一開關控制訊號CS1及第二開關控制訊號CS2分別為緩衝電路710及緩衝電路720的輸出。緩衝電路710及緩衝電路720分別用來提升第一開關控制訊號CS1及第二開關控制訊號CS2的驅動能力。在一些實施例中,緩衝電路710及緩衝電路720各包含至少一個反相器(inverter)。
One end of the capacitor Cx (ie, one end that is not coupled to the operational amplifier 650) is coupled to the reference voltage through the switch SW1 , And coupled to the reference voltage through the switch SW2 . The switch SW1 and the switch SW2 are controlled by the first switch control signal CS1 and the second switch control signal CS2, respectively, and the first switch control signal CS1 and the second switch control signal CS2 are the outputs of the
緩衝電路710的輸入端透過開關SW3耦接第一參考電壓,以及透過開關SW5耦接子類比數位轉換器512或編碼器516(即,透過開關SW5接收控制值Ctrl)。緩衝電路720的輸入端透過開關SW4耦接第二參考電壓,以及透過開關SW6耦接子類比數位轉換器512或編碼器516(即,透過開關SW6接收控制值Ctrl)。第一參考電壓等於或不等於第二參考電壓。開關SW3及開關SW4根據時脈
導通或不導通,且當時脈
為第一準位(例如高準位)時,乘法數位類比轉換器518操作於取樣階段。更明確地說,當時脈
為第一準位時(即,當乘法數位類比轉換器518操作於取樣階段時),開關SW3及開關SW4導通,使得緩衝電路710的輸入端的電壓等於第一參考電壓,且緩衝電路720的輸入端的電壓等於第二參考電壓。因為緩衝電路710及緩衝電路720是用來提升第一開關控制訊號CS1及第二開關控制訊號CS2的驅動能力,所以當緩衝電路710及緩衝電路720的輸入端的電壓實質上為定值時(即,當開關SW3及開關SW4導通時),第一開關控制訊號CS1及第二開關控制訊號CS2維持在實質上固定的準位。在一些實施例中,當開關SW3導通時,開關SW1不導通,以及當開關SW4導通時,開關SW2不導通。
The input terminal of the
開關SW5及開關SW6受到脈衝PLS的控制同時導通或同時不導通。在一些實施例中,當脈衝PLS為第一準位(例如高準位)時,開關SW5及開關SW6導通,使得緩衝電路710的輸入端及緩衝電路720的輸入端接收控制值Ctrl。當緩衝電路710及緩衝電路720接收控制值Ctrl且開關SW3及開關SW4不導通時,第一開關控制訊號CS1及第二開關控制訊號CS2的準位取決於控制值Ctrl。在一些實施例中,當開關SW3及開關SW4不導通且開關SW5及開關SW6導通時,開關SW1及開關SW2不同時導通(即,電容Cx不同時耦接參考電壓
及參考電壓
)。
The switch SW5 and the switch SW6 are controlled by the pulse PLS to conduct at the same time or not to conduct at the same time. In some embodiments, when the pulse PLS is at the first level (for example, the high level), the switch SW5 and the switch SW6 are turned on, so that the input terminal of the
圖8顯示時脈 及脈衝PLS的三個實施態樣(即,PLS_1、PLS_2與PLS_3)。當時脈 為第一準位(例如高準位)時,開關SW3及開關SW4導通且開關SW1及開關SW2不導通;當時脈 為第二準位(例如低準位)時,開關SW3及開關SW4不導通。對脈衝PLS_1、PLS_2與PLS_3來說,當脈衝PLS為第一準位(例如高準位)時,開關SW5及開關SW6導通;當脈衝PLS為第二準位(例如低準位)時,開關SW5及開關SW6不導通。如圖8所示,開關SW5及開關SW6在時脈 的每個週期內導通 、 或 的時間。 Figure 8 shows the clock And three implementation aspects of pulsed PLS (ie, PLS_1, PLS_2, and PLS_3). Time context When it is the first level (for example, the high level), the switch SW3 and the switch SW4 are turned on and the switch SW1 and the switch SW2 are not turned on; When it is the second level (for example, the low level), the switch SW3 and the switch SW4 are not turned on. For the pulses PLS_1, PLS_2, and PLS_3, when the pulse PLS is at the first level (for example, high level), the switch SW5 and SW6 are turned on; when the pulse PLS is at the second level (for example, the low level), the switch SW5 and switch SW6 are not conductive. As shown in Figure 8, the switch SW5 and switch SW6 are in the clock pulse Conduction in each cycle of , or time.
脈衝PLS_1、PLS_2與PLS_3的下降緣位於時脈
的第二準位期間。脈衝PLS_1、PLS_2與PLS_3在子類比數位轉換器512的比較器(或量化器)被重置之前(即,控制值Ctrl變為預設值之前),由第一準位轉換為第二準位(即,開關SW5及開關SW6在控制值Ctrl變為預設值之前被控制為不導通)。在一些實施例中,脈衝PLS_1、PLS_2與PLS_3的下降緣不晚於時脈
之第二準位的中間點(即,不晚於圖8之時間點T1)。
The falling edges of pulses PLS_1, PLS_2 and PLS_3 are at the clock During the second level. The pulses PLS_1, PLS_2, and PLS_3 are converted from the first level to the second level before the comparator (or quantizer) of the sub-analog-to-
脈衝PLS_1的上升緣實質上對齊時脈 的下降緣,脈衝PLS_2的上升緣略為領先時脈 的下降緣(即,開關SW3、開關SW4、開關SW5與開關SW6同時導通一段時間),而脈衝PLS_3的上升緣略為落後時脈 的下降緣(即,開關SW3與SW4不導通後開關SW5與SW6才導通)。 The rising edge of pulse PLS_1 is substantially aligned with the clock pulse The rising edge of pulse PLS_2 is slightly ahead of the clock The rising edge of the pulse PLS_3 is slightly behind the clock pulse. (Ie, switches SW5 and SW6 are turned on only after switches SW3 and SW4 are not turned on).
在一些實施例中,子類比數位轉換器512的比較器(或量化器)根據參考時脈(圖未示)啟動及重置,而脈衝PLS可以基於該參考時脈或時脈
來產生。舉例來說,可以將參考時脈或時脈
經過複數個閘延遲後來產生脈衝PLS的上升緣及/或下降緣。脈衝PLS的下降緣也可以是脈衝PLS的上升緣經過複數個閘延遲後得到。本技術領域具有通常知識者熟知利用閘延遲之技巧來達成上述之脈衝PLS的設計原則,故不再贅述。
In some embodiments, the comparator (or quantizer) of the sub-analog-to-
在一些實施例中(如圖9a所示),開關SW1由P型金氧半場效電晶體(Metal-Oxide-Semiconductor Field-Effect Transistor,以下簡稱PMOS)(M1)實作、開關SW2由N型金氧半場效電晶體(以下簡稱NMOS)(M2)實作、開關SW3由NMOS(M3)實作、開關SW4由PMOS(M4)實作、開關SW5由NMOS(M5)實作、開關SW6由NMOS(M6)實作、第一參考電壓為接地準位、第二參考電壓為電源電壓VDD(電源電壓VDD大於接地準位)、緩衝電路710包含奇數個反相器,以及緩衝電路720包含奇數個反相器。In some embodiments (as shown in Figure 9a), the switch SW1 is implemented by a P-type Metal-Oxide-Semiconductor Field-Effect Transistor (hereinafter referred to as PMOS) (M1), and the switch SW2 is implemented by an N-type The metal oxide half field effect transistor (hereinafter referred to as NMOS) (M2) is implemented, the switch SW3 is implemented by NMOS (M3), the switch SW4 is implemented by PMOS (M4), the switch SW5 is implemented by NMOS (M5), and the switch SW6 is implemented by NMOS (M5). NMOS (M6) implementation, the first reference voltage is the ground level, the second reference voltage is the power supply voltage VDD (the power supply voltage VDD is greater than the ground level), the
在另一些實施例中(如圖9b所示),開關SW1(M1)及開關SW2(M7)為同類型之開關(例如,電晶體M1及M7同為PMOS)、緩衝電路710所包含之反相器的個數與緩衝電路720所包含之反相器的個數同為偶數,且第一參考電壓與第二參考電壓皆為電源電壓VDD。In other embodiments (as shown in FIG. 9b), the switch SW1 (M1) and the switch SW2 (M7) are the same type of switches (for example, the transistors M1 and M7 are both PMOS), and the
請注意,上述的實施例僅用於示例,非用以限定本案。本技術領域具有通常知識者可以根據上揭內容調整或修飾圖7之元件、訊號及/或參數,所述之元件、訊號及/或參數包含但不限於:開關SW1~SW6的種類(PMOS、NMOS或其等效元件)、複數個電壓(第一參考電壓、第二參考電壓、參考電壓
、參考電壓
)的準位、時脈
及脈衝PLS的準位及/或工作週期(duty cycle),以及緩衝電路710及720所包含之反相器的個數。
Please note that the above-mentioned embodiments are only examples, and are not intended to limit this case. Those with ordinary knowledge in the art can adjust or modify the components, signals and/or parameters of FIG. 7 according to the content of the disclosure. The components, signals and/or parameters include but are not limited to the types of switches SW1 to SW6 (PMOS, NMOS or its equivalent), multiple voltages (first reference voltage, second reference voltage, reference voltage , Reference voltage ) Level and clock And the level and/or duty cycle of the pulse PLS, and the number of inverters included in the
在圖7的實施例中,在開關SW5(或SW6)由導通變為不導通後,緩衝電路710(或720)的輸入端的電壓可以自然維持一段時間(視開關SW3(或SW4)的漏電流大小而定)。In the embodiment of FIG. 7, after the switch SW5 (or SW6) changes from conducting to non-conducting, the voltage at the input end of the buffer circuit 710 (or 720) can naturally maintain for a period of time (depending on the leakage current of the switch SW3 (or SW4) Depending on the size).
圖10為本案導管式類比數位轉換器之控制電路的另一實施例的電路圖。控制電路800與控制電路700相似,差別在於控制電路800更包含回授路徑810。回授路徑810耦接於緩衝電路710的輸出端與緩衝電路710的輸入端之間,回授路徑810包含反相器815及開關SW7。反相器815的輸入端耦接緩衝電路710的輸出端,而反相器815的輸出端透過開關SW7耦接緩衝電路710的輸入端。開關SW7受脈衝PLS的反相訊號#PLS控制,更明確地說,當脈衝PLS為第一準位(即,開關SW5及開關SW6導通)時,開關SW7不導通(即,回授路徑810斷路),且當脈衝PLS為第二準位(即,開關SW5及開關SW6不導通)時,開關SW7導通。如此一來,在開關SW5由導通變為不導通後,回授路徑810上的反相器815可以幫助緩衝電路710的輸入端的電壓保持在定值。Fig. 10 is a circuit diagram of another embodiment of the control circuit of the pipe-type analog-to-digital converter of the present invention. The
請注意,在圖10的實施例中,緩衝電路710的輸入端的電壓與緩衝電路710的輸出端的電壓為反相。更明確地說,當緩衝電路710中的反相器的個數為奇數時,回授路徑810上的反相器的個數為奇數。然而,在其他的實施例中,當緩衝電路710中的反相器的個數為偶數時,回授路徑810上的反相器的個數為偶數。Please note that in the embodiment of FIG. 10, the voltage at the input terminal of the
在其他的實施例中,亦可實作另一回授電路耦接於緩衝電路720的輸出端與緩衝電路720的輸入端之間。In other embodiments, another feedback circuit may be implemented to couple between the output terminal of the
圖11為本案導管式類比數位轉換器之控制電路的另一實施例的電路圖。在一些實施例中,圖3及圖4之控制電路515由控制電路900與控制電路700的組合實作,或是由控制電路900與控制電路800的組合實作。控制電路900用來提供電壓
給電容Cx,控制電路900包含緩衝電路910、緩衝電路920、傳輸閘930、開關SW8、開關SW9、開關SW10及開關SW11。
Fig. 11 is a circuit diagram of another embodiment of the control circuit of the pipe-type analog-to-digital converter of the present invention. In some embodiments, the
當時脈
為第一準位時,開關SW8及開關SW9導通,此時緩衝電路910的輸入端的電壓及緩衝電路920的輸入端的電壓分別為第一參考電壓及第二參考電壓(第一參考電壓等於或不等於第二參考電壓),使得傳輸閘930不導通(即,電容Cx不接收電壓
)。當時脈
為第二準位且脈衝PLS為第一準位時,開關SW8及開關SW9不導通,且開關SW10及開關SW11導通,此時緩衝電路910的輸入端及緩衝電路920的輸入端接收控制值Ctrl。當時脈
為第二準位且脈衝PLS為第二準位時,開關SW8、開關SW9、 開關SW10及開關SW11皆不導通,此時參考電壓
V
R 等於或不等於電壓
。
Time context When it is the first level, the switch SW8 and the switch SW9 are turned on. At this time, the voltage at the input terminal of the
在一些實施例中,緩衝電路910及緩衝電路920由反相器實作,緩衝電路910中的反相器的個數為偶數,且緩衝電路920中的反相器的個數為奇數。如此一來,當控制值Ctrl為0(即,低準位)時,緩衝電路910的輸出端的電壓及緩衝電路920的輸出端的電壓分別為低準位及高準位,使得傳輸閘930導通(即,參考電壓
V
R 等於電壓
)。當控制值Ctrl為1(即,高準位)時,緩衝電路910的輸出端的電壓及緩衝電路920的輸出端的電壓分別為高準位及低準位,使得傳輸閘930不導通。
In some embodiments, the
綜上所述,因為本案之控制電路減少訊號路徑上的閘延遲,所以可以快速地將控制值Ctrl(即,子類比數位轉換器512的輸出或編碼器516的輸出)提供給乘法數位類比轉換器518。因此,導管式類比數位轉換器的反應更為快速,且運算放大器的耗電面積得以減小。In summary, because the control circuit in this case reduces the gate delay on the signal path, the control value Ctrl (ie, the output of the sub-analog-to-
請注意,前揭圖示中,元件之形狀、尺寸及比例僅為示意,係供本技術領域具有通常知識者瞭解本案之用,非用以限制本案。Please note that the shapes, sizes, and ratios of the components in the preceding figures are only indicative, and are provided for those skilled in the art to understand the case, and are not intended to limit the case.
雖然本案之實施例如上所述,然而該些實施例並非用來限定本案,本技術領域具有通常知識者可依據本案之明示或隱含之內容對本案之技術特徵施以變化,凡此種種變化均可能屬於本案所尋求之專利保護範疇,換言之,本案之專利保護範圍須視本說明書之申請專利範圍所界定者為準。Although the embodiments of this case are as described above, these embodiments are not used to limit the case. Those with ordinary knowledge in the technical field can apply changes to the technical features of the case based on the explicit or implicit content of the case. All such changes All may belong to the scope of patent protection sought in this case. In other words, the scope of patent protection in this case shall be subject to the scope of the patent application in this specification.
100:導管式類比數位轉換器
110,510,610:運算級
120:末端類比數位轉換器
130:數位校正電路
112,512:子類比數位轉換器
114:閂鎖電路
116,516:編碼器
118,518:乘法數位類比轉換器
515,700,800,900:控制電路
650:運算放大器
S0a,S1a,S2a,S3a,S4a,S5a,S0b,S1b,S2b,S3b,S4b,S5b,SW1,SW2,SW3,SW4,SW5,SW6,SW7,SW8,SW9,SW10,SW11:開關
C0a,C1a,C0b,C1b,Cx:電容
,
,
:時脈
PLS,PLS_1,PLS_2,PLS_3:脈衝
Ctrl:控制值(控制訊號)
,
,Vref1,Vref2,
V
R :參考電壓
:電壓
710,720,910,920:緩衝電路
CS1:第一開關控制訊號
CS2:第二開關控制訊號
M1,M2,M3,M4,M5,M6,M7:電晶體
810:回授路徑
815:反相器
930:傳輸閘
100: Conduit type analog-to-
圖1為習知的導管式類比數位轉換器;
圖2為圖1中任一個運算級110的功能方塊圖;
圖3為本案導管式類比數位轉換器中任一運算級之一實施例的功能方塊圖;
圖4為本案導管式類比數位轉換器中任一運算級之另一實施例功能方塊圖;
圖5顯示圖3或圖4之乘法數位類比轉換器518的一實施例;
圖6顯示兩個不重疊的時脈
及
;
圖7為本案導管式類比數位轉換器之控制電路的一實施例的電路圖;
圖8顯示時脈
及脈衝PLS的三個實施態樣;
圖9a及9b顯示圖7之控制電路的兩種實施例;
圖10為本案導管式類比數位轉換器之控制電路的另一實施例的電路圖;以及
圖11為本案導管式類比數位轉換器之控制電路的另一實施例的電路圖;
Fig. 1 is a conventional ducted analog-to-digital converter; Fig. 2 is a functional block diagram of any
700:控制電路 700: control circuit
Cx:電容 Cx: Capacitance
SW1,SW2,SW3,SW4,SW5,SW6:開關 SW1, SW2, SW3, SW4, SW5, SW6: switch
Φ:時脈 Φ: Clock
PLS:脈衝 PLS: Pulse
Ctrl:控制值(控制訊號) Ctrl: control value (control signal)
VREF+,VREF-,Vref1,Vref2,V R :參考電壓 V REF+ ,V REF- ,Vref1,Vref2, V R : reference voltage
710,720:緩衝電路 710, 720: buffer circuit
CS1:第一開關控制訊號 CS1: The first switch control signal
CS2:第二開關控制訊號 CS2: The second switch control signal
Claims (10)
Priority Applications (2)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
TW109140482A TWI749879B (en) | 2020-11-19 | 2020-11-19 | Control circuit of pipeline adc |
US17/410,382 US11476864B2 (en) | 2020-11-19 | 2021-08-24 | Control circuit of pipeline ADC |
Applications Claiming Priority (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
TW109140482A TWI749879B (en) | 2020-11-19 | 2020-11-19 | Control circuit of pipeline adc |
Publications (2)
Publication Number | Publication Date |
---|---|
TWI749879B true TWI749879B (en) | 2021-12-11 |
TW202222043A TW202222043A (en) | 2022-06-01 |
Family
ID=80681229
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
TW109140482A TWI749879B (en) | 2020-11-19 | 2020-11-19 | Control circuit of pipeline adc |
Country Status (2)
Country | Link |
---|---|
US (1) | US11476864B2 (en) |
TW (1) | TWI749879B (en) |
Cited By (1)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
TWI847553B (en) * | 2023-02-17 | 2024-07-01 | 瑞昱半導體股份有限公司 | Operation stage of pipeline adc and multiplying circuit thereof |
Families Citing this family (1)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US11916561B1 (en) * | 2022-01-24 | 2024-02-27 | Avago Technologies International Sales Pte. Limited | Adaptive alignment of sample clocks within analog-to-digital converters |
Citations (5)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
TW589782B (en) * | 2001-11-21 | 2004-06-01 | Semiconductor Tech Acad Res Ct | Pseudo-differential amplifier and analog-to-digital converter using the same |
US6756929B1 (en) * | 2003-03-27 | 2004-06-29 | Analog Devices, Inc. | Methods and structures for interleavably processing data and error signals in pipelined analog-to-digital converter systems |
US8508392B2 (en) * | 2010-12-09 | 2013-08-13 | Electronics And Telecommunications Research Institute | Pipelined analog digital converter |
US9294116B2 (en) * | 2014-03-11 | 2016-03-22 | Texas Instruments Incorporated | Digital to analog converter discharge circuit and associated method for analog to digital converter circuits |
US10062450B1 (en) * | 2017-06-21 | 2018-08-28 | Analog Devices, Inc. | Passive switched capacitor circuit for sampling and amplification |
Family Cites Families (1)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US11211904B1 (en) * | 2020-06-30 | 2021-12-28 | Nxp B.V. | Switched-capacitor amplifier circuit |
-
2020
- 2020-11-19 TW TW109140482A patent/TWI749879B/en active
-
2021
- 2021-08-24 US US17/410,382 patent/US11476864B2/en active Active
Patent Citations (5)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
TW589782B (en) * | 2001-11-21 | 2004-06-01 | Semiconductor Tech Acad Res Ct | Pseudo-differential amplifier and analog-to-digital converter using the same |
US6756929B1 (en) * | 2003-03-27 | 2004-06-29 | Analog Devices, Inc. | Methods and structures for interleavably processing data and error signals in pipelined analog-to-digital converter systems |
US8508392B2 (en) * | 2010-12-09 | 2013-08-13 | Electronics And Telecommunications Research Institute | Pipelined analog digital converter |
US9294116B2 (en) * | 2014-03-11 | 2016-03-22 | Texas Instruments Incorporated | Digital to analog converter discharge circuit and associated method for analog to digital converter circuits |
US10062450B1 (en) * | 2017-06-21 | 2018-08-28 | Analog Devices, Inc. | Passive switched capacitor circuit for sampling and amplification |
Cited By (1)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
TWI847553B (en) * | 2023-02-17 | 2024-07-01 | 瑞昱半導體股份有限公司 | Operation stage of pipeline adc and multiplying circuit thereof |
Also Published As
Publication number | Publication date |
---|---|
US11476864B2 (en) | 2022-10-18 |
TW202222043A (en) | 2022-06-01 |
US20220158649A1 (en) | 2022-05-19 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
US7511648B2 (en) | Integrating/SAR ADC and method with low integrator swing and low complexity | |
US6967611B2 (en) | Optimized reference voltage generation using switched capacitor scaling for data converters | |
US8421664B2 (en) | Analog-to-digital converter | |
US9214912B2 (en) | Switched capacitor circuits having level-shifting buffer amplifiers, and associated methods | |
US8188902B2 (en) | Ternary search SAR ADC | |
US10090852B2 (en) | Input circuit for a dynamic comparator | |
US6031480A (en) | Method and apparatus for implementing a pipelined A/D converter with inter-stage amplifiers having no common mode feedback circuitry | |
TWI749879B (en) | Control circuit of pipeline adc | |
US10181857B1 (en) | Analog-to-digital converter error correction | |
US8248290B2 (en) | Multiplexed amplifier with reduced glitching | |
GB2393055A (en) | A transconductance amplifier with input sampling capacitor for a current-interpolating A-D converter | |
US7271755B2 (en) | Resistor ladder interpolation for PGA and DAC | |
US6697005B2 (en) | Analog to digital converter with interpolation of reference ladder | |
US10312925B1 (en) | Multiplying DAC of pipelined ADC | |
US6501412B2 (en) | Analog-to-digital converter including a series of quantizers interconnected in cascade | |
US7911366B2 (en) | Gray code current mode analog-to-digital converter | |
WO2008065771A1 (en) | Sampling switch and pipeline a/d converter | |
US6639430B2 (en) | High speed latch comparators | |
TWI819537B (en) | Comparator-based switched-capacitor circuit | |
US7847601B2 (en) | Comparator and pipelined ADC utilizing the same | |
TWI777464B (en) | Signal converting apparatus and signal converting method | |
CN114553235A (en) | Control circuit of pipeline type analog-digital converter | |
CN109873644B (en) | Multiplying digital-to-analog converter of pipeline analog-to-digital converter | |
US6750799B1 (en) | A/D conversion technique using digital averages | |
US20240283456A1 (en) | Operation stage of pipeline analog-to-digital converter (ADC) and multiplying circuit thereof |