WO1996009645A1 - Composant a semiconducteurs et sa structure de montage - Google Patents
Composant a semiconducteurs et sa structure de montage Download PDFInfo
- Publication number
- WO1996009645A1 WO1996009645A1 PCT/JP1995/000714 JP9500714W WO9609645A1 WO 1996009645 A1 WO1996009645 A1 WO 1996009645A1 JP 9500714 W JP9500714 W JP 9500714W WO 9609645 A1 WO9609645 A1 WO 9609645A1
- Authority
- WO
- WIPO (PCT)
- Prior art keywords
- multilayer wiring
- semiconductor device
- layer
- mounting substrate
- semiconductor chip
- Prior art date
Links
Classifications
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/48—Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor
- H01L23/488—Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor consisting of soldered or bonded constructions
- H01L23/498—Leads, i.e. metallisations or lead-frames on insulating substrates, e.g. chip carriers
- H01L23/49827—Via connections through the substrates, e.g. pins going through the substrate, coaxial cables
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/48—Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor
- H01L23/488—Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor consisting of soldered or bonded constructions
- H01L23/498—Leads, i.e. metallisations or lead-frames on insulating substrates, e.g. chip carriers
- H01L23/49811—Additional leads joined to the metallisation on the insulating substrate, e.g. pins, bumps, wires, flat leads
- H01L23/49816—Spherical bumps on the substrate for external connection, e.g. ball grid arrays [BGA]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L24/00—Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
- H01L24/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L24/26—Layer connectors, e.g. plate connectors, solder or adhesive layers; Manufacturing methods related thereto
- H01L24/31—Structure, shape, material or disposition of the layer connectors after the connecting process
- H01L24/32—Structure, shape, material or disposition of the layer connectors after the connecting process of an individual layer connector
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/10—Bump connectors; Manufacturing methods related thereto
- H01L2224/15—Structure, shape, material or disposition of the bump connectors after the connecting process
- H01L2224/16—Structure, shape, material or disposition of the bump connectors after the connecting process of an individual bump connector
- H01L2224/161—Disposition
- H01L2224/16151—Disposition the bump connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive
- H01L2224/16221—Disposition the bump connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked
- H01L2224/16225—Disposition the bump connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being non-metallic, e.g. insulating substrate with or without metallisation
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/26—Layer connectors, e.g. plate connectors, solder or adhesive layers; Manufacturing methods related thereto
- H01L2224/28—Structure, shape, material or disposition of the layer connectors prior to the connecting process
- H01L2224/29—Structure, shape, material or disposition of the layer connectors prior to the connecting process of an individual layer connector
- H01L2224/29001—Core members of the layer connector
- H01L2224/29099—Material
- H01L2224/291—Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof
- H01L2224/29101—Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof the principal constituent melting at a temperature of less than 400°C
- H01L2224/29111—Tin [Sn] as principal constituent
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/26—Layer connectors, e.g. plate connectors, solder or adhesive layers; Manufacturing methods related thereto
- H01L2224/31—Structure, shape, material or disposition of the layer connectors after the connecting process
- H01L2224/32—Structure, shape, material or disposition of the layer connectors after the connecting process of an individual layer connector
- H01L2224/321—Disposition
- H01L2224/32151—Disposition the layer connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive
- H01L2224/32221—Disposition the layer connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked
- H01L2224/32225—Disposition the layer connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being non-metallic, e.g. insulating substrate with or without metallisation
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/42—Wire connectors; Manufacturing methods related thereto
- H01L2224/44—Structure, shape, material or disposition of the wire connectors prior to the connecting process
- H01L2224/45—Structure, shape, material or disposition of the wire connectors prior to the connecting process of an individual wire connector
- H01L2224/45001—Core members of the connector
- H01L2224/45099—Material
- H01L2224/451—Material with a principal constituent of the material being a metal or a metalloid, e.g. boron (B), silicon (Si), germanium (Ge), arsenic (As), antimony (Sb), tellurium (Te) and polonium (Po), and alloys thereof
- H01L2224/45138—Material with a principal constituent of the material being a metal or a metalloid, e.g. boron (B), silicon (Si), germanium (Ge), arsenic (As), antimony (Sb), tellurium (Te) and polonium (Po), and alloys thereof the principal constituent melting at a temperature of greater than or equal to 950°C and less than 1550°C
- H01L2224/45144—Gold (Au) as principal constituent
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/73—Means for bonding being of different types provided for in two or more of groups H01L2224/10, H01L2224/18, H01L2224/26, H01L2224/34, H01L2224/42, H01L2224/50, H01L2224/63, H01L2224/71
- H01L2224/732—Location after the connecting process
- H01L2224/73201—Location after the connecting process on the same surface
- H01L2224/73203—Bump and layer connectors
- H01L2224/73204—Bump and layer connectors the bump connector being embedded into the layer connector
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/0001—Technical content checked by a classifier
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/01—Chemical elements
- H01L2924/01006—Carbon [C]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/01—Chemical elements
- H01L2924/01013—Aluminum [Al]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/01—Chemical elements
- H01L2924/01019—Potassium [K]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/01—Chemical elements
- H01L2924/01023—Vanadium [V]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/01—Chemical elements
- H01L2924/01027—Cobalt [Co]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/01—Chemical elements
- H01L2924/01029—Copper [Cu]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/01—Chemical elements
- H01L2924/0103—Zinc [Zn]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/01—Chemical elements
- H01L2924/01033—Arsenic [As]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/01—Chemical elements
- H01L2924/01042—Molybdenum [Mo]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/01—Chemical elements
- H01L2924/01047—Silver [Ag]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/01—Chemical elements
- H01L2924/0105—Tin [Sn]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/01—Chemical elements
- H01L2924/01074—Tungsten [W]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/01—Chemical elements
- H01L2924/01078—Platinum [Pt]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/01—Chemical elements
- H01L2924/01079—Gold [Au]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/01—Chemical elements
- H01L2924/01082—Lead [Pb]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/013—Alloys
- H01L2924/0132—Binary Alloys
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/10—Details of semiconductor or other solid state devices to be connected
- H01L2924/11—Device type
- H01L2924/12—Passive devices, e.g. 2 terminal devices
- H01L2924/1204—Optical Diode
- H01L2924/12042—LASER
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/15—Details of package parts other than the semiconductor or other solid state devices to be connected
- H01L2924/151—Die mounting substrate
- H01L2924/1517—Multilayer substrate
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/15—Details of package parts other than the semiconductor or other solid state devices to be connected
- H01L2924/151—Die mounting substrate
- H01L2924/153—Connection portion
- H01L2924/1531—Connection portion the connection portion being formed only on the surface of the substrate opposite to the die mounting surface
- H01L2924/15311—Connection portion the connection portion being formed only on the surface of the substrate opposite to the die mounting surface being a ball array, e.g. BGA
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/15—Details of package parts other than the semiconductor or other solid state devices to be connected
- H01L2924/151—Die mounting substrate
- H01L2924/156—Material
- H01L2924/15786—Material with a principal constituent of the material being a non metallic, non metalloid inorganic material
- H01L2924/15787—Ceramics, e.g. crystalline carbides, nitrides or oxides
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/15—Details of package parts other than the semiconductor or other solid state devices to be connected
- H01L2924/181—Encapsulation
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/19—Details of hybrid assemblies other than the semiconductor or other solid state devices to be connected
- H01L2924/1901—Structure
- H01L2924/1904—Component type
- H01L2924/19043—Component type being a resistor
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/30—Technical effects
- H01L2924/301—Electrical effects
- H01L2924/30107—Inductance
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/30—Technical effects
- H01L2924/301—Electrical effects
- H01L2924/3011—Impedance
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/30—Technical effects
- H01L2924/35—Mechanical effects
- H01L2924/351—Thermal stress
Definitions
- the present invention relates to a semiconductor device used for high-density mounting, a multichip module, a bare chip mounting, and the like, and a mounting structure thereof.
- connection leads to the mounting substrate are concentrated only on the periphery of the package, and the QFPs are thin and easily deformed. Therefore, it was difficult to increase the number of pins.
- the terminals for connecting to the mounting board are slender and very dense, so there were restrictions on both high-speed operation and surface mounting.
- BGAs with ball-shaped connection terminals are mounted on the entire mounting surface of a semiconductor chip and a carrier substrate electrically connected by gold wire bonding.
- a (Ball Grid Array) package has also appeared (US Pat. No. 5,148,265).
- the terminals for connection to the mounting board are ball-shaped, so there is no deformation of the leads as in QFP, and the terminals are distributed over the entire mounting surface. Since the pitch between terminals is large, surface mounting is easy.
- the length of the connection terminals is shorter than that of the PGA, the inductance component is small, and the signal transmission speed is high, and high-speed operation is possible.
- an elastic body is inserted as an interposer between the semiconductor chip and the terminals of the mounting board to reduce the thermal stress caused by the difference in thermal expansion between the mounting board and the semiconductor chip during mounting. ing.
- the gold wire bonding is used for connection to the upper electrode of the semiconductor chip, so the connection portion with the gold wire is concentrated only at the periphery of the chip.
- the complexity of the structure the number of manufacturing steps is large and there are problems with respect to mass productivity and improvement in yield.
- Japanese Patent Application Laid-Open No. 5-326625 discloses a multi-layer wiring which is an LSI chip and a carrier substrate in a flip-chip type package in which an LSI chip having solder bumps is mounted on a multilayer wiring ceramic substrate having solder bumps.
- a mounting structure in which a sealing material is filled between a ceramic substrate and a ceramic substrate has been proposed.
- the ceramic substrate is used for the multilayer wiring layer, it is difficult to reduce the dielectric constant. Therefore, we believe that there are problems in increasing the wiring density, increasing the signal response speed, and reducing the size of the package.
- object of the present invention In order ceramics require high-temperature baking are disadvantageous in the manufacturing process, in particular, object of the c the present invention there is a problem that a difficult to handle for the thin ceramic substrate that will this brittle semiconductor package structure Therefore, it is an object of the present invention to provide a semiconductor device which can cope with high-speed and high-density mounting, which is expected to be further advanced in the future, and has high reliability of connection to a mounting board, and a mounting structure thereof. Disclosure of the invention
- the gist of the present invention for solving the above problems is as follows.
- a multilayer wiring structure having a conductor layer electrically connected to the mounting substrate is provided on a surface of the semiconductor chip on the mounting substrate side, and a grid is provided on the surface of the multilayer wiring structure on the mounting substrate side.
- a multilayer wiring structure having a conductor layer electrically connected to the mounting substrate is provided on the surface of the semiconductor chip on the mounting substrate side, and a grid is provided on the surface of the multilayer wiring structure on the mounting substrate side.
- an interlayer insulating layer of a multilayer wiring layer for transmitting electric signals of the multilayer wiring structure which alleviates thermal stress between the mounted semiconductor chip and the mounting substrate.
- Semiconductor lightning made of materials.
- the mounting structure is connected and mounted on the mounting board by the ball-shaped terminals arranged in the grid array.
- the above-mentioned multilayer wiring structure achieves the two purposes of mounting a semiconductor device on a mounting board, namely, thermal connection and relaxation of thermal stress generated between the semiconductor chip and the mounting board due to mounting. There is a need to. Therefore, the feature of the present invention is
- the multilayer wiring structure consists of two parts, a multilayer wiring layer that transmits electric signals and a buffer layer that relieves thermal stress.
- the interlayer insulating layer of the multilayer wiring layer for transmitting the electric signal of the multilayer wiring structure is made of a material that relieves thermal stress between the mounted semiconductor chip and the mounting board, so that both layers are used. is there. It is preferable that the above-mentioned multilayer wiring structure has three or more layers, and the conductor layer portion is composed of a ground layer, a Yang source layer, and a wiring layer. As a result, the signal transmission speed can be increased and noise can be reduced.
- a low dielectric constant material is preferable as the material of the buffer layer and the insulating layer.
- the delay time d can be obtained from the dielectric constant £ r of the insulating layer according to equation (2).
- the use of a material with a low relative dielectric constant can reduce the thickness h of the insulating layer (thinning of the semiconductor device) and reduce the delay time (fast response) ).
- the relative permittivity of alumina which is a typical material for ceramic substrates, is 9.34, so its film thickness h is 606 ⁇ m, whereas when polyimide is used, its relative permittivity is Since it is 3.0, it can be reduced to 180 ⁇ .
- the delay time T d can be reduced from 10.2 ns / m to 5.78 ns Zm to about 1 Z 2.
- a low thermal expansion polyimide having a linear expansion coefficient of 2 OppmZK or less, a silicon elastomer having an elastic modulus of 1 OkgZnun 'or less, and the like are preferable. By using these materials, high-speed transmission of electrical signals, thinner package and lower stress can be achieved.
- Examples of the low thermal expansion polyimide include pyromellitic dianhydride, 2,5-diaminotoluene, diaminodulene, benzidine, 3,3′-dimethylbenzidine, 3,3′-dimethoxybenzidine, 4,4 'Diaminoterphenyl, 1,5-diaminonaphthalene, 2,7-diaminofluorene, 3,3', 4,4 'Benzophenonetetracarboxylic dianhydride; 3,3', 4,4 ' 3′-dimethylbenzidine, 4,4 ′ diaminoterphenyl, 2,7-diaminofluorene, 3,3 ′, 4,4′-biphenyltetracarboxylic dianhydride and 2,4-diaminotoluene, 2,5-diaminotoluene, benzidine, 3,3'-dimethylbenzidine, 4,4 'diaminoterphenyl, 1,5 diaminona
- the present inventors have analyzed the thermal stress at the time of mounting the semiconductor device on the board.As a result, if the elastic body has an elastic modulus of 1 O kgZ dragon 1 or less, the thermal stress is not affected by the linear expansion coefficient. It has been found that relaxation is possible. Therefore, the object of the present invention can be achieved by using an elastic body having an elastic modulus of 1 O kg / mm 'or less. If the elastic modulus of the elastomer is larger than 10 kg, mm 2 , the effect of the elastomer as affected by the coefficient of linear expansion decreases.
- an elastomer or a low elasticity engineering plastic is preferable.
- Examples of the above-mentioned elastomer include fluoro rubber, fluorinated silicone rubber, acrylic rubber, hydrogenated nitrile rubber, ethylene propylene rubber, chlorosulfonated polystyrene rubber, epichlorohydrin rubber, butyl rubber, and urethane rubber.
- the above-mentioned low-modulus engineering plastics include polycarbonate (PC) acrylonitrile butadiene styrene (ABS), polysiloxane dimethylene terephthalate (PCT), and Z polyethylene terephthalate (PET). , Copolymerized polybutylene terephthalate
- PBT polycarbonate
- PTFE polytetrafluoroethylene
- FEP polyarylate
- PA polyamide
- ABS acrylonitrile butadiene styrene
- modified epoxy resin modified polyolefin, and the like.
- thermosetting resins such as tributyl resin, urethane resin, cyanamide resin, maleimide cyanamide resin, and the like, and polymer materials in which two or more of these resins are combined may be used.
- 150-35 Heating treatment of TC will cure in a few minutes to several hours, and a cured product with stable properties is preferred.) Less deformation and excellent heat resistance.
- a dielectric material of the obtained cured product has a dielectric strength of 1000 VZcni or more, and a material stable in heat resistance for a long time at 150 ° C or more is desirable.
- the polymer material before curing is preferably one whose viscosity can be adjusted by a solvent, and a photosensitive polymer material which undergoes a re-curing reaction by light irradiation or the like is particularly preferred.
- the method of forming the multilayer wiring layer of the present invention can be realized by two representative methods shown in FIGS. 2 and 3. The sequential laminating method shown in FIG.
- the solder ball 5 is formed as a connection terminal to the mounting board, and the semiconductor device of the present invention can be manufactured.
- the sheet-like wiring 6 is laminated, f) the window 3 for interlayer connection is formed, and g) the interlayer connection 4 is formed to form a multilayer wiring sheet.
- a multi-layer wiring sheet is bonded to the semiconductor chip via the sword-shaped buffer layer 7 to form a multi-layer wiring structure.
- solder bumps are formed.
- the above-mentioned method of fabricating the sword-yama type buffer layer is, for example, as follows.
- An excimer laser KrF 2 48 nm, pulse energy AO mj Z pulse, line repetition frequency max 600 Hz, average output 24 W), and drill holes (diameter 25 ⁇ , hole pitch 40 m), plating, for example
- a conductor is formed in the hole by known chemical copper plating, etc., and after etching out the copper foil, an electroless tin plating is formed at both ends of the conductor, or a number of gold wire wires are set up at predetermined positions. It is obtained by casting the product by potting or the like with an elastomer, and forming it into a predetermined thickness after curing.
- the sword-shaped buffer layer includes AuZSn junction and SnZPb junction.
- Gold is vapor-deposited in advance on the electrode part to which both are connected, and tin is applied by electroless tinning.
- Solder is formed, and both are crimped for several seconds (2 to 3 seconds) and heated (240 to 250 ° C) to melt the tin solder and connect. Connection of the hiring wiring structure can be performed in a similar manner.
- Ball-shaped terminals arranged in a grid array on the connection surface of the multilayer wiring structure to the mounting board are solder alloys containing tin, zinc, and lead, silver ', copper or gold, or those coated with gold. If it is formed in a ball shape, the semiconductor device can be electrically connected to the mounting board by heating and melting or by contacting and vibrating without heating.
- a ball-shaped terminal having a structure of a single film of molybdenum, nickel, copper, platinum, titanium, or a combination of two or more of them, or a multi-layer structure of two or more metals may be used.
- the semiconductor chip includes a linear IC, a LSI, a logic, a memory, a gate array and the like in which a circuit is formed on a semiconductor substrate.
- a semiconductor device provided with a heat spreader for assisting heat dissipation during operation of the semiconductor chip may be used.
- the heat spreader is made of a material having good heat conductivity, for example, a metal having high heat conductivity such as copper.
- a structure in which the semiconductor chip 1 to be mounted can be embedded (FIG. 7) has a larger area. This is preferable because a large multilayer wiring structure can be formed.
- a radiation fin may be provided on a portion other than the chip mounting surface.
- the semiconductor device of the present invention may have a structure in which two or more semiconductor chips are mounted on one multilayer wiring structure.
- ball-shaped terminals can be arranged on the entire mounting surface of the multilayer wiring structure so as to be connected to the mounting board. No wing is required. As a result, the number of pins can be increased as compared with the conventional semiconductor device, which is suitable for higher density and higher integration.
- the distance between the ground layer and the power supply layer of the semiconductor substrate can be reduced and the semiconductor chip is directly connected to the multilayer wiring structure without forming solder bumps, conventional electrode bumps are formed and soldered. Since the wiring distance is shorter and the inductance component can be reduced, the signal transmission speed can be increased and a semiconductor device with a higher processing speed can be provided. Also, by using low dielectric constant materials (polyimide, elastomer, etc.), packages with the same signal frequency can be made thinner than those using ceramic multilayer substrates.
- the thermal stress generated between the mounting substrate and the semiconductor chip is reduced, and the connection reliability after mounting is improved.
- Figure 1 is a graph showing the relationship between relative permittivity, insulating layer thickness, and propagation delay time.
- FIG. 2 is a schematic diagram of a manufacturing method by a sequential lamination method for realizing the present invention.
- FIG. 3 is a schematic diagram of a production method by a film lamination method for realizing the present invention.
- FIG. 4 is a schematic cross-sectional view of the semiconductor device of the first embodiment.
- FIG. 5 is a schematic cross-sectional view of the semiconductor device of the second embodiment.
- FIG. 6 is a schematic sectional view of a semiconductor device according to a third embodiment.
- FIG. 7 is a schematic cross-sectional view of the semiconductor device of the fourth embodiment.
- FIG. 8 is a schematic sectional view of a semiconductor device according to a fifth embodiment.
- FIG. 9 is a schematic sectional view showing an example of the mounting structure of the sixth embodiment. BEST MODE FOR CARRYING OUT THE INVENTION
- FIG. 4 is a schematic sectional view of a semiconductor device according to one embodiment of the present invention.
- the semiconductor device of the present invention was manufactured by the following steps using a silicon semiconductor chip 1 in which elements such as transistors, diodes and resistors were incorporated into a semiconductor substrate.
- a silicon semiconductor chip 1 On a top surface of a semiconductor chip 1 having a single crystal silicon wafer, a silicon layer epitaxially grown on the silicon wafer, and a circuit formed in the epitaxial growth layer, a protective layer made of a silicon dioxide film (not shown) The protective layer is provided with a window for electrical connection.
- the first conductor layer 8 having a predetermined wiring pattern was formed on the semiconductor chip 1 by using a well-known photolithography method using aluminum.
- a polyimide precursor varnish (PIQ: manufactured by Hitachi Chemical Co., Ltd.) was spin-coated on the substrate at 100 to 500 rpm, and the substrate was heated at 100 ° C for 1 hour and at 350 ° C / 300 ° C. Heating and curing in a nitrogen atmosphere for the first minute formed a first insulating layer 9 consisting of a polyimide film.
- the uppermost passivation film 13 is further formed by a PIQ (polyimide resin: (Manufactured by Hitachi Chemical Co., Ltd.) to form a multilayer wiring layer.
- PIQ polyimide resin: (Manufactured by Hitachi Chemical Co., Ltd.)
- solder ball 5 of SnZPb (63Z37) for electrical connection with the mounting board was formed in a grid shape over the entire mounting surface to obtain a semiconductor device ( semiconductor device as described above).
- a monolithic LSI having a multilayer wiring layer (multilayer wiring structure) on chip 1 and having a grid array-shaped terminal for connection to a mounting board on the top surface was obtained.
- FIG. 5 is a schematic cross-sectional view of a semiconductor device according to an embodiment of the present invention in which a multilayer wiring layer 14 and a buffer layer 7 are formed as a multilayer wiring structure.
- a copper thin film is formed on a surface of a silicon semiconductor chip 1 having a window for electrical connection with a multilayer wiring layer on which a circuit is formed, by sputter deposition.
- the copper thin film is etched by a predetermined method to form a wiring.
- an adhesive sheet coated with an adhesive to a low thermal expansion polyimide film (X952 : manufactured by Hitachi Chemical Co., Ltd.) and curing it, a predetermined hole is formed with a laser.
- a predetermined hole is formed with a laser.
- Libya start formed by electroless copper plating Thereafter, copper was further sputter-deposited.
- a multilayer wiring layer 14 was formed.
- a sword-shaped buffer layer 7 serving as a buffer layer it is bonded by pressure and heat to ASMAT (manufactured by Nitto Denko) by soldering. Terminals consisting of SnZPb (63/37) solder balls 5 were connected and formed in a grid and solid array to obtain a semiconductor device.
- Table 1 shows the temperature cycle test, lead inductance, switching noise, and crosstalk of this semiconductor device.
- FIG. 6 is a schematic cross-sectional view of a semiconductor device according to one embodiment of the present invention in which a multilayer wiring layer 14 is connected to a circuit formation surface of a silicon semiconductor chip 1 via a buffer layer 7 serving as a buffer layer. is there.
- a permanent resist (Provia 52 : manufactured by Ciba Geigy) is applied, dried, exposed, and developed to form photovia holes. Heat cured.
- solder balls 5 were connected to the mounting surface in a grid array, and layered and bonded together by sandwiching ASMAT (manufactured by Nitto Denko) as a sword-shaped buffer layer 7 serving as a buffer layer to obtain a semiconductor device.
- Table 1 shows the temperature cycle test, lead inductance, switching noise, and crosstalk of this semiconductor device.
- FIG. 7 is a schematic sectional view of a semiconductor device according to one embodiment of the present invention.
- a heat sink with a heat sink is embedded in a copper heat spreader 15 with silicon adhesive so that the circuit forming surface of the semiconductor chip 1 is on the mounting side. (Made by Nitto Denko) were also buried and joined.
- the multilayer wiring layer 14 was formed on the mounting surface of the heat spreader 15 by the following method.
- the solder balls 5 were connected in a grid array on the mounting surface of the multilayer wiring board 14 to obtain a semiconductor device.
- Table 1 shows the temperature cycle test, lead inductance, switching noise, and crosstalk of this semiconductor device.
- the semiconductor device 16 prepared in Example 1 was sealed by a transfer molding method using an epoxy-based mold resin (RM192: manufactured by Hitachi Chemical Co., Ltd.) as shown in FIG. Semiconductor device was obtained.
- the transfer mold conditions were a mold temperature of 180 ° C, a molding pressure of 7 MPa, a transfer time of 15 seconds, and a molding time of 90 seconds.
- two semiconductor devices 16 prepared in the first embodiment were electrically connected to and mounted on a multilayer wiring board 18 formed in the same manner as in the third embodiment.
- Form solder balls 5 in a grid array on the mounting surface side of the board The obtained multi-chip mounting structure was obtained.
- Table 1 shows the temperature cycle test, lead inductance, switching noise, and crosstalk of a conventional 208-pin, 31 mm square QFP (Quad Flat Package) type semiconductor device.
- the semiconductor device of the present invention shown in each of the above embodiments does not cause a connection failure in a temperature cycle test and has a small inductance per unit length, switching noise, and crosstalk as compared with the conventional semiconductor device.
Landscapes
- Engineering & Computer Science (AREA)
- Computer Hardware Design (AREA)
- Microelectronics & Electronic Packaging (AREA)
- Power Engineering (AREA)
- Physics & Mathematics (AREA)
- Condensed Matter Physics & Semiconductors (AREA)
- General Physics & Mathematics (AREA)
- Production Of Multi-Layered Print Wiring Board (AREA)
- Internal Circuitry In Semiconductor Integrated Circuit Devices (AREA)
Description
Claims
Priority Applications (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US08/809,233 US6028364A (en) | 1994-09-20 | 1995-04-12 | Semiconductor device having a stress relieving mechanism |
Applications Claiming Priority (2)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
JP6/224674 | 1994-09-20 | ||
JP22467494 | 1994-09-20 |
Related Child Applications (2)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US08/809,233 A-371-Of-International US6028364A (en) | 1994-09-20 | 1995-04-12 | Semiconductor device having a stress relieving mechanism |
US48289100A Division | 1994-09-20 | 2000-01-14 |
Publications (1)
Publication Number | Publication Date |
---|---|
WO1996009645A1 true WO1996009645A1 (fr) | 1996-03-28 |
Family
ID=16817447
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
PCT/JP1995/000714 WO1996009645A1 (fr) | 1994-09-20 | 1995-04-12 | Composant a semiconducteurs et sa structure de montage |
Country Status (3)
Country | Link |
---|---|
US (1) | US6028364A (ja) |
KR (1) | KR100398714B1 (ja) |
WO (1) | WO1996009645A1 (ja) |
Cited By (10)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
CN1089213C (zh) * | 1997-01-10 | 2002-08-21 | 皮尔斯博瑞公司 | 面团制品用的乳液、涂有该涂层剂的面团制品及其制备方法 |
US6515372B1 (en) | 1999-02-26 | 2003-02-04 | Hitachi, Ltd. | Wiring board and its production method, semiconductor device and its production method, and electronic apparatus |
US6624504B1 (en) | 1999-10-29 | 2003-09-23 | Hitachi, Ltd. | Semiconductor device and method for manufacturing the same |
US6770547B1 (en) | 1999-10-29 | 2004-08-03 | Renesas Technology Corporation | Method for producing a semiconductor device |
US6822317B1 (en) | 1999-10-29 | 2004-11-23 | Renesas Technology Corporation | Semiconductor apparatus including insulating layer having a protrusive portion |
WO2005114729A1 (ja) * | 2004-05-21 | 2005-12-01 | Nec Corporation | 半導体装置及び配線基板 |
US7038322B2 (en) | 2000-10-05 | 2006-05-02 | Hitachi, Ltd. | Multi-chip module |
US7217999B1 (en) | 1999-10-05 | 2007-05-15 | Nec Electronics Corporation | Multilayer interconnection board, semiconductor device having the same, and method of forming the same as well as method of mounting the semiconductor chip on the interconnection board |
JP2009194091A (ja) * | 2008-02-13 | 2009-08-27 | Seiko Instruments Inc | 電子部品、電子機器、及びベース部材製造方法 |
CN110767613A (zh) * | 2018-07-27 | 2020-02-07 | 三星电子株式会社 | 半导体封装件和包括该半导体封装件的天线模块 |
Families Citing this family (79)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US6323435B1 (en) * | 1998-07-31 | 2001-11-27 | Kulicke & Soffa Holdings, Inc. | Low-impedance high-density deposited-on-laminate structures having reduced stress |
US6103552A (en) * | 1998-08-10 | 2000-08-15 | Lin; Mou-Shiung | Wafer scale packaging scheme |
US6299053B1 (en) * | 1998-08-19 | 2001-10-09 | Kulicke & Soffa Holdings, Inc. | Isolated flip chip or BGA to minimize interconnect stress due to thermal mismatch |
US6274821B1 (en) * | 1998-09-16 | 2001-08-14 | Denso Corporation | Shock-resistive printed circuit board and electronic device including the same |
KR100336769B1 (ko) * | 1999-11-04 | 2002-05-16 | 박종섭 | 웨이퍼 레벨의 칩 사이즈 패키지 및 그 제조방법 |
JP4023076B2 (ja) * | 2000-07-27 | 2007-12-19 | 富士通株式会社 | 表裏導通基板及びその製造方法 |
JP2002111222A (ja) * | 2000-10-02 | 2002-04-12 | Matsushita Electric Ind Co Ltd | 多層基板 |
JP4680410B2 (ja) * | 2001-04-24 | 2011-05-11 | 日本特殊陶業株式会社 | 配線基板 |
JP4103342B2 (ja) * | 2001-05-22 | 2008-06-18 | 日立電線株式会社 | 半導体装置の製造方法 |
US7334326B1 (en) | 2001-06-19 | 2008-02-26 | Amkor Technology, Inc. | Method for making an integrated circuit substrate having embedded passive components |
US6930256B1 (en) | 2002-05-01 | 2005-08-16 | Amkor Technology, Inc. | Integrated circuit substrate having laser-embedded conductive patterns and method therefor |
TW560017B (en) * | 2001-07-12 | 2003-11-01 | Hitachi Ltd | Semiconductor connection substrate |
US6724083B2 (en) * | 2001-07-16 | 2004-04-20 | Ars Electronics Co., Ltd. | Method of producing semiconductor packages by cutting via holes into half when separating substrate |
US7548430B1 (en) | 2002-05-01 | 2009-06-16 | Amkor Technology, Inc. | Buildup dielectric and metallization process and semiconductor package |
US7633765B1 (en) | 2004-03-23 | 2009-12-15 | Amkor Technology, Inc. | Semiconductor package including a top-surface metal layer for implementing circuit features |
US7399661B2 (en) * | 2002-05-01 | 2008-07-15 | Amkor Technology, Inc. | Method for making an integrated circuit substrate having embedded back-side access conductors and vias |
US9691635B1 (en) | 2002-05-01 | 2017-06-27 | Amkor Technology, Inc. | Buildup dielectric layer having metallization pattern semiconductor package fabrication method |
US6930257B1 (en) | 2002-05-01 | 2005-08-16 | Amkor Technology, Inc. | Integrated circuit substrate having laminated laser-embedded circuit layers |
US20080043447A1 (en) * | 2002-05-01 | 2008-02-21 | Amkor Technology, Inc. | Semiconductor package having laser-embedded terminals |
US7670962B2 (en) | 2002-05-01 | 2010-03-02 | Amkor Technology, Inc. | Substrate having stiffener fabrication method |
US7265045B2 (en) * | 2002-10-24 | 2007-09-04 | Megica Corporation | Method for fabricating thermal compliant semiconductor chip wiring structure for chip scale packaging |
US6806570B1 (en) | 2002-10-24 | 2004-10-19 | Megic Corporation | Thermal compliant semiconductor chip wiring structure for chip scale packaging |
DE10249855B4 (de) * | 2002-10-25 | 2005-12-15 | eupec Europäische Gesellschaft für Leistungshalbleiter mbH | Werkstoff zum Zuführen von Strom auf Halbleiter-Bauelemente und Verfahren zum Herstellen eines solchen |
US11081370B2 (en) | 2004-03-23 | 2021-08-03 | Amkor Technology Singapore Holding Pte. Ltd. | Methods of manufacturing an encapsulated semiconductor device |
US10811277B2 (en) | 2004-03-23 | 2020-10-20 | Amkor Technology, Inc. | Encapsulated semiconductor package |
US7145238B1 (en) | 2004-05-05 | 2006-12-05 | Amkor Technology, Inc. | Semiconductor package and substrate having multi-level vias |
US20080001288A1 (en) * | 2004-11-25 | 2008-01-03 | Yoshimichi Sogawa | Semiconductor Device and Manufacturing Method Thereof, Semiconductor Package, and Electronic Apparatus |
US8826531B1 (en) | 2005-04-05 | 2014-09-09 | Amkor Technology, Inc. | Method for making an integrated circuit substrate having laminated laser-embedded circuit layers |
DE102005047106B4 (de) * | 2005-09-30 | 2009-07-23 | Infineon Technologies Ag | Leistungshalbleitermodul und Verfahren zur Herstellung |
US7545042B2 (en) * | 2005-12-22 | 2009-06-09 | Princo Corp. | Structure combining an IC integrated substrate and a carrier, and method of manufacturing such structure |
US7473577B2 (en) * | 2006-08-11 | 2009-01-06 | International Business Machines Corporation | Integrated chip carrier with compliant interconnect |
JP2010501115A (ja) * | 2006-08-17 | 2010-01-14 | エヌエックスピー ビー ヴィ | 基板と基板上の突起電極との間の応力低減 |
US7589398B1 (en) | 2006-10-04 | 2009-09-15 | Amkor Technology, Inc. | Embedded metal features structure |
US7550857B1 (en) | 2006-11-16 | 2009-06-23 | Amkor Technology, Inc. | Stacked redistribution layer (RDL) die assembly package |
US7750250B1 (en) | 2006-12-22 | 2010-07-06 | Amkor Technology, Inc. | Blind via capture pad structure |
DE102007001289A1 (de) * | 2007-01-08 | 2008-07-10 | Infineon Technologies Ag | Halbleitermodul |
US7952188B2 (en) * | 2007-01-08 | 2011-05-31 | Infineon Technologies Ag | Semiconductor module with a dielectric layer including a fluorocarbon compound on a chip |
US7752752B1 (en) | 2007-01-09 | 2010-07-13 | Amkor Technology, Inc. | Method of fabricating an embedded circuit pattern |
US8323771B1 (en) | 2007-08-15 | 2012-12-04 | Amkor Technology, Inc. | Straight conductor blind via capture pad structure and fabrication method |
US8183095B2 (en) | 2010-03-12 | 2012-05-22 | Stats Chippac, Ltd. | Semiconductor device and method of forming sacrificial protective layer to protect semiconductor die edge during singulation |
US8456002B2 (en) | 2007-12-14 | 2013-06-04 | Stats Chippac Ltd. | Semiconductor device and method of forming insulating layer disposed over the semiconductor die for stress relief |
US8343809B2 (en) | 2010-03-15 | 2013-01-01 | Stats Chippac, Ltd. | Semiconductor device and method of forming repassivation layer with reduced opening to contact pad of semiconductor die |
US9318441B2 (en) | 2007-12-14 | 2016-04-19 | Stats Chippac, Ltd. | Semiconductor device and method of forming sacrificial adhesive over contact pads of semiconductor die |
US7767496B2 (en) | 2007-12-14 | 2010-08-03 | Stats Chippac, Ltd. | Semiconductor device and method of forming interconnect structure for encapsulated die having pre-applied protective layer |
US8039303B2 (en) | 2008-06-11 | 2011-10-18 | Stats Chippac, Ltd. | Method of forming stress relief layer between die and interconnect structure |
TWI376022B (en) * | 2008-12-05 | 2012-11-01 | Ind Tech Res Inst | Semiconductor package structure and method of fabricating the same |
US8872329B1 (en) | 2009-01-09 | 2014-10-28 | Amkor Technology, Inc. | Extended landing pad substrate package structure and method |
US7960827B1 (en) | 2009-04-09 | 2011-06-14 | Amkor Technology, Inc. | Thermal via heat spreader package and method |
US8623753B1 (en) | 2009-05-28 | 2014-01-07 | Amkor Technology, Inc. | Stackable protruding via package and method |
US8222538B1 (en) | 2009-06-12 | 2012-07-17 | Amkor Technology, Inc. | Stackable via package and method |
US8471154B1 (en) | 2009-08-06 | 2013-06-25 | Amkor Technology, Inc. | Stackable variable height via package and method |
US8796561B1 (en) | 2009-10-05 | 2014-08-05 | Amkor Technology, Inc. | Fan out build up substrate stackable package and method |
US8937381B1 (en) | 2009-12-03 | 2015-01-20 | Amkor Technology, Inc. | Thin stackable package and method |
US9691734B1 (en) | 2009-12-07 | 2017-06-27 | Amkor Technology, Inc. | Method of forming a plurality of electronic component packages |
US8536462B1 (en) | 2010-01-22 | 2013-09-17 | Amkor Technology, Inc. | Flex circuit package and method |
US9548240B2 (en) | 2010-03-15 | 2017-01-17 | STATS ChipPAC Pte. Ltd. | Semiconductor device and method of forming repassivation layer for robust low cost fan-out semiconductor package |
US8300423B1 (en) | 2010-05-25 | 2012-10-30 | Amkor Technology, Inc. | Stackable treated via package and method |
US8294276B1 (en) | 2010-05-27 | 2012-10-23 | Amkor Technology, Inc. | Semiconductor device and fabricating method thereof |
US8338229B1 (en) | 2010-07-30 | 2012-12-25 | Amkor Technology, Inc. | Stackable plasma cleaned via package and method |
US8717775B1 (en) | 2010-08-02 | 2014-05-06 | Amkor Technology, Inc. | Fingerprint sensor package and method |
US8337657B1 (en) | 2010-10-27 | 2012-12-25 | Amkor Technology, Inc. | Mechanical tape separation package and method |
US8482134B1 (en) | 2010-11-01 | 2013-07-09 | Amkor Technology, Inc. | Stackable package and method |
US9748154B1 (en) | 2010-11-04 | 2017-08-29 | Amkor Technology, Inc. | Wafer level fan out semiconductor device and manufacturing method thereof |
US8525318B1 (en) | 2010-11-10 | 2013-09-03 | Amkor Technology, Inc. | Semiconductor device and fabricating method thereof |
US8557629B1 (en) | 2010-12-03 | 2013-10-15 | Amkor Technology, Inc. | Semiconductor device having overlapped via apertures |
US8535961B1 (en) | 2010-12-09 | 2013-09-17 | Amkor Technology, Inc. | Light emitting diode (LED) package and method |
US9721872B1 (en) | 2011-02-18 | 2017-08-01 | Amkor Technology, Inc. | Methods and structures for increasing the allowable die size in TMV packages |
US8804339B2 (en) | 2011-02-28 | 2014-08-12 | Toyota Motor Engineering & Manufacturing North America, Inc. | Power electronics assemblies, insulated metal substrate assemblies, and vehicles incorporating the same |
US9013011B1 (en) | 2011-03-11 | 2015-04-21 | Amkor Technology, Inc. | Stacked and staggered die MEMS package and method |
KR101140113B1 (ko) | 2011-04-26 | 2012-04-30 | 앰코 테크놀로지 코리아 주식회사 | 반도체 디바이스 |
US8653674B1 (en) | 2011-09-15 | 2014-02-18 | Amkor Technology, Inc. | Electronic component package fabrication method and structure |
US8633598B1 (en) | 2011-09-20 | 2014-01-21 | Amkor Technology, Inc. | Underfill contacting stacking balls package fabrication method and structure |
US9029962B1 (en) | 2011-10-12 | 2015-05-12 | Amkor Technology, Inc. | Molded cavity substrate MEMS package fabrication method and structure |
KR101366461B1 (ko) | 2012-11-20 | 2014-02-26 | 앰코 테크놀로지 코리아 주식회사 | 반도체 디바이스 및 그 제조 방법 |
US9799592B2 (en) | 2013-11-19 | 2017-10-24 | Amkor Technology, Inc. | Semicondutor device with through-silicon via-less deep wells |
KR101488590B1 (ko) | 2013-03-29 | 2015-01-30 | 앰코 테크놀로지 코리아 주식회사 | 반도체 디바이스 및 그 제조 방법 |
KR101607981B1 (ko) | 2013-11-04 | 2016-03-31 | 앰코 테크놀로지 코리아 주식회사 | 반도체 패키지용 인터포저 및 이의 제조 방법, 제조된 인터포저를 이용한 반도체 패키지 |
JP2015176907A (ja) * | 2014-03-13 | 2015-10-05 | ルネサスエレクトロニクス株式会社 | 半導体装置 |
US9960328B2 (en) | 2016-09-06 | 2018-05-01 | Amkor Technology, Inc. | Semiconductor device and manufacturing method thereof |
Citations (7)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JPS6293961A (ja) * | 1985-10-21 | 1987-04-30 | Hitachi Ltd | 多層配線回路板 |
JPS6369295A (ja) * | 1986-09-10 | 1988-03-29 | 日本電信電話株式会社 | 配線基板 |
JPS6395637A (ja) * | 1986-10-13 | 1988-04-26 | Hitachi Ltd | 半導体集積回路装置 |
JPH01235261A (ja) * | 1988-03-15 | 1989-09-20 | Hitachi Ltd | 半導体装置及びその製造方法 |
JPH01255176A (ja) * | 1988-03-11 | 1989-10-12 | Internatl Business Mach Corp <Ibm> | エラストマ、コネクタ装置 |
JPH0541471A (ja) * | 1991-08-07 | 1993-02-19 | Hitachi Ltd | 半導体集積回路装置 |
JPH05206313A (ja) * | 1992-01-29 | 1993-08-13 | Hitachi Ltd | 半導体集積回路装置およびその製造方法 |
Family Cites Families (16)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US34887A (en) * | 1862-04-08 | Improvement in fish-traps | ||
CA1229155A (en) * | 1983-03-29 | 1987-11-10 | Toshihiko Watari | High density lsi package for logic circuits |
JPS62136865A (ja) * | 1985-12-11 | 1987-06-19 | Hitachi Ltd | モジユ−ル実装構造 |
JPS62287658A (ja) | 1986-06-06 | 1987-12-14 | Hitachi Ltd | セラミックス多層回路板 |
JPH0756887B2 (ja) * | 1988-04-04 | 1995-06-14 | 株式会社日立製作所 | 半導体パッケージ及びそれを用いたコンピュータ |
US5220199A (en) * | 1988-09-13 | 1993-06-15 | Hitachi, Ltd. | Semiconductor integrated circuit device in which a semiconductor chip is mounted with solder bumps for mounting to a wiring substrate |
JPH03116838A (ja) * | 1989-09-29 | 1991-05-17 | Hitachi Ltd | 半導体集積回路装置およびその製造方法 |
JP2510747B2 (ja) * | 1990-02-26 | 1996-06-26 | 株式会社日立製作所 | 実装基板 |
EP0509825A3 (en) * | 1991-04-16 | 1993-11-24 | Nec Corp | Package structure for semiconductor device |
JP2966972B2 (ja) * | 1991-07-05 | 1999-10-25 | 株式会社日立製作所 | 半導体チップキャリアとそれを実装したモジュール及びそれを組み込んだ電子機器 |
CA2083072C (en) * | 1991-11-21 | 1998-02-03 | Shinichi Hasegawa | Method for manufacturing polyimide multilayer wiring substrate |
US5550408A (en) * | 1992-11-18 | 1996-08-27 | Matsushita Electronics Corporation | Semiconductor device |
TW256013B (en) * | 1994-03-18 | 1995-09-01 | Hitachi Seisakusyo Kk | Installation board |
JPH0846136A (ja) * | 1994-07-26 | 1996-02-16 | Fujitsu Ltd | 半導体装置 |
US5635767A (en) * | 1995-06-02 | 1997-06-03 | Motorola, Inc. | Semiconductor device having built-in high frequency bypass capacitor |
JP2812358B2 (ja) * | 1996-03-18 | 1998-10-22 | 日本電気株式会社 | Lsiパッケージおよびlsiパッケージ製造方法 |
-
1995
- 1995-04-12 WO PCT/JP1995/000714 patent/WO1996009645A1/ja not_active Application Discontinuation
- 1995-04-12 US US08/809,233 patent/US6028364A/en not_active Expired - Lifetime
- 1995-04-12 KR KR1019970701814A patent/KR100398714B1/ko not_active IP Right Cessation
Patent Citations (7)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JPS6293961A (ja) * | 1985-10-21 | 1987-04-30 | Hitachi Ltd | 多層配線回路板 |
JPS6369295A (ja) * | 1986-09-10 | 1988-03-29 | 日本電信電話株式会社 | 配線基板 |
JPS6395637A (ja) * | 1986-10-13 | 1988-04-26 | Hitachi Ltd | 半導体集積回路装置 |
JPH01255176A (ja) * | 1988-03-11 | 1989-10-12 | Internatl Business Mach Corp <Ibm> | エラストマ、コネクタ装置 |
JPH01235261A (ja) * | 1988-03-15 | 1989-09-20 | Hitachi Ltd | 半導体装置及びその製造方法 |
JPH0541471A (ja) * | 1991-08-07 | 1993-02-19 | Hitachi Ltd | 半導体集積回路装置 |
JPH05206313A (ja) * | 1992-01-29 | 1993-08-13 | Hitachi Ltd | 半導体集積回路装置およびその製造方法 |
Cited By (16)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
CN1089213C (zh) * | 1997-01-10 | 2002-08-21 | 皮尔斯博瑞公司 | 面团制品用的乳液、涂有该涂层剂的面团制品及其制备方法 |
US6998713B2 (en) | 1999-02-26 | 2006-02-14 | Hitachi, Ltd. | Wiring board and method for producing same |
US6515372B1 (en) | 1999-02-26 | 2003-02-04 | Hitachi, Ltd. | Wiring board and its production method, semiconductor device and its production method, and electronic apparatus |
US8008130B2 (en) | 1999-10-05 | 2011-08-30 | Renesas Electronics Corporation | Multilayer interconnection board, semiconductor device having the same, and method of forming the same as well as method of mounting the semicondutor chip on the interconnection board |
US7217999B1 (en) | 1999-10-05 | 2007-05-15 | Nec Electronics Corporation | Multilayer interconnection board, semiconductor device having the same, and method of forming the same as well as method of mounting the semiconductor chip on the interconnection board |
US7057283B2 (en) | 1999-10-29 | 2006-06-06 | Hitachi, Ltd. | Semiconductor device and method for producing the same |
US6822317B1 (en) | 1999-10-29 | 2004-11-23 | Renesas Technology Corporation | Semiconductor apparatus including insulating layer having a protrusive portion |
US6770547B1 (en) | 1999-10-29 | 2004-08-03 | Renesas Technology Corporation | Method for producing a semiconductor device |
US6624504B1 (en) | 1999-10-29 | 2003-09-23 | Hitachi, Ltd. | Semiconductor device and method for manufacturing the same |
US7038322B2 (en) | 2000-10-05 | 2006-05-02 | Hitachi, Ltd. | Multi-chip module |
US7388295B2 (en) | 2001-11-19 | 2008-06-17 | Renesas Technology Corp. | Multi-chip module |
WO2005114729A1 (ja) * | 2004-05-21 | 2005-12-01 | Nec Corporation | 半導体装置及び配線基板 |
US7692287B2 (en) | 2004-05-21 | 2010-04-06 | Nec Corporation | Semiconductor device and wiring board |
JP2009194091A (ja) * | 2008-02-13 | 2009-08-27 | Seiko Instruments Inc | 電子部品、電子機器、及びベース部材製造方法 |
CN110767613A (zh) * | 2018-07-27 | 2020-02-07 | 三星电子株式会社 | 半导体封装件和包括该半导体封装件的天线模块 |
CN110767613B (zh) * | 2018-07-27 | 2023-12-22 | 三星电子株式会社 | 半导体封装件和包括该半导体封装件的天线模块 |
Also Published As
Publication number | Publication date |
---|---|
KR970706604A (ko) | 1997-11-03 |
KR100398714B1 (ko) | 2003-11-14 |
US6028364A (en) | 2000-02-22 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
WO1996009645A1 (fr) | Composant a semiconducteurs et sa structure de montage | |
US10211177B2 (en) | High power semiconductor package subsystems | |
US7911044B2 (en) | RF module package for releasing stress | |
US6423571B2 (en) | Method of making a semiconductor device having a stress relieving mechanism | |
US5703400A (en) | Fabrication and structures of two-sided molded circuit modules with flexible interconnect layers | |
JP2902937B2 (ja) | 高性能コンピュータ用の3次元パッケージおよび構造 | |
JPH11135560A (ja) | 樹脂封止型ボールグリッドアレイicパッケージ及びその製造方法 | |
TW200839999A (en) | Packaging substrate structure | |
TW200302685A (en) | Circuit component built-in module and method of manufacturing the same | |
US20190341357A1 (en) | Flip-chip package substrate | |
US9859188B2 (en) | Heat isolation structures for high bandwidth interconnects | |
US7276400B2 (en) | Methods of making microelectronic packages with conductive elastomeric posts | |
US11450597B2 (en) | Semiconductor package substrate having heat dissipating metal sheet on solder pads, method for fabricating the same, and electronic package having the same | |
JPH09199635A (ja) | 回路基板形成用多層フィルム並びにこれを用いた多層回路基板および半導体装置用パッケージ | |
US7875980B2 (en) | Semiconductor device having laminated structure | |
US11508663B2 (en) | PCB module on package | |
US5966803A (en) | Ball grid array having no through holes or via interconnections | |
JP3061059B2 (ja) | Icパッケージ | |
TW201438155A (zh) | 具有傾斜結構之半導體元件封裝 | |
JP3691335B2 (ja) | 回路装置の製造方法 | |
TW200843063A (en) | Structure of semiconductor chip and package structure having semiconductor chip embedded therein | |
TWI231579B (en) | Flip chip package | |
KR20210006674A (ko) | 회로기판 | |
WO1994025984A1 (en) | Ic package and method of its manufacture | |
JP3677661B2 (ja) | 樹脂封止型半導体装置及び製造方法 |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
AK | Designated states |
Kind code of ref document: A1 Designated state(s): CN JP KR US |
|
AL | Designated countries for regional patents |
Kind code of ref document: A1 Designated state(s): AT BE CH DE DK ES FR GB GR IE IT LU MC NL PT SE |
|
DFPE | Request for preliminary examination filed prior to expiration of 19th month from priority date (pct application filed before 20040101) | ||
121 | Ep: the epo has been informed by wipo that ep was designated in this application | ||
WWE | Wipo information: entry into national phase |
Ref document number: 08809233 Country of ref document: US |
|
WWE | Wipo information: entry into national phase |
Ref document number: 1019970701814 Country of ref document: KR |
|
WWP | Wipo information: published in national office |
Ref document number: 1019970701814 Country of ref document: KR |
|
122 | Ep: pct application non-entry in european phase | ||
WWR | Wipo information: refused in national office |
Ref document number: 1019970701814 Country of ref document: KR |