US9263342B2 - Semiconductor device having a strained region - Google Patents
Semiconductor device having a strained region Download PDFInfo
- Publication number
- US9263342B2 US9263342B2 US13/411,214 US201213411214A US9263342B2 US 9263342 B2 US9263342 B2 US 9263342B2 US 201213411214 A US201213411214 A US 201213411214A US 9263342 B2 US9263342 B2 US 9263342B2
- Authority
- US
- United States
- Prior art keywords
- region
- recess
- epitaxial region
- liner layer
- growing
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Active
Links
- 239000004065 semiconductor Substances 0.000 title claims abstract description 116
- 238000000034 method Methods 0.000 claims abstract description 212
- 239000000758 substrate Substances 0.000 claims abstract description 67
- 238000004519 manufacturing process Methods 0.000 claims abstract description 14
- 239000000463 material Substances 0.000 claims description 30
- 238000000407 epitaxy Methods 0.000 claims description 23
- XUIMIQQOPSSXEZ-UHFFFAOYSA-N Silicon Chemical compound [Si] XUIMIQQOPSSXEZ-UHFFFAOYSA-N 0.000 claims description 20
- 229910052710 silicon Inorganic materials 0.000 claims description 20
- 239000010703 silicon Substances 0.000 claims description 20
- 238000000348 solid-phase epitaxy Methods 0.000 claims description 16
- 239000000203 mixture Substances 0.000 claims description 15
- 238000005530 etching Methods 0.000 claims description 13
- VYPSYNLAJGMNEJ-UHFFFAOYSA-N Silicium dioxide Chemical compound O=[Si]=O VYPSYNLAJGMNEJ-UHFFFAOYSA-N 0.000 claims description 10
- 238000000151 deposition Methods 0.000 claims description 10
- 239000003989 dielectric material Substances 0.000 claims description 8
- 238000011065 in-situ storage Methods 0.000 claims description 8
- 229910052814 silicon oxide Inorganic materials 0.000 claims description 7
- 229910052581 Si3N4 Inorganic materials 0.000 claims description 5
- HQVNEWCFYHHQES-UHFFFAOYSA-N silicon nitride Chemical compound N12[Si]34N5[Si]62N3[Si]51N64 HQVNEWCFYHHQES-UHFFFAOYSA-N 0.000 claims description 5
- 238000011049 filling Methods 0.000 claims description 2
- 230000004075 alteration Effects 0.000 abstract description 3
- 239000010410 layer Substances 0.000 description 119
- 229910052751 metal Inorganic materials 0.000 description 54
- 239000002184 metal Substances 0.000 description 54
- 229910021332 silicide Inorganic materials 0.000 description 27
- FVBUAEGBCNSCDD-UHFFFAOYSA-N silicide(4-) Chemical group [Si-4] FVBUAEGBCNSCDD-UHFFFAOYSA-N 0.000 description 27
- 125000006850 spacer group Chemical group 0.000 description 21
- 239000007943 implant Substances 0.000 description 15
- 229910000577 Silicon-germanium Inorganic materials 0.000 description 14
- 230000015572 biosynthetic process Effects 0.000 description 12
- 238000005516 engineering process Methods 0.000 description 12
- 239000002019 doping agent Substances 0.000 description 11
- 239000012535 impurity Substances 0.000 description 11
- 239000010949 copper Substances 0.000 description 10
- RYGMFSIKBFXOCR-UHFFFAOYSA-N Copper Chemical compound [Cu] RYGMFSIKBFXOCR-UHFFFAOYSA-N 0.000 description 9
- 229910052802 copper Inorganic materials 0.000 description 9
- 238000002955 isolation Methods 0.000 description 9
- ZOXJGFHDIHLPTG-UHFFFAOYSA-N Boron Chemical compound [B] ZOXJGFHDIHLPTG-UHFFFAOYSA-N 0.000 description 7
- 229910052787 antimony Inorganic materials 0.000 description 7
- WATWJIUSRGPENY-UHFFFAOYSA-N antimony atom Chemical compound [Sb] WATWJIUSRGPENY-UHFFFAOYSA-N 0.000 description 7
- 229910052785 arsenic Inorganic materials 0.000 description 7
- RQNWIZPPADIBDY-UHFFFAOYSA-N arsenic atom Chemical compound [As] RQNWIZPPADIBDY-UHFFFAOYSA-N 0.000 description 7
- 229910052796 boron Inorganic materials 0.000 description 7
- OKZIUSOJQLYFSE-UHFFFAOYSA-N difluoroboron Chemical compound F[B]F OKZIUSOJQLYFSE-UHFFFAOYSA-N 0.000 description 7
- 229910052732 germanium Inorganic materials 0.000 description 7
- GNPVGFCGXDBREM-UHFFFAOYSA-N germanium atom Chemical compound [Ge] GNPVGFCGXDBREM-UHFFFAOYSA-N 0.000 description 7
- BHEPBYXIRTUNPN-UHFFFAOYSA-N hydridophosphorus(.) (triplet) Chemical compound [PH] BHEPBYXIRTUNPN-UHFFFAOYSA-N 0.000 description 7
- 229910021420 polycrystalline silicon Inorganic materials 0.000 description 7
- 229920005591 polysilicon Polymers 0.000 description 7
- 229910052721 tungsten Inorganic materials 0.000 description 7
- JBRZTFJDHDCESZ-UHFFFAOYSA-N AsGa Chemical compound [As]#[Ga] JBRZTFJDHDCESZ-UHFFFAOYSA-N 0.000 description 6
- GPXJNWSHGFTCBW-UHFFFAOYSA-N Indium phosphide Chemical compound [In]#P GPXJNWSHGFTCBW-UHFFFAOYSA-N 0.000 description 6
- LEVVHYCKPQWKOP-UHFFFAOYSA-N [Si].[Ge] Chemical compound [Si].[Ge] LEVVHYCKPQWKOP-UHFFFAOYSA-N 0.000 description 6
- RVSGESPTHDDNTH-UHFFFAOYSA-N alumane;tantalum Chemical compound [AlH3].[Ta] RVSGESPTHDDNTH-UHFFFAOYSA-N 0.000 description 6
- 229910017052 cobalt Inorganic materials 0.000 description 6
- 239000010941 cobalt Substances 0.000 description 6
- GUTLYIVDDKVIGB-UHFFFAOYSA-N cobalt atom Chemical compound [Co] GUTLYIVDDKVIGB-UHFFFAOYSA-N 0.000 description 6
- 239000004020 conductor Substances 0.000 description 6
- HBMJWWWQQXIZIP-UHFFFAOYSA-N silicon carbide Chemical compound [Si+]#[C-] HBMJWWWQQXIZIP-UHFFFAOYSA-N 0.000 description 6
- 229910010271 silicon carbide Inorganic materials 0.000 description 6
- WFKWXMTUELFFGS-UHFFFAOYSA-N tungsten Chemical compound [W] WFKWXMTUELFFGS-UHFFFAOYSA-N 0.000 description 6
- 239000010937 tungsten Substances 0.000 description 6
- 230000008021 deposition Effects 0.000 description 5
- 230000001965 increasing effect Effects 0.000 description 5
- 230000000873 masking effect Effects 0.000 description 5
- 230000003647 oxidation Effects 0.000 description 5
- 238000007254 oxidation reaction Methods 0.000 description 5
- 238000000206 photolithography Methods 0.000 description 5
- 239000000126 substance Substances 0.000 description 5
- ITWBWJFEJCHKSN-UHFFFAOYSA-N 1,4,7-triazonane Chemical compound C1CNCCNCCN1 ITWBWJFEJCHKSN-UHFFFAOYSA-N 0.000 description 4
- 229910002601 GaN Inorganic materials 0.000 description 4
- 229910001218 Gallium arsenide Inorganic materials 0.000 description 4
- JMASRVWKEDWRBT-UHFFFAOYSA-N Gallium nitride Chemical compound [Ga]#N JMASRVWKEDWRBT-UHFFFAOYSA-N 0.000 description 4
- 229910004200 TaSiN Inorganic materials 0.000 description 4
- 229910010037 TiAlN Inorganic materials 0.000 description 4
- 229910052782 aluminium Inorganic materials 0.000 description 4
- RNQKDQAVIXDKAG-UHFFFAOYSA-N aluminum gallium Chemical compound [Al].[Ga] RNQKDQAVIXDKAG-UHFFFAOYSA-N 0.000 description 4
- 238000000231 atomic layer deposition Methods 0.000 description 4
- 230000009977 dual effect Effects 0.000 description 4
- 239000011229 interlayer Substances 0.000 description 4
- 229910052709 silver Inorganic materials 0.000 description 4
- 229910052719 titanium Inorganic materials 0.000 description 4
- 239000010936 titanium Substances 0.000 description 4
- 238000000927 vapour-phase epitaxy Methods 0.000 description 4
- ZXEYZECDXFPJRJ-UHFFFAOYSA-N $l^{3}-silane;platinum Chemical compound [SiH3].[Pt] ZXEYZECDXFPJRJ-UHFFFAOYSA-N 0.000 description 3
- 229910052691 Erbium Inorganic materials 0.000 description 3
- -1 HfZrO Inorganic materials 0.000 description 3
- 229910010038 TiAl Inorganic materials 0.000 description 3
- RTAQQCXQSZGOHL-UHFFFAOYSA-N Titanium Chemical compound [Ti] RTAQQCXQSZGOHL-UHFFFAOYSA-N 0.000 description 3
- NRTOMJZYCJJWKI-UHFFFAOYSA-N Titanium nitride Chemical compound [Ti]#N NRTOMJZYCJJWKI-UHFFFAOYSA-N 0.000 description 3
- 229910052769 Ytterbium Inorganic materials 0.000 description 3
- HLFWJMSINGUMDQ-UHFFFAOYSA-N [Ge].[Pt].[Ni] Chemical compound [Ge].[Pt].[Ni] HLFWJMSINGUMDQ-UHFFFAOYSA-N 0.000 description 3
- XAGFODPZIPBFFR-UHFFFAOYSA-N aluminium Chemical compound [Al] XAGFODPZIPBFFR-UHFFFAOYSA-N 0.000 description 3
- 229910021417 amorphous silicon Inorganic materials 0.000 description 3
- 238000000137 annealing Methods 0.000 description 3
- 239000003990 capacitor Substances 0.000 description 3
- 230000000295 complement effect Effects 0.000 description 3
- 238000001312 dry etching Methods 0.000 description 3
- UYAHIZSMUZPPFV-UHFFFAOYSA-N erbium Chemical compound [Er] UYAHIZSMUZPPFV-UHFFFAOYSA-N 0.000 description 3
- 230000005669 field effect Effects 0.000 description 3
- TXFYZJQDQJUDED-UHFFFAOYSA-N germanium nickel Chemical compound [Ni].[Ge] TXFYZJQDQJUDED-UHFFFAOYSA-N 0.000 description 3
- 238000002513 implantation Methods 0.000 description 3
- 229910052741 iridium Inorganic materials 0.000 description 3
- GKOZUEZYRPOHIO-UHFFFAOYSA-N iridium atom Chemical compound [Ir] GKOZUEZYRPOHIO-UHFFFAOYSA-N 0.000 description 3
- 229910001092 metal group alloy Inorganic materials 0.000 description 3
- PCLURTMBFDTLSK-UHFFFAOYSA-N nickel platinum Chemical compound [Ni].[Pt] PCLURTMBFDTLSK-UHFFFAOYSA-N 0.000 description 3
- RUFLMLWJRZAWLJ-UHFFFAOYSA-N nickel silicide Chemical compound [Ni]=[Si]=[Ni] RUFLMLWJRZAWLJ-UHFFFAOYSA-N 0.000 description 3
- 229910021334 nickel silicide Inorganic materials 0.000 description 3
- PEUPIGGLJVUNEU-UHFFFAOYSA-N nickel silicon Chemical compound [Si].[Ni] PEUPIGGLJVUNEU-UHFFFAOYSA-N 0.000 description 3
- 238000001020 plasma etching Methods 0.000 description 3
- 229910021339 platinum silicide Inorganic materials 0.000 description 3
- 238000005498 polishing Methods 0.000 description 3
- 239000004332 silver Substances 0.000 description 3
- 229910003468 tantalcarbide Inorganic materials 0.000 description 3
- 229910052715 tantalum Inorganic materials 0.000 description 3
- GUVRBAGPIYLISA-UHFFFAOYSA-N tantalum atom Chemical compound [Ta] GUVRBAGPIYLISA-UHFFFAOYSA-N 0.000 description 3
- MZLGASXMSKOWSE-UHFFFAOYSA-N tantalum nitride Chemical compound [Ta]#N MZLGASXMSKOWSE-UHFFFAOYSA-N 0.000 description 3
- NAWDYIZEMPQZHO-UHFFFAOYSA-N ytterbium Chemical compound [Yb] NAWDYIZEMPQZHO-UHFFFAOYSA-N 0.000 description 3
- 229910000980 Aluminium gallium arsenide Inorganic materials 0.000 description 2
- 229910005540 GaP Inorganic materials 0.000 description 2
- 229910000530 Gallium indium arsenide Inorganic materials 0.000 description 2
- 229910000673 Indium arsenide Inorganic materials 0.000 description 2
- GWEVSGVZZGPLCZ-UHFFFAOYSA-N Titan oxide Chemical compound O=[Ti]=O GWEVSGVZZGPLCZ-UHFFFAOYSA-N 0.000 description 2
- MCMNRKCIXSYSNV-UHFFFAOYSA-N Zirconium dioxide Chemical compound O=[Zr]=O MCMNRKCIXSYSNV-UHFFFAOYSA-N 0.000 description 2
- HIVGXUNKSAJJDN-UHFFFAOYSA-N [Si].[P] Chemical compound [Si].[P] HIVGXUNKSAJJDN-UHFFFAOYSA-N 0.000 description 2
- 229910045601 alloy Inorganic materials 0.000 description 2
- 239000000956 alloy Substances 0.000 description 2
- 150000001875 compounds Chemical class 0.000 description 2
- HZXMRANICFIONG-UHFFFAOYSA-N gallium phosphide Chemical compound [Ga]#P HZXMRANICFIONG-UHFFFAOYSA-N 0.000 description 2
- WPYVAWXEWQSOGY-UHFFFAOYSA-N indium antimonide Chemical compound [Sb]#[In] WPYVAWXEWQSOGY-UHFFFAOYSA-N 0.000 description 2
- RPQDHPTXJYYUPQ-UHFFFAOYSA-N indium arsenide Chemical compound [In]#[As] RPQDHPTXJYYUPQ-UHFFFAOYSA-N 0.000 description 2
- 229910044991 metal oxide Inorganic materials 0.000 description 2
- 150000004706 metal oxides Chemical class 0.000 description 2
- 150000002739 metals Chemical class 0.000 description 2
- 238000005240 physical vapour deposition Methods 0.000 description 2
- 238000001039 wet etching Methods 0.000 description 2
- OKTJSMMVPCPJKN-UHFFFAOYSA-N Carbon Chemical compound [C] OKTJSMMVPCPJKN-UHFFFAOYSA-N 0.000 description 1
- 229910020968 MoSi2 Inorganic materials 0.000 description 1
- 229910012990 NiSi2 Inorganic materials 0.000 description 1
- 101000916532 Rattus norvegicus Zinc finger and BTB domain-containing protein 38 Proteins 0.000 description 1
- 229910004481 Ta2O3 Inorganic materials 0.000 description 1
- 229910004490 TaAl Inorganic materials 0.000 description 1
- 229910004166 TaN Inorganic materials 0.000 description 1
- 229910004217 TaSi2 Inorganic materials 0.000 description 1
- ATJFFYVFTNAWJD-UHFFFAOYSA-N Tin Chemical compound [Sn] ATJFFYVFTNAWJD-UHFFFAOYSA-N 0.000 description 1
- 229910052799 carbon Inorganic materials 0.000 description 1
- 238000005229 chemical vapour deposition Methods 0.000 description 1
- 239000011248 coating agent Substances 0.000 description 1
- 238000000576 coating method Methods 0.000 description 1
- 230000003247 decreasing effect Effects 0.000 description 1
- 238000011161 development Methods 0.000 description 1
- 230000018109 developmental process Effects 0.000 description 1
- 238000005755 formation reaction Methods 0.000 description 1
- CJNBYAVZURUTKZ-UHFFFAOYSA-N hafnium(iv) oxide Chemical compound O=[Hf]=O CJNBYAVZURUTKZ-UHFFFAOYSA-N 0.000 description 1
- 229910000167 hafnon Inorganic materials 0.000 description 1
- 230000001939 inductive effect Effects 0.000 description 1
- 239000011810 insulating material Substances 0.000 description 1
- 239000012212 insulator Substances 0.000 description 1
- 238000005468 ion implantation Methods 0.000 description 1
- 150000002500 ions Chemical class 0.000 description 1
- 229910052748 manganese Inorganic materials 0.000 description 1
- 229920002120 photoresistant polymer Polymers 0.000 description 1
- 238000009832 plasma treatment Methods 0.000 description 1
- 238000007747 plating Methods 0.000 description 1
- 239000005368 silicate glass Substances 0.000 description 1
- 235000012239 silicon dioxide Nutrition 0.000 description 1
- 239000000377 silicon dioxide Substances 0.000 description 1
- 239000002356 single layer Substances 0.000 description 1
- 238000006467 substitution reaction Methods 0.000 description 1
- 238000004381 surface treatment Methods 0.000 description 1
- 238000007669 thermal treatment Methods 0.000 description 1
- 229910052718 tin Inorganic materials 0.000 description 1
- 229910052726 zirconium Inorganic materials 0.000 description 1
- 229910021354 zirconium(IV) silicide Inorganic materials 0.000 description 1
Images
Classifications
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L29/00—Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
- H01L29/66—Types of semiconductor device ; Multistep manufacturing processes therefor
- H01L29/66007—Multistep manufacturing processes
- H01L29/66075—Multistep manufacturing processes of devices having semiconductor bodies comprising group 14 or group 13/15 materials
- H01L29/66227—Multistep manufacturing processes of devices having semiconductor bodies comprising group 14 or group 13/15 materials the devices being controllable only by the electric current supplied or the electric potential applied, to an electrode which does not carry the current to be rectified, amplified or switched, e.g. three-terminal devices
- H01L29/66409—Unipolar field-effect transistors
- H01L29/66477—Unipolar field-effect transistors with an insulated gate, i.e. MISFET
- H01L29/66787—Unipolar field-effect transistors with an insulated gate, i.e. MISFET with a gate at the side of the channel
- H01L29/66795—Unipolar field-effect transistors with an insulated gate, i.e. MISFET with a gate at the side of the channel with a horizontal current flow in a vertical sidewall of a semiconductor body, e.g. FinFET, MuGFET
- H01L29/66803—Unipolar field-effect transistors with an insulated gate, i.e. MISFET with a gate at the side of the channel with a horizontal current flow in a vertical sidewall of a semiconductor body, e.g. FinFET, MuGFET with a step of doping the vertical sidewall, e.g. using tilted or multi-angled implants
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/70—Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
- H01L21/77—Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate
- H01L21/78—Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate with subsequent division of the substrate into plural individual devices
- H01L21/82—Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate with subsequent division of the substrate into plural individual devices to produce devices, e.g. integrated circuits, each consisting of a plurality of components
- H01L21/822—Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate with subsequent division of the substrate into plural individual devices to produce devices, e.g. integrated circuits, each consisting of a plurality of components the substrate being a semiconductor, using silicon technology
- H01L21/8232—Field-effect technology
- H01L21/8234—MIS technology, i.e. integration processes of field effect transistors of the conductor-insulator-semiconductor type
- H01L21/8238—Complementary field-effect transistors, e.g. CMOS
- H01L21/823814—Complementary field-effect transistors, e.g. CMOS with a particular manufacturing method of the source or drain structures, e.g. specific source or drain implants or silicided source or drain structures or raised source or drain structures
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L29/00—Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
- H01L29/66—Types of semiconductor device ; Multistep manufacturing processes therefor
- H01L29/66007—Multistep manufacturing processes
- H01L29/66075—Multistep manufacturing processes of devices having semiconductor bodies comprising group 14 or group 13/15 materials
- H01L29/66227—Multistep manufacturing processes of devices having semiconductor bodies comprising group 14 or group 13/15 materials the devices being controllable only by the electric current supplied or the electric potential applied, to an electrode which does not carry the current to be rectified, amplified or switched, e.g. three-terminal devices
- H01L29/66409—Unipolar field-effect transistors
- H01L29/66477—Unipolar field-effect transistors with an insulated gate, i.e. MISFET
- H01L29/66787—Unipolar field-effect transistors with an insulated gate, i.e. MISFET with a gate at the side of the channel
- H01L29/66795—Unipolar field-effect transistors with an insulated gate, i.e. MISFET with a gate at the side of the channel with a horizontal current flow in a vertical sidewall of a semiconductor body, e.g. FinFET, MuGFET
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/04—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
- H01L21/18—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer the devices having semiconductor bodies comprising elements of Group IV of the Periodic Table or AIIIBV compounds with or without impurities, e.g. doping materials
- H01L21/26—Bombardment with radiation
- H01L21/263—Bombardment with radiation with high-energy radiation
- H01L21/265—Bombardment with radiation with high-energy radiation producing ion implantation
- H01L21/26506—Bombardment with radiation with high-energy radiation producing ion implantation in group IV semiconductors
- H01L21/26513—Bombardment with radiation with high-energy radiation producing ion implantation in group IV semiconductors of electrically active species
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/04—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
- H01L21/18—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer the devices having semiconductor bodies comprising elements of Group IV of the Periodic Table or AIIIBV compounds with or without impurities, e.g. doping materials
- H01L21/26—Bombardment with radiation
- H01L21/263—Bombardment with radiation with high-energy radiation
- H01L21/265—Bombardment with radiation with high-energy radiation producing ion implantation
- H01L21/26586—Bombardment with radiation with high-energy radiation producing ion implantation characterised by the angle between the ion beam and the crystal planes or the main crystal surface
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/04—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
- H01L21/18—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer the devices having semiconductor bodies comprising elements of Group IV of the Periodic Table or AIIIBV compounds with or without impurities, e.g. doping materials
- H01L21/30—Treatment of semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/26
- H01L21/302—Treatment of semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/26 to change their surface-physical characteristics or shape, e.g. etching, polishing, cutting
- H01L21/306—Chemical or electrical treatment, e.g. electrolytic etching
- H01L21/30604—Chemical etching
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/70—Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
- H01L21/77—Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate
- H01L21/78—Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate with subsequent division of the substrate into plural individual devices
- H01L21/82—Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate with subsequent division of the substrate into plural individual devices to produce devices, e.g. integrated circuits, each consisting of a plurality of components
- H01L21/822—Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate with subsequent division of the substrate into plural individual devices to produce devices, e.g. integrated circuits, each consisting of a plurality of components the substrate being a semiconductor, using silicon technology
- H01L21/8232—Field-effect technology
- H01L21/8234—MIS technology, i.e. integration processes of field effect transistors of the conductor-insulator-semiconductor type
- H01L21/823418—MIS technology, i.e. integration processes of field effect transistors of the conductor-insulator-semiconductor type with a particular manufacturing method of the source or drain structures, e.g. specific source or drain implants or silicided source or drain structures or raised source or drain structures
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/70—Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
- H01L21/77—Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate
- H01L21/78—Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate with subsequent division of the substrate into plural individual devices
- H01L21/82—Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate with subsequent division of the substrate into plural individual devices to produce devices, e.g. integrated circuits, each consisting of a plurality of components
- H01L21/822—Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate with subsequent division of the substrate into plural individual devices to produce devices, e.g. integrated circuits, each consisting of a plurality of components the substrate being a semiconductor, using silicon technology
- H01L21/8232—Field-effect technology
- H01L21/8234—MIS technology, i.e. integration processes of field effect transistors of the conductor-insulator-semiconductor type
- H01L21/823431—MIS technology, i.e. integration processes of field effect transistors of the conductor-insulator-semiconductor type with a particular manufacturing method of transistors with a horizontal current flow in a vertical sidewall of a semiconductor body, e.g. FinFET, MuGFET
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/70—Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
- H01L21/77—Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate
- H01L21/78—Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate with subsequent division of the substrate into plural individual devices
- H01L21/82—Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate with subsequent division of the substrate into plural individual devices to produce devices, e.g. integrated circuits, each consisting of a plurality of components
- H01L21/822—Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate with subsequent division of the substrate into plural individual devices to produce devices, e.g. integrated circuits, each consisting of a plurality of components the substrate being a semiconductor, using silicon technology
- H01L21/8232—Field-effect technology
- H01L21/8234—MIS technology, i.e. integration processes of field effect transistors of the conductor-insulator-semiconductor type
- H01L21/8238—Complementary field-effect transistors, e.g. CMOS
- H01L21/823807—Complementary field-effect transistors, e.g. CMOS with a particular manufacturing method of the channel structures, e.g. channel implants, halo or pocket implants, or channel materials
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L29/00—Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
- H01L29/40—Electrodes ; Multistep manufacturing processes therefor
- H01L29/43—Electrodes ; Multistep manufacturing processes therefor characterised by the materials of which they are formed
- H01L29/49—Metal-insulator-semiconductor electrodes, e.g. gates of MOSFET
- H01L29/51—Insulating materials associated therewith
- H01L29/517—Insulating materials associated therewith the insulating material comprising a metallic compound, e.g. metal oxide, metal silicate
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L29/00—Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
- H01L29/66—Types of semiconductor device ; Multistep manufacturing processes therefor
- H01L29/66007—Multistep manufacturing processes
- H01L29/66075—Multistep manufacturing processes of devices having semiconductor bodies comprising group 14 or group 13/15 materials
- H01L29/66227—Multistep manufacturing processes of devices having semiconductor bodies comprising group 14 or group 13/15 materials the devices being controllable only by the electric current supplied or the electric potential applied, to an electrode which does not carry the current to be rectified, amplified or switched, e.g. three-terminal devices
- H01L29/66409—Unipolar field-effect transistors
- H01L29/66477—Unipolar field-effect transistors with an insulated gate, i.e. MISFET
- H01L29/66545—Unipolar field-effect transistors with an insulated gate, i.e. MISFET using a dummy, i.e. replacement gate in a process wherein at least a part of the final gate is self aligned to the dummy gate
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L29/00—Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
- H01L29/66—Types of semiconductor device ; Multistep manufacturing processes therefor
- H01L29/66007—Multistep manufacturing processes
- H01L29/66075—Multistep manufacturing processes of devices having semiconductor bodies comprising group 14 or group 13/15 materials
- H01L29/66227—Multistep manufacturing processes of devices having semiconductor bodies comprising group 14 or group 13/15 materials the devices being controllable only by the electric current supplied or the electric potential applied, to an electrode which does not carry the current to be rectified, amplified or switched, e.g. three-terminal devices
- H01L29/66409—Unipolar field-effect transistors
- H01L29/66477—Unipolar field-effect transistors with an insulated gate, i.e. MISFET
- H01L29/66568—Lateral single gate silicon transistors
- H01L29/66613—Lateral single gate silicon transistors with a gate recessing step, e.g. using local oxidation
- H01L29/66628—Lateral single gate silicon transistors with a gate recessing step, e.g. using local oxidation recessing the gate by forming single crystalline semiconductor material at the source or drain location
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L29/00—Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
- H01L29/66—Types of semiconductor device ; Multistep manufacturing processes therefor
- H01L29/66007—Multistep manufacturing processes
- H01L29/66075—Multistep manufacturing processes of devices having semiconductor bodies comprising group 14 or group 13/15 materials
- H01L29/66227—Multistep manufacturing processes of devices having semiconductor bodies comprising group 14 or group 13/15 materials the devices being controllable only by the electric current supplied or the electric potential applied, to an electrode which does not carry the current to be rectified, amplified or switched, e.g. three-terminal devices
- H01L29/66409—Unipolar field-effect transistors
- H01L29/66477—Unipolar field-effect transistors with an insulated gate, i.e. MISFET
- H01L29/66568—Lateral single gate silicon transistors
- H01L29/66636—Lateral single gate silicon transistors with source or drain recessed by etching or first recessed by etching and then refilled
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L29/00—Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
- H01L29/66—Types of semiconductor device ; Multistep manufacturing processes therefor
- H01L29/68—Types of semiconductor device ; Multistep manufacturing processes therefor controllable by only the electric current supplied, or only the electric potential applied, to an electrode which does not carry the current to be rectified, amplified or switched
- H01L29/76—Unipolar devices, e.g. field effect transistors
- H01L29/772—Field effect transistors
- H01L29/78—Field effect transistors with field effect produced by an insulated gate
- H01L29/7842—Field effect transistors with field effect produced by an insulated gate means for exerting mechanical stress on the crystal lattice of the channel region, e.g. using a flexible substrate
- H01L29/7848—Field effect transistors with field effect produced by an insulated gate means for exerting mechanical stress on the crystal lattice of the channel region, e.g. using a flexible substrate the means being located in the source/drain region, e.g. SiGe source and drain
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L29/00—Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
- H01L29/66—Types of semiconductor device ; Multistep manufacturing processes therefor
- H01L29/68—Types of semiconductor device ; Multistep manufacturing processes therefor controllable by only the electric current supplied, or only the electric potential applied, to an electrode which does not carry the current to be rectified, amplified or switched
- H01L29/76—Unipolar devices, e.g. field effect transistors
- H01L29/772—Field effect transistors
- H01L29/78—Field effect transistors with field effect produced by an insulated gate
- H01L29/785—Field effect transistors with field effect produced by an insulated gate having a channel with a horizontal current flow in a vertical sidewall of a semiconductor body, e.g. FinFET, MuGFET
Definitions
- multi-gate devices include multi-gate fin-type transistors, also referred to as finFET devices, because the channel is formed on a “fin” that extends from the substrate. FinFET devices may allow for shrinking the gate width of device while providing a gate on the sides and/or top of the fin including the channel region.
- Another manner improving the performance of a semiconductor device is to provide stress or strain to pertinent regions of the device. For example, inducing a higher tensile strain in a region provides for enhanced electron mobility, which may improve performance.
- FIG. 1 is perspective view of an embodiment of a semiconductor device.
- FIG. 2 is a flow chart illustrating an embodiment of a method of forming a semiconductor device according to various aspects of the present disclosure.
- FIGS. 3-8 illustrate cross-sectional views of one embodiment of a semiconductor device at various stages of fabrication according to the method of FIG. 2 .
- FIG. 9 is a flow chart illustrating another embodiment of a method of forming a semiconductor device according to various aspects of the present disclosure.
- FIGS. 10-18 illustrate cross-sectional views of one embodiment of a semiconductor device at various stages of fabrication according to the method of FIG. 9 .
- FIG. 19 is a flow chart illustrating another embodiment of a method of forming a semiconductor device according to various aspects of the present disclosure.
- FIGS. 20-24 illustrate cross-sectional views of one embodiment of a semiconductor device at various stages of fabrication according to the method of FIG. 19 .
- first and second features are formed in direct contact
- additional features may be formed interposing the first and second features, such that the first and second features may not be in direct contact.
- Various features may be arbitrarily drawn in different scales for simplicity and clarity.
- present disclosure may repeat reference numerals and/or letters in the various examples. This repetition is for the purpose of simplicity and clarity and does not in itself dictate a relationship between the various embodiments. In it is understood that those skilled in the art will be able to devise various equivalents that, although not specifically described herein embody the principles of the present disclosure.
- the present disclosure presents embodiments in the form of multi-gate transistors or fin-type multi-gate transistors referred to herein as finFET devices.
- a device may include a p-type metal oxide semiconductor fin-FET device or an n-type metal oxide semiconductor fin-FET device.
- the finFET device may be a dual gate device, tri-gate device, and/or other configuration.
- the disclosure discusses the examples of finFET devices, the disclosure is not limited to any particular type of device. For example, the methods and devices applied herein may be applied to planar-type MOSFET devices.
- the semiconductor device 100 includes finFET type device(s).
- the semiconductor device 100 may be included in an IC such as a microprocessor, memory device, and/or other IC.
- the device 100 includes a substrate 102 , a plurality of fins 104 , a plurality of isolation structures 106 , and a gate structure 108 disposed on each of the fins 104 .
- Each of the plurality of fins 104 include a source/drain region denoted 110 where a source or drain feature is formed in, on, and/or surrounding the fin 104 .
- a channel region of the fin 104 underlies the gate structure 108 denoted as 112 .
- the substrate 102 may be a silicon substrate.
- the substrate 102 may comprise another elementary semiconductor, such as germanium; a compound semiconductor including silicon carbide, gallium arsenic, gallium phosphide, indium phosphide, indium arsenide, and/or indium antimonide; an alloy semiconductor including SiGe, GaAsP, AlInAs, AlGaAs, GaInAs, GaInP, and/or GaInAsP; or combinations thereof.
- the substrate 102 is a semiconductor on insulator (SOI).
- the isolation structures 106 may be formed of silicon oxide, silicon nitride, silicon oxynitride, fluoride-doped silicate glass (FSG), a low-k dielectric material, and/or other suitable insulating material.
- the isolation structures 106 may be shallow trench isolation (STI) features.
- the isolation structures are STI features and are formed by etching trenches in the substrate 102 . The trenches may then be filled with isolating material, followed by a chemical mechanical polish (CMP).
- CMP chemical mechanical polish
- Other fabrication techniques for the isolation structures 106 and/or the fin structure 104 are possible.
- the isolation structures 106 may include a multi-layer structure, for example, having one or more liner layers.
- the fin structures 104 may provide an active region where one or more devices are formed. In an embodiment, a channel of a transistor device is formed in the fin 104 .
- the fin 104 may comprise silicon or another elementary semiconductor, such as germanium; a compound semiconductor including silicon carbide, gallium arsenic, gallium phosphide, indium phosphide, indium arsenide, and/or indium antimonide; an alloy semiconductor including SiGe, GaAsP, AlInAs, AlGaAs, GaInAs, GaInP, and/or GaInAsP; or combinations thereof.
- the fins 104 may be fabricated using suitable processes including photolithography and etch processes.
- the photolithography process may include forming a photoresist layer (resist) overlying the substrate (e.g., on a silicon layer), exposing the resist to a pattern, performing post-exposure bake processes, and developing the resist to form a masking element including the resist.
- the masking element may then be used to protect regions of the substrate while an etch process forms a recesses into the silicon layer, leaving an extending fin.
- the recesses may be etched using reactive ion etch (RIE) and/or other suitable processes. Numerous other embodiments of methods to form the fins 104 on the substrate 102 may be suitable.
- RIE reactive ion etch
- the fins 104 are approximately 10 nanometer (nm) wide and between approximately 15 nm and 40 nm high. However, it should be understood that other dimensions may be used for the fins 104 .
- the fins 104 may be doped using n-type and/or p-type dopants.
- the gate structure 108 may include a gate dielectric layer, a gate electrode layer, and/or one or more additional layers.
- the gate structure 108 is a sacrificial gate structure such as formed in a replacement gate process used to form a metal gate structure.
- the gate structure 108 includes polysilicon.
- the gate structure includes a metal gate structure.
- a gate dielectric layer of the gate structure 108 may include silicon dioxide.
- the silicon oxide may be formed by suitable oxidation and/or deposition methods.
- the gate dielectric layer of the gate structure 108 may include a high-k dielectric layer such as hafnium oxide (HfO 2 ).
- the high-k dielectric layer may optionally include other high-k dielectrics, such as TiO 2 , HfZrO, Ta 2 O 3 , HfSiO 4 , ZrO 2 , ZrSiO 2 , combinations thereof, or other suitable material.
- the high-k dielectric layer may be formed by atomic layer deposition (ALD) and/or other suitable methods.
- the gate structure 108 may be a metal gate structure.
- the metal gate structure may include interfacial layer(s), gate dielectric layer(s), work function layer(s), fill metal layer(s) and/or other suitable materials for a metal gate structure.
- the metal gate structure 108 may further include capping layers, etch stop layers, and/or other suitable materials.
- the interfacial layer may include a dielectric material such as silicon oxide layer (SiO 2 ) or silicon oxynitride (SiON).
- the interfacial dielectric layer may be formed by chemical oxidation, thermal oxidation, atomic layer deposition (ALD), CVD, and/or other suitable dielectric.
- Exemplary p-type work function metals that may be included in the gate structure 108 include TiN, TaN, Ru, Mo, Al, WN, ZrSi 2 , MoSi 2 , TaSi 2 , NiSi 2 , WN, other suitable p-type work function materials, or combinations thereof.
- Exemplary n-type work function metals that may be included in the gate structure 108 include Ti, Ag, TaAl, TaAlC, TiAlN, TaC, TaCN, TaSiN, Mn, Zr, other suitable n-type work function materials, or combinations thereof.
- a work function value is associated with the material composition of the work function layer, and thus, the material of the first work function layer is chosen to tune its work function value so that a desired threshold voltage Vt is achieved in the device that is to be formed in the respective region.
- the work function layer(s) may be deposited by CVD, PVD, and/or other suitable process.
- the fill metal layer may include Al, W, or Cu and/or other suitable materials.
- the fill metal may be formed by CVD, PVD, plating, and/or other suitable processes.
- the fill metal may be deposited over the work function metal layer(s), and thereby filling in the remaining portion of the trenches or openings formed by the removal of the dummy gate structure.
- the semiconductor device 100 may include other layers and/or features not specifically illustrated including additional source/drain regions, interlayer dielectric (ILD) layers, contacts, interconnects, and/or other suitable features.
- ILD interlayer dielectric
- the semiconductor device 100 may benefit in performance from a stress/strain provided on and in the fins 104 in the channel region 112 and/or the source/drain regions 110 .
- a tensile strain may be generated.
- the strain may be obtained using one or more of the methods, such as the method 200 , the method 900 , and/or the method 1900 described below with reference to FIGS. 2 , 9 , and 19 respectively.
- the strain is provided by introducing dislocations into the region of the device.
- the semiconductor device 100 illustrates a cross-sectional line 114 that indicates the cross-section corresponding to one or more of the embodiments of a device 300 , a device 1000 , and/or a device 1900 , described in detail below.
- FIG. 2 illustrated is flow chart of a method 200 of semiconductor fabrication according to one or more aspects of the present disclosure.
- the method 200 may be implemented to increase a stress or stain provided in one or more regions of a semiconductor device such as a field effect transistor (FET).
- FET field effect transistor
- the method 200 may be implemented to form a multi-gate fin-type transistor or finFET device.
- the method 200 may be implemented to form a planar transistor.
- FIGS. 3-8 are cross-sectional views of an embodiment of a semiconductor device 300 fabricated according to steps the method 200 of FIG. 2 . It should be understood that FIGS. 3-8 and the device 300 are representative only and not intended to be limiting.
- the method 200 includes steps having features of a complementary metal-oxide-semiconductor (CMOS) technology process flow and thus, are only described briefly herein. Additional steps may be performed before, after and/or during the method 200 . Similarly, one may recognize other portions of a device that may benefit from the methods described herein. It is also understood that parts of the semiconductor device 300 may be fabricated by CMOS technology and thus, some processes are only described briefly herein. Further, the semiconductor device 300 may include various other devices and features, such as additional transistors, bipolar junction transistors, resistors, capacitors, diodes, fuses, etc., but is simplified for a better understanding of the inventive concepts of the present disclosure. The semiconductor device 300 may include a plurality of devices interconnected.
- CMOS complementary metal-oxide-semiconductor
- the method 200 begins at block 202 where a semiconductor substrate is provided.
- the semiconductor substrate may be substantially similar to as discussed above with reference to the semiconductor substrate 102 of the semiconductor device 100 , described with reference to FIG. 1 .
- the semiconductor substrate includes a plurality of fins extending from the substrate.
- An isolation region e.g., STI feature
- a semiconductor device 300 includes a substrate 102 having a fin 104 .
- the semiconductor device 300 may be substantially similar to the semiconductor device 100 , described above with reference to FIG. 1 . It is noted that the semiconductor device 300 illustrated in FIG. 3 is provided in a view along the axis 114 (e.g., along a fin from source region to drain region).
- the method 200 then proceeds to block 204 where a gate structure is formed on the substrate.
- the gate structure is formed on and/or around a fin extending from the substrate.
- the gate structure may include a plurality of layers such as gate dielectric layers, gate electrode layers, capping layers, hard mask layers, and/or other suitable layers.
- the gate structure is sacrificial (e.g., includes one or more sacrificial layers) such as provided in a replacement gate method of forming a metal gate structure.
- a gate structure 108 is disposed on the substrate 102 .
- the gate structure 108 is disposed on the fin 104 .
- the gate structure 108 traverses the fin 104 , separating a source region from a drain region and defining a channel region.
- the fin 104 is illustrated as including source/drain regions 302 and a channel region 304 .
- the gate structure 108 may be substantially similar to as discussed above with reference to the gate structure 108 of the semiconductor device 100 of FIG. 1 .
- the method 200 then proceeds to block 206 where spacer elements are formed on the substrate.
- the spacer elements may abut one or more sidewalls of the gate structure, described above with reference to block 204 of the method 200 .
- the spacer elements may include silicon nitride, silicon oxide, silicon oxynitride, and/or other suitable dielectric.
- the spacer elements may be formed using suitable deposition and etching techniques.
- the spacer elements may include a single layer or any plurality of layers. Referring to the example of FIG. 4 , sidewall spacers 402 are disposed abutting the sidewalls of the gate structure 108 .
- one or more processes may be performed such as doping processes (e.g., defining the extension or low-dose drain region of the semiconductor device).
- a recess is etched in the fin at one or more of the source and/or drain regions.
- the recess may be etched using suitable etching technology such as dry etching, plasma etching, wet etching, and the like.
- one or more photolithography processes are used to form masking elements such that the remaining regions of the substrate are protected from the etching process.
- a recess 502 is etched in the fin at the source/drain region.
- the depth D 1 of the recess 502 may be +/ ⁇ 10 nanometers (nm) of the fin 104 height H 1 .
- the fin height H 1 may be between 15 nm and approximately 40 nm.
- the method 200 then proceeds to block 210 where a treatment is performed to introduce a strain in or stress onto a region of the semiconductor device.
- the treatment is a surface treatment.
- the treatment is directed to the sidewalls of the recess formed above in block 208 .
- the treatment of block 210 may introduce dislocations into the fin adjacent the recess formed above in block 208 .
- the treatment includes an implant process.
- the implant process may be a tilt angle pre-amorphous implant.
- the implant process may include germanium (Ge), silicon (Si), zenon (Xe), carbon (C), and/or other suitable species.
- the tilt angle may be between approximately 10 degrees and approximately 60 degrees.
- the implant energy may be between 0.5 keV and approximately 30 keV.
- a treatment 602 is performed on the sidewalls of the fin 104 , providing treated regions 606 .
- the treatment 602 may be at least one of a thermal treatment, an implant process treatment, or a plasma process treatment. It is noted that the bottom wall of the recess 502 is not treated.
- the treatment 602 is provided at an angle denoted 604 .
- the angle 604 may be between approximately 10 and approximately 60 degrees.
- the treatment 602 forms a treated region 606 of the fin 104 .
- the treated region 606 is provided on the sidewalls of the recess 502 .
- the method 200 then proceeds to block 212 where an epitaxial region is grown on the substrate.
- the epitaxial region (or epitaxy) is grown in the recessed region of the fin.
- the epitaxial region may be grown on the treated sidewalls of the recess, described above with reference to block 210 .
- the epitaxial region may be grown by solid-phase epitaxy (SPE).
- SPE solid-phase epitaxy
- the SPE process may convert an amorphous region of semiconductor material to crystalline structure to form the epitaxial region.
- other epitaxial growth processes may be used such as vapor-phase epitaxy.
- the epitaxial region may include silicon, silicon phosphorus, (SiP), or silicon phosphorus carbide (SiPC).
- exemplary epitaxial compositions include germanium, gallium arsenide, gallium nitride, aluminum gallium indium phosphide, silicon germanium, silicon carbide, and/or other possible compositions.
- impurities are added to the epitaxial layer during the growth (e.g., in-situ doping).
- exemplary dopants include arsenic, phosphorous, antimony, boron, boron di-fluoride, and/or other possible impurities.
- the epitaxial region as formed may be strained as caused by the dislocations present.
- the dislocations may result from of be introduced by the treatment of block 208 on the sidewalls of region where the epitaxy will be grown. These dislocations may provide for a stress in the as-grown epitaxy region (e.g., a tensile stress).
- a stress in the as-grown epitaxy region e.g., a tensile stress.
- an epitaxial region 702 is disposed on the substrate 102 . As illustrated, the epitaxial region 702 extends above the fin 104 ; however other configurations are possible.
- the epitaxial region 702 may be strained such as described above.
- the stress/strain is denoted as 704 .
- each gate structure 108 may have a channel region 304 that has symmetrical strain due to the epitaxial regions grown on each side of the gate structure 108 (source/drain sides 302 ). This may allow for a symmetrical stress/strain (e.g., tensile stress) to be provided in the channel region 304 underlying the gate structure 108 .
- a symmetrical stress/strain e.g., tensile stress
- the method 200 allows for stress to be provided in the epitaxial region 702 without the additional deposition of an amorphous-silicon or stress memorization film as part of a “stress memorization technique” (SMT) to form dislocations.
- the epitaxial regions 702 may provide a region for a source/drain feature of the device 300 .
- a junction implant may be performed.
- block 214 is omitted (e.g., the source/drain region may be doped in-situ with the epitaxial growth.)
- the implantation may include introducing n-type or p-type dopants. Exemplary dopants include arsenic, phosphorous, antimony, boron, boron di-fluoride, and/or other possible impurities. Referring to the example of FIG. 8 , a junction implant 802 is illustrated.
- the semiconductor device 300 and the method 200 may include further CMOS or MOS technology processing to form various features known in the art.
- the method 200 may proceed to form main spacers, for example, prior to the junction implant described in block 214 above.
- Other exemplary processes that may be performed include the formation of contact features, such as silicide regions, may also be formed.
- the contact features may be coupled to the gate structures 108 and/or the epitaxial regions 702 .
- the contact features include silicide materials, such as nickel silicide (NiSi), nickel-platinum silicide (NiPtSi), nickel-platinum-germanium silicide (NiPtGeSi), nickel-germanium silicide (NiGeSi), ytterbium silicide (YbSi), platinum silicide (PtSi), iridium silicide (IrSi), erbium silicide (ErSi), cobalt silicide (CoSi), other suitable conductive materials, and/or combinations thereof.
- silicide materials such as nickel silicide (NiSi), nickel-platinum silicide (NiPtSi), nickel-platinum-germanium silicide (NiPtGeSi), nickel-germanium silicide (NiGeSi), ytterbium silicide (YbSi), platinum silicide (PtSi), iridium silicide (I
- the contact features can be formed by a process that includes depositing a metal layer, annealing the metal layer such that the metal layer is able to react with silicon to form silicide, and then removing the non-reacted metal layer.
- An inter-level dielectric (ILD) layer can further be formed on the substrate 102 and a chemical mechanical polishing (CMP) process is further applied to the substrate to planarize the substrate.
- CMP chemical mechanical polishing
- a contact etch stop layer (CESL) may be formed on top of the gate structure 108 before forming the ILD layer.
- a gate electrode layer of the as-formed gate structure 108 remains in the final device (e.g., polysilicon).
- a gate replacement process (or gate last process) is performed, where the gate structure 108 , or portions thereof, is replaced with a metal gate.
- a metal gate may replace the gate layer (i.e., polysilicon gate layer) of the gate structure 108 .
- the metal gate includes liner layers, work function layers, conductive layers, metal gate layers, fill layers, other suitable layers, and/or combinations thereof.
- the various layers include any suitable material, such as aluminum, copper, tungsten, titanium, tantalum, tantalum aluminum, tantalum aluminum nitride, titanium nitride, tantalum nitride, nickel silicide, cobalt silicide, silver, TaC, TaSiN, TaCN, TiAl, TiAlN, WN, metal alloys, other suitable materials, and/or combinations thereof.
- the CMP process on the ILD layer is continued to expose a top surface of the gate structure 108 , and an etching process is performed to remove the gate structure 108 or portions thereof, thereby forming trenches.
- the trench is then filled with a proper work function metal (e.g., p-type work function metal or n-type work function metal).
- Subsequent processing may further form various contacts/vias/lines and multilayer interconnect features (e.g., metal layers and interlayer dielectrics) on the substrate 102 , configured to connect the various features or structures of the semiconductor device 300 .
- the additional features may provide electrical interconnection to the device.
- a multilayer interconnection includes vertical interconnects, such as conventional vias or contacts, and horizontal interconnects, such as metal lines.
- the various interconnection features may implement various conductive materials including copper, tungsten, and/or silicide.
- a damascene and/or dual damascene process is used to form a conductive (e.g., copper) related multilayer interconnection structure.
- FIG. 9 illustrated is a flow chart of a method 900 of semiconductor fabrication according to one or more aspects of the present disclosure.
- the method 900 may be implemented to increase a stress or stain provided in one or more regions of a semiconductor device such as a field effect transistor (FET).
- FET field effect transistor
- the method 900 may be implemented to form a multi-gate fin-type transistor or finFET device.
- the method 900 may be implemented to form a planar transistor.
- FIGS. 10-18 are cross-sectional views of an embodiment of a semiconductor device 1000 fabricated according to steps the method 900 of FIG. 9 . It should be understood that FIGS. 10-18 and the device 1000 are representative only and not intended to be limiting.
- the method 900 includes steps having features of a complementary metal-oxide-semiconductor (CMOS) technology process flow and thus, are only described briefly herein. Additional steps may be performed before, after and/or during the method 900 . Similarly, one may recognize other portions of a device that may benefit from the methods described herein. It is also understood that parts of the semiconductor device 1000 may be fabricated by CMOS technology and thus, some processes are only described briefly herein. Further, the semiconductor device 1000 may include various other devices and features, such as additional transistors, bipolar junction transistors, resistors, capacitors, diodes, fuses, etc., but is simplified for a better understanding of the inventive concepts of the present disclosure. The semiconductor device 1000 may include a plurality of devices interconnected.
- CMOS complementary metal-oxide-semiconductor
- Portions of the method 900 , and/or the device 1000 may be substantially similar to the method 200 and device 300 , described above, except as discussed herein. Thus, various steps in the method 900 and/or features in the device 1000 will refer to the descriptions above with respect to the method 200 and the device 300 .
- the method 900 begins at block 902 where a semiconductor substrate is provided.
- the semiconductor substrate may be substantially similar to as discussed above with reference to the semiconductor substrate 102 of the semiconductor device 100 , described with reference to FIG. 1 .
- Block 902 may be substantially similar to block 202 , discussed above with reference to the method 200 , described with reference to FIG. 2 .
- the semiconductor substrate includes a plurality of fins extending from the substrate.
- An isolation region e.g., STI feature
- a semiconductor device 1000 includes a substrate 102 having a fin 104 .
- the semiconductor device 1000 may be substantially similar to the semiconductor device 100 , described above with reference to FIG. 1 and/or the device 300 , described above with reference to FIG. 3 . It is noted that the semiconductor device 1000 illustrated in FIG. 10 is provided in a view along the axis 114 (e.g., along a fin from source region to drain region).
- the method 900 then proceeds to block 904 where a gate structure is formed on the substrate.
- the gate structure is formed on and/or around a fin extending from the substrate.
- the gate structure may include a plurality of layers such as gate dielectric layers, gate electrode layers, capping layers, hard mask layers, and/or other suitable layers.
- the gate structure is sacrificial such as provided in a replacement gate method of forming a metal gate structure.
- the block 904 may be substantially similar to the block 204 , described above with reference to the method 200 of FIG. 2 .
- a gate structure 108 is disposed on the substrate 102 .
- the gate structure 108 is disposed on the fin 104 .
- the gate structure 108 traverses the fin 104 , separating a source region from a drain region and defining a channel region.
- the fin 104 is illustrated as including source/drain regions 302 and a channel region 304 .
- the gate structure 108 may be substantially similar to as discussed above with reference to the gate structure 108 of the semiconductor device 100 of FIG. 1 and/or the semiconductor device 300 of FIG. 3 .
- the method 900 then proceeds to block 906 where spacer elements are formed on the substrate.
- the spacer elements may abut one or more sidewalls of the gate structure, described above with reference to block 904 of the method 900 .
- the spacer elements may include silicon nitride, silicon oxide, silicon oxynitride, and/or other suitable dielectric.
- the spacer elements may be formed using suitable deposition and etching techniques.
- Block 906 may be substantially similar to block 206 , described above with reference to the method 200 of FIG. 2 . Referring to the example of FIG. 11 , sidewall spacers 402 are disposed abutting the gate structure 108 .
- one or more processes may be performed such as doping processes (e.g., defining the extension or low-dose drain region of the semiconductor device).
- a recess is etched in the fin at the source and/or drain regions.
- the recess may be etched using suitable etching technology such as dry etching, plasma etching, wet etching, and the like.
- one or more photolithography processes are used to form masking elements such that the remaining regions of the substrate are protected from the etching process.
- Block 908 may be substantially similar to block 208 of the method 200 , described above with reference to FIG. 2 .
- a recess 502 is etched in the fin at the source/drain region.
- the recess 502 has a depth D 2 that is within 10 nm (+/ ⁇ ) of the fin 104 height H 2 .
- the fin 104 height H 2 may be between approximately 15 nm and approximately 40 nm.
- the method 900 then proceeds to block 910 where an offset liner layer is formed.
- the offset liner layer may be a suitable dielectric composition. Exemplary materials include silicon oxide, silicon nitride, silicon oxynitride, and/or other dielectrics.
- the offset liner layer may be formed by chemical vapor deposition, oxidation, and/or other suitable formation methods.
- the offset liner layer may be between approximately 5 nm and approximately 20 nm in thickness.
- the offset liner layer is deposited as a conformal coating overlying the substrate (e.g., including the gate structures).
- the offset liner layer is formed by a thermal oxidation process and is formed on the walls of the recess, described above with reference to block 908 .
- the offset liner layer may not be formed on the exposed surfaces of the gate structure (and/or spacer elements), described above with reference to block 904 (and block 906 ).
- an offset liner layer 1302 is formed on the substrate 102 in the recess 502 .
- the offset liner layer 1302 is illustrated as a conformal layer, however, other embodiments are possible including, for example, a liner layer that is grown on the exposed portions of the fin 104 (e.g., the recess 502 walls).
- the method 900 then proceeds to block 912 where the offset liner layer is etched.
- the offset liner layer may be etched using suitable etching processes such as, dry etch, plasma etch, wet etch, and/or other suitable processes.
- one or more photolithography processes define the region to be etched using suitable masking elements.
- the offset liner layer may be etched such that it is removed from a bottom portion of the recess, while remaining on the sidewalls of the recess. Referring to the example of FIG. 14 , the offset liner layer 1302 (see FIG. 13 ) has been etched to form etched offset liner 1402 .
- the method 900 then proceeds to block 914 where a first portion of an epitaxial region is grown on the substrate.
- the first portion of the epitaxial region is grown in the recessed region of the fin.
- the epitaxial region includes a first and second portion (as discussed in block 916 ), which may be grown in the same or different epitaxy processes and include the same or different epitaxial compositions.
- the growth processes described in block 914 and 916 may be performed in a single epitaxial growth process. For example, as illustrated in the embodiment of FIG. 17 .
- the first portion of epitaxial region may be grown such that it extends from the exposed bottom portion of the recess and provides an interface with the etched offset liner, described above with reference to block 912 .
- a first portion of an epitaxial region 1502 is illustrated.
- the first portion 1502 is disposed on the bottom region of the recess 502 , where it contacts the semiconductor material of the fin 104 .
- the sides of the first portion 1502 interface the etched offset liner 1402 .
- An angle 1504 is provided between the offset liner 1402 and the first portion 1502 .
- the angle 1504 may be less than approximately 90 degrees.
- the first portion of the epitaxial region may be grown by solid-phase epitaxy (SPE).
- SPE solid-phase epitaxy
- the SPE process may convert an amorphous region of semiconductor material to crystalline structure to form the epitaxial region.
- other epitaxial growth processes may be used such as vapor-phase epitaxy.
- the epitaxial region may include silicon, germanium, gallium arsenide, gallium nitride, aluminum gallium indium phosphide, silicon germanium, silicon carbide, and/or other possible compositions.
- impurities are added to the epitaxial layer during the growth (e.g., in-situ doping).
- Exemplary dopants include arsenic, phosphorous, antimony, boron, boron di-fluoride, and/or other possible impurities.
- block 916 and block 914 may be provided in a single epitaxial growth process.
- block 914 and block 916 may include two distinct epitaxial growth processes, for example, separated by one or more processes.
- a second portion of the epitaxial region is formed during the same growth process.
- the epitaxial process described above may continue to from a second epitaxial region overlying the first epitaxial region.
- the etched offset liner remains on the substrate.
- a second portion 1602 of the epitaxial region is disposed on the first portion of the epitaxial region 1502 .
- the first portion 1502 and the second portion 1602 may include the same composition (e.g., silicon, silicon germanium, etc). In other embodiments, the first portion 1502 and the second portion 1602 may include a different composition or doping profiles.
- the epitaxial region as formed may be strained.
- stress may be caused by the dislocations present in forming second portion of the epitaxial region with a profile defined by a less than 90 degree angle (e.g., angle 1504 ).
- the dislocations may result from the presence of the etched offset liner defining the profile.
- These dislocations may provide for a stress in the as-grown epitaxy region (e.g., a tensile stress).
- the stress/strain is denoted as 1604 . It is noted that the epitaxial region including the first portion 1502 and the second portion 1602 provides a symmetrical stress to the gate structures 108 .
- each gate structure 108 will have a channel region that has symmetrical strain due to the epitaxial regions grown on each side (e.g., source/drain region 302 ) of the gate structure 108 .
- This may allow for a symmetrical stress/strain (e.g., tensile stress) to be provided in the channel region 304 underlying the gate structure 108 .
- the second portion 1602 (of the epitaxial region) has a crescent shape.
- the portion 1602 has a top surface (e.g., lying at or above the fin 104 surface) and a bottom surface which interfaces with the first portion of the epitaxy region 1502 (and the etched offset liner 1402 ).
- the bottom surface has a concave shape.
- the second portion 1602 extends to two terminal end points defined by the first portion 1502 and the etched offset liner 1402 .
- the etched offset liner is removed from the substrate.
- the etched offset liner may be removed using wet etch, dry etch, plasma etch, and/or other suitable stripping processes. Referring to the example of FIG. 17 , the etched offset liner 1402 has been removed from the substrate 102 .
- a second portion of the epitaxial region is formed.
- the second portion of the epitaxial region may be grown by solid-phase epitaxy (SPE).
- SPE solid-phase epitaxy
- the SPE process may convert an amorphous region of semiconductor material to crystalline structure to form the epitaxial region.
- other epitaxial growth processes may be used such as vapor-phase epitaxy.
- the epitaxial region may include silicon, germanium, gallium arsenide, gallium nitride, aluminum gallium indium phosphide, silicon germanium, silicon carbide, and/or other possible compositions.
- impurities are added to the epitaxial layer during the growth (e.g., in-situ doping). Exemplary dopants include arsenic, phosphorous, antimony, boron, boron di-fluoride, and/or other possible impurities.
- a second portion 1702 of the epitaxial region is disposed on the first portion of the epitaxial region 1502 .
- the first portion 1502 and the second portion 1702 may include the same composition (e.g., silicon, silicon germanium, etc). In other embodiments, the first portion 1502 and the second portion 1702 may include different compositions and/or different doping profiles.
- the epitaxial region as formed may be strained as caused by the dislocations present.
- the dislocations may result from the presence of the etched offset liner and the profile (opening) defined by the offset liner (e.g., angle 1504 of FIG. 15 ). These dislocations may provide for a stress in the as-grown epitaxy region (e.g., a tensile stress). Referring to the example of FIG. 17 , the stress/strain is denoted as 1704 . It is noted that the epitaxial region including the first portion 1502 and the second portion 1702 provides a symmetrical stress to the gate structures 108 .
- each gate structure 108 will have a channel region that has symmetrical strain due to the epitaxial regions grown on each side (e.g., source/drain 302 ). This may allow for a symmetrical stress/strain (e.g., tensile stress) to be provided in the channel region 304 underlying the gate structure 108 .
- a symmetrical stress/strain e.g., tensile stress
- the second portion 1702 (of the epitaxial region) has a crescent shape.
- the portion 1702 has a top surface (e.g., lying at or above the fin 104 surface) and a bottom surface which interfaces with the first portion of the epitaxy region 1502 .
- the bottom surface has a concave shape.
- the second portion 1702 extends to two terminal end points defined by the first portion 1502 and the fin 104 .
- the method 900 allows for stress to be provided in the epitaxial region including the first portion 1502 and the second portion 1702 or 1602 without the additional deposition of an amorphous-silicon or stress memorization film as part of a “stress memorization technique” (SMT) to form dislocations.
- SMT stress memorization technique
- Block 918 may be substantially similar to block 214 , described above with reference to the method 200 of FIG. 2 .
- block 914 is omitted (e.g., the source/drain region may be doped in-situ with the epitaxial growth.)
- the implantation may include introducing n-type or p-type dopants. Exemplary dopants include arsenic, phosphorous, antimony, boron, boron di-fluoride, and/or other possible impurities. Referring to the example of FIG. 18 , a junction implant 802 is illustrated.
- the semiconductor device 1000 and the method 900 may include further CMOS or MOS technology processing to form various features known in the art.
- the method 900 may proceed to form main spacers, for example, prior to the junction implant described in block 918 above.
- Other exemplary processes that may be performed include the formation of contact features, such as silicide regions, may also be formed.
- the contact features may be coupled to the gate structures 108 and/or the second portion of the epitaxial regions 1602 / 1702 .
- the contact features include silicide materials, such as nickel silicide (NiSi), nickel-platinum silicide (NiPtSi), nickel-platinum-germanium silicide (NiPtGeSi), nickel-germanium silicide (NiGeSi), ytterbium silicide (YbSi), platinum silicide (PtSi), iridium silicide (IrSi), erbium silicide (ErSi), cobalt silicide (CoSi), other suitable conductive materials, and/or combinations thereof.
- silicide materials such as nickel silicide (NiSi), nickel-platinum silicide (NiPtSi), nickel-platinum-germanium silicide (NiPtGeSi), nickel-germanium silicide (NiGeSi), ytterbium silicide (YbSi), platinum silicide (PtSi), iridium silicide (I
- the contact features can be formed by a process that includes depositing a metal layer, annealing the metal layer such that the metal layer is able to react with silicon to form silicide, and then removing the non-reacted metal layer.
- An inter-level dielectric (ILD) layer can further be formed on the substrate 102 and a chemical mechanical polishing (CMP) process is further applied to the substrate to planarize the substrate.
- CMP chemical mechanical polishing
- a contact etch stop layer (CESL) may be formed on top of the gate structure 102 before forming the ILD layer.
- the gate structure 108 remains in the final device (e.g., polysilicon).
- a gate replacement process (or gate last process) is performed, where the gate structure 108 , or portions thereof, is replaced with a metal gate.
- a metal gate may replace the gate layer (i.e., polysilicon gate layer) of the gate structure 108 .
- the metal gate includes liner layers, work function layers, conductive layers, metal gate layers, fill layers, other suitable layers, and/or combinations thereof.
- the various layers include any suitable material, such as aluminum, copper, tungsten, titanium, tantalum, tantalum aluminum, tantalum aluminum nitride, titanium nitride, tantalum nitride, nickel silicide, cobalt silicide, silver, TaC, TaSiN, TaCN, TiAl, TiAlN, WN, metal alloys, other suitable materials, and/or combinations thereof.
- the CMP process on the ILD layer is continued to expose a top surface of the gate structure 108 , and an etching process is performed to remove the gate structure 108 or portions thereof, thereby forming trenches.
- the trench is then filled with a proper work function metal (e.g., p-type work function metal or n-type work function metal).
- Subsequent processing may further form various contacts/vias/lines and multilayer interconnect features (e.g., metal layers and interlayer dielectrics) on the substrate 102 , configured to connect the various features or structures of the semiconductor device 1000 .
- the additional features may provide electrical interconnection to the device.
- a multilayer interconnection includes vertical interconnects, such as conventional vias or contacts, and horizontal interconnects, such as metal lines.
- the various interconnection features may implement various conductive materials including copper, tungsten, and/or silicide.
- a damascene and/or dual damascene process is used to form a conductive (e.g., copper) related multilayer interconnection structure.
- FIG. 19 illustrated is a flow chart of a method 1900 of semiconductor fabrication according to one or more aspects of the present disclosure.
- the method 1900 may be implemented to increase a stress or stain provided in one or more regions of a semiconductor device such as source/drain region of a field effect transistor (FET).
- FET field effect transistor
- the method 1900 may be implemented to form a multi-gate fin-type transistor or finFET device.
- the method 1900 may be implemented to form a planar transistor.
- FIGS. 20-24 are cross-sectional views of an embodiment of a semiconductor device 2000 fabricated according to steps the method 1900 of FIG. 19 . It should be understood that FIGS. 20-24 and the device 2000 are representative only and not intended to be limiting.
- the method 1900 includes steps having features of a complementary metal-oxide-semiconductor (CMOS) technology process flow and thus, are only described briefly herein. Additional steps may be performed before, after and/or during the method 900 . Similarly, one may recognize other portions of a device that may benefit from the methods described herein. It is also understood that parts of the semiconductor device 1000 may be fabricated by CMOS technology and thus, some processes are only described briefly herein. Further, the semiconductor device 2000 may include various other devices and features, such as additional transistors, bipolar junction transistors, resistors, capacitors, diodes, fuses, etc., but is simplified for a better understanding of the inventive concepts of the present disclosure. The semiconductor device 2000 may include a plurality of devices interconnected.
- CMOS complementary metal-oxide-semiconductor
- Portions of the method 1900 , and/or the device 2000 may be substantially similar to the method 200 and device 300 , described above, and/or the method 900 and the device 1000 , except as discussed herein. Thus, various steps in the method 1900 and/or features in the device 2000 will refer to the descriptions above with respect to the method 200 and the device 300 and/or the method 900 and the device 1000 .
- the method 1900 begins at block 1902 where a semiconductor substrate is provided.
- the semiconductor substrate may be substantially similar to as discussed above with reference to the semiconductor substrate 102 of the semiconductor device 100 , described with reference to FIG. 1 .
- Block 1902 may be substantially similar to block 202 , discussed above with reference to the method 200 , described with reference to FIG. 2 and/or substantially similar to block 902 , discussed above with reference to the method 900 , described with reference to FIG. 9 .
- a semiconductor device 2000 includes a substrate 102 having a fin 104 .
- the semiconductor device 2000 may be substantially similar to the semiconductor device 100 , described above with reference to FIG. 1 , the device 300 , described above with reference to FIG. 3 , and/or the device 1000 , described above with reference to FIG. 10 . It is noted that the semiconductor device 2000 illustrated in FIG. 20 is provided in a view along the axis 114 (e.g., along a fin from source region to drain region).
- the method 1900 then proceeds to block 1904 where a gate structure is formed on the substrate.
- the gate structure is formed on and/or around a fin extending from the substrate.
- the block 1904 may be substantially similar to the block 204 , described above with reference to the method 200 of FIG. 2 and/or may be substantially similar to the block 904 , described above with reference to the method 900 of FIG. 9 .
- a gate structure 108 is disposed on the substrate 102 .
- the gate structure 108 is disposed on the fin 104 .
- the gate structure 108 traverses the fin 104 , separating a source region from a drain region and defining a channel region.
- the fin 104 is illustrated as including source/drain regions 302 and channel region 306 .
- the gate structure 108 may be substantially similar to as discussed above with reference to the gate structure 108 of the semiconductor device 100 of FIG. 1 , the semiconductor device 300 of FIG. 3 , and/or the semiconductor device 1000 of FIG. 10 .
- the method 1900 then proceeds to block 1906 where spacer elements are formed on the substrate.
- the spacer elements may abut one or more sidewalls of the gate structure, described above with reference to block 1904 of the method 1900 .
- Block 1906 may be substantially similar to block 206 , described above with reference to the method 200 of FIG. 2 and/or substantially similar to block 906 , described above with reference to the method 900 of FIG. 9 .
- sidewall spacers 402 are disposed abutting the gate structure 108 .
- one or more processes may be performed such as doping processes (e.g., defining the extension or low-dose drain region of the semiconductor device).
- a recess is etched in the fin at the source and/or drain regions.
- the recess may be etched using suitable etching technology such as dry etching, plasma etching and/or other suitable processes.
- the recess may be formed such that it has corners defined by an angle of less than approximately 90 degrees.
- a recess 2202 is etched in the fin at the source/drain region.
- the recess 2202 includes a profile having an angle 2204 .
- the angle 2204 is less than approximately 90 degrees.
- the fin 104 has a height H 3 between approximately 15 nm and approximately 40 nm.
- the recess 2202 has a depth D 3 that is within +/ ⁇ 10 nm of the height H 3 of the fin 104 .
- the method 1900 then proceeds to block 1910 where an epitaxial region is grown on the substrate.
- the epitaxial region is grown in the recessed region of the fin.
- the epitaxial region may be grown such that it extends from the exposed bottom portion of the recess and substantially and/or completely fills the recess. Referring to the example of FIG. 23 , an epitaxial region 2302 is illustrated.
- the epitaxial region 2302 may be referred to as having a crescent shape.
- the epitaxial region 2302 has a top surface (e.g., lying at (or above) the fin 104 surface) and a bottom surface which interfaces with fin 104 .
- the bottom surface has a concave shape.
- the epitaxial region 2302 extends to two terminal end points defined by the etched recess in the fin 104 .
- the epitaxial region may be grown by solid-phase epitaxy (SPE).
- SPE solid-phase epitaxy
- the SPE process may convert an amorphous region of semiconductor material to crystalline structure to form the epitaxial region.
- other epitaxial growth processes may be used such as vapor-phase epitaxy.
- the epitaxial region may include silicon, germanium, gallium arsenide, gallium nitride, aluminum gallium indium phosphide, silicon germanium, silicon carbide, and/or other possible compositions.
- impurities are added to the epitaxial layer during the growth (e.g., in-situ doping).
- Exemplary dopants include arsenic, phosphorous, antimony, boron, boron di-fluoride, and/or other possible impurities.
- the epitaxial region as formed may be strained as caused by the dislocations present.
- the dislocations may result from the presence the profile of the recess in the fin. These dislocations may provide for a stress in the as-grown epitaxy region (e.g., a tensile stress).
- the stress/strain is denoted as 2304 .
- the epitaxial region 2302 provides a symmetrical stress to the gate structures 108 .
- each gate structure 108 will have a channel region that has symmetrical strain due to the epitaxial regions grown on each side (e.g., source/drain 302 ) of the gate structure 108 . This may allow for a symmetrical stress/strain (e.g., tensile stress) to be provided in the channel region 304 underlying the gate structure 108 .
- the method 1900 allows for stress to be provided in the epitaxial region 2302 without the additional deposition of an amorphous-silicon or stress memorization film as part of a “stress memorization technique” (SMT) to form dislocations.
- SMT stress memorization technique
- Block 1912 may be substantially similar to block 214 , described above with reference to the method 200 of FIG. 2 , and/or block 918 of the method 900 described in FIG. 9 .
- block 1914 is omitted (e.g., the source/drain region may be doped in-situ with the epitaxial growth.)
- the implantation may include introducing n-type or p-type dopants. Exemplary dopants include arsenic, phosphorous, antimony, boron, boron di-fluoride, and/or other possible impurities. Referring to the example of FIG. 24 , a junction implant 802 is illustrated.
- the semiconductor device 2000 and the method 1900 may include further CMOS or MOS technology processing to form various features known in the art.
- the method 1900 may proceed to form main spacers, for example, prior to the junction implant described in block 1912 above.
- Other exemplary processes that may be performed include the formation of contact features, such as silicide regions, may also be formed.
- the contact features may be coupled to the gate structures 108 and/or the second portion of the epitaxial region 2302 .
- the contact features include silicide materials, such as nickel silicide (NiSi), nickel-platinum silicide (NiPtSi), nickel-platinum-germanium silicide (NiPtGeSi), nickel-germanium silicide (NiGeSi), ytterbium silicide (YbSi), platinum silicide (PtSi), iridium silicide (IrSi), erbium silicide (ErSi), cobalt silicide (CoSi), other suitable conductive materials, and/or combinations thereof.
- silicide materials such as nickel silicide (NiSi), nickel-platinum silicide (NiPtSi), nickel-platinum-germanium silicide (NiPtGeSi), nickel-germanium silicide (NiGeSi), ytterbium silicide (YbSi), platinum silicide (PtSi), iridium silicide (I
- the contact features can be formed by a process that includes depositing a metal layer, annealing the metal layer such that the metal layer is able to react with silicon to form silicide, and then removing the non-reacted metal layer.
- An inter-level dielectric (ILD) layer can further be formed on the substrate 102 and a chemical mechanical polishing (CMP) process is further applied to the substrate to planarize the substrate.
- CMP chemical mechanical polishing
- a contact etch stop layer (CESL) may be formed on top of the gate structure 108 before forming the ILD layer.
- the gate structure 108 remains in the final device (e.g., polysilicon).
- a gate replacement process (or gate last process) is performed, where the gate structure 108 , or portions thereof, is replaced with a metal gate.
- a metal gate may replace the gate layer (i.e., polysilicon gate layer) of the gate structure 108 .
- the metal gate includes liner layers, work function layers, conductive layers, metal gate layers, fill layers, other suitable layers, and/or combinations thereof.
- the various layers include any suitable material, such as aluminum, copper, tungsten, titanium, tantalum, tantalum aluminum, tantalum aluminum nitride, titanium nitride, tantalum nitride, nickel silicide, cobalt silicide, silver, TaC, TaSiN, TaCN, TiAl, TiAlN, WN, metal alloys, other suitable materials, and/or combinations thereof.
- the CMP process on the ILD layer is continued to expose a top surface of the gate structure 108 , and an etching process is performed to remove the gate structure 108 or portions thereof, thereby forming trenches.
- the trench is then filled with a proper work function metal (e.g., p-type work function metal or n-type work function metal).
- Subsequent processing may further form various contacts/vias/lines and multilayer interconnect features (e.g., metal layers and interlayer dielectrics) on the substrate 102 , configured to connect the various features or structures of the semiconductor device 1000 .
- the additional features may provide electrical interconnection to the device.
- a multilayer interconnection includes vertical interconnects, such as conventional vias or contacts, and horizontal interconnects, such as metal lines.
- the various interconnection features may implement various conductive materials including copper, tungsten, and/or silicide.
- a damascene and/or dual damascene process is used to form a conductive (e.g., copper) related multilayer interconnection structure.
- the methods and devices disclosed herein provide for a strained region of a device.
- the methods and devices provide for a strained source/drain region of the device.
- the methods and devices provide for the strain by introducing dislocations into an epitaxially grown region through altering of the sidewalls of an etched recess in which the epitaxy is grown.
- the altering may include performing a treatment on the sidewalls, such as a thermal, ion implantation or plasma treatment, formation of an offset liner layer on the sidewalls thus, changing the profile of the opening in which the epitaxy is grown, and/or providing profile of the etched recess that includes a “corner” of less than approximately 90 degrees.
- a method includes providing a substrate having a fin and forming a gate structure over the fin.
- a recess in the fin adjacent the gate structure e.g., adjacent a channel region of the fin.
- the sidewall of the recess may be altered after or during the formation of the recess.
- An epitaxial region is then grown in the recess.
- the epitaxial region interfaces the altered sidewall of the recess and is a strained epitaxial region.
- Exemplary alterations of the recess include treatment of the sidewalls of the recess, formation of a layer on the sidewalls of the recess, and/or providing a profile of the recess that includes an angled corner less than 90 degrees.
Landscapes
- Engineering & Computer Science (AREA)
- Microelectronics & Electronic Packaging (AREA)
- Power Engineering (AREA)
- Physics & Mathematics (AREA)
- Computer Hardware Design (AREA)
- General Physics & Mathematics (AREA)
- Condensed Matter Physics & Semiconductors (AREA)
- Manufacturing & Machinery (AREA)
- Ceramic Engineering (AREA)
- Chemical & Material Sciences (AREA)
- Crystallography & Structural Chemistry (AREA)
- High Energy & Nuclear Physics (AREA)
- Health & Medical Sciences (AREA)
- Toxicology (AREA)
- Chemical Kinetics & Catalysis (AREA)
- General Chemical & Material Sciences (AREA)
- Insulated Gate Type Field-Effect Transistor (AREA)
- Recrystallisation Techniques (AREA)
Abstract
Description
Claims (16)
Priority Applications (6)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US13/411,214 US9263342B2 (en) | 2012-03-02 | 2012-03-02 | Semiconductor device having a strained region |
SG2012024352A SG193060A1 (en) | 2012-03-02 | 2012-04-03 | Semiconductor device having a strained region |
KR1020120095851A KR101393781B1 (en) | 2012-03-02 | 2012-08-30 | Semiconductor device having a strained region |
TW101132290A TWI473174B (en) | 2012-03-02 | 2012-09-05 | Method for fabricating semiconductor, semiconductor device and method for fabricating the same |
CN201210419068.4A CN103295963B (en) | 2012-03-02 | 2012-10-26 | There is the semiconductor device of strain regions |
US15/043,153 US9997616B2 (en) | 2012-03-02 | 2016-02-12 | Semiconductor device having a strained region |
Applications Claiming Priority (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US13/411,214 US9263342B2 (en) | 2012-03-02 | 2012-03-02 | Semiconductor device having a strained region |
Related Child Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US15/043,153 Division US9997616B2 (en) | 2012-03-02 | 2016-02-12 | Semiconductor device having a strained region |
Publications (2)
Publication Number | Publication Date |
---|---|
US20130228862A1 US20130228862A1 (en) | 2013-09-05 |
US9263342B2 true US9263342B2 (en) | 2016-02-16 |
Family
ID=49042345
Family Applications (2)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US13/411,214 Active US9263342B2 (en) | 2012-03-02 | 2012-03-02 | Semiconductor device having a strained region |
US15/043,153 Active US9997616B2 (en) | 2012-03-02 | 2016-02-12 | Semiconductor device having a strained region |
Family Applications After (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US15/043,153 Active US9997616B2 (en) | 2012-03-02 | 2016-02-12 | Semiconductor device having a strained region |
Country Status (5)
Country | Link |
---|---|
US (2) | US9263342B2 (en) |
KR (1) | KR101393781B1 (en) |
CN (1) | CN103295963B (en) |
SG (1) | SG193060A1 (en) |
TW (1) | TWI473174B (en) |
Cited By (8)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US20170110327A1 (en) * | 2015-10-14 | 2017-04-20 | Samsung Electronics Co., Ltd. | Method of fabricating semiconductor device |
US9685534B2 (en) | 2014-07-16 | 2017-06-20 | Taiwan Semiconductor Manufacturing Company, Ltd. | Method for semiconductor device fabrication |
US9893187B2 (en) | 2016-05-24 | 2018-02-13 | Samsung Electronics Co., Ltd. | Sacrificial non-epitaxial gate stressors |
US9899497B2 (en) | 2015-12-03 | 2018-02-20 | Samsung Electronics Co., Ltd. | Method of fabricating semiconductor device |
US9941405B2 (en) | 2016-03-21 | 2018-04-10 | Samsung Electronics Co., Ltd. | Nanosheet and nanowire devices having source/drain stressors and methods of manufacturing the same |
US20190157425A1 (en) * | 2017-11-22 | 2019-05-23 | Semiconductor Manufacturing International (Shanghai) Corporation | Semiconductor device and fabrication method thereof |
US10529803B2 (en) | 2016-01-04 | 2020-01-07 | Taiwan Semiconductor Manufacturing Co., Ltd. | Semiconductor device with epitaxial source/drain |
US10749029B2 (en) | 2015-08-21 | 2020-08-18 | Taiwan Semiconductor Manufacturing Co., Ltd. | Semiconductor device and manufacturing method thereof |
Families Citing this family (42)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US8847293B2 (en) | 2012-03-02 | 2014-09-30 | Taiwan Semiconductor Manufacturing Company, Ltd. | Gate structure for semiconductor device |
US20130237026A1 (en) | 2012-03-09 | 2013-09-12 | Taiwan Semiconductor Manufacturing Company, Ltd., ("Tsmc") | Finfet device having a strained region |
US8759194B2 (en) * | 2012-04-25 | 2014-06-24 | International Business Machines Corporation | Device structures compatible with fin-type field-effect transistor technologies |
US8872228B2 (en) * | 2012-05-11 | 2014-10-28 | Taiwan Semiconductor Manufacturing Company, Ltd. | Strained-channel semiconductor device fabrication |
US9620502B2 (en) * | 2013-04-10 | 2017-04-11 | Samsung Electronics Co., Ltd. | Semiconductor device including an extended impurity region |
CN104241366B (en) * | 2013-06-07 | 2017-06-13 | 台湾积体电路制造股份有限公司 | Dislocation in the source area and drain region of FinFET is formed |
US9293534B2 (en) | 2014-03-21 | 2016-03-22 | Taiwan Semiconductor Manufacturing Company, Ltd. | Formation of dislocations in source and drain regions of FinFET devices |
US8765546B1 (en) * | 2013-06-24 | 2014-07-01 | United Microelectronics Corp. | Method for fabricating fin-shaped field-effect transistor |
CN105493254B (en) | 2013-09-26 | 2020-12-29 | 英特尔公司 | Method of forming dislocation enhanced strain in NMOS structures |
CN104576378B (en) * | 2013-10-13 | 2017-12-12 | 中国科学院微电子研究所 | MOSFET structure and manufacturing method thereof |
US9553149B2 (en) | 2013-11-08 | 2017-01-24 | Taiwan Semiconductor Manufacturing Company Limited | Semiconductor device with a strained region and method of making |
US9214514B2 (en) * | 2013-11-14 | 2015-12-15 | Taiwan Semiconductor Manufacturing Co., Ltd. | Mechanisms for forming semiconductor device having stable dislocation profile |
CN104752178A (en) * | 2013-12-30 | 2015-07-01 | 中芯国际集成电路制造(上海)有限公司 | Semiconductor device fabrication method |
KR102178831B1 (en) | 2014-03-13 | 2020-11-13 | 삼성전자 주식회사 | Method of forming semiconductor device having stressor and related device |
KR102171023B1 (en) | 2014-07-21 | 2020-10-29 | 삼성전자주식회사 | Method of fabricating semiconductor devices |
KR102259080B1 (en) | 2014-09-23 | 2021-06-03 | 삼성전자주식회사 | Semiconductor device and method of manufacturing the same |
KR102230198B1 (en) | 2014-09-23 | 2021-03-19 | 삼성전자주식회사 | Semiconductor device and method for manufacturing the same |
US9450093B2 (en) * | 2014-10-15 | 2016-09-20 | Taiwan Semiconductor Manufacturing Company Ltd. | Semiconductor device structure and manufacturing method thereof |
US9093477B1 (en) * | 2014-11-09 | 2015-07-28 | United Microelectronics Corp. | Implantation processing step for a recess in finFET |
US9385191B2 (en) * | 2014-11-20 | 2016-07-05 | United Microelectronics Corporation | FINFET structure |
US9324623B1 (en) * | 2014-11-26 | 2016-04-26 | Samsung Electronics Co., Ltd. | Method of manufacturing semiconductor device having active fins |
US9431534B2 (en) | 2014-12-02 | 2016-08-30 | Globalfoundries Inc. | Asymmetric field effect transistor cap layer |
TWI636574B (en) * | 2014-12-03 | 2018-09-21 | 聯華電子股份有限公司 | Semiconductor structure |
US9570557B2 (en) * | 2015-04-29 | 2017-02-14 | Taiwan Semiconductor Manufacturing Co., Ltd. | Tilt implantation for STI formation in FinFET structures |
KR102443803B1 (en) * | 2016-01-22 | 2022-09-16 | 삼성전자주식회사 | Semiconductor device and method for fabricating the same |
US9679978B2 (en) | 2015-09-24 | 2017-06-13 | Samsung Electronics Co., Ltd. | Semiconductor device and method for fabricating the same |
US10020304B2 (en) * | 2015-11-16 | 2018-07-10 | Taiwan Semiconductor Manufacturing Co., Ltd. | Fin field effect transistor, semiconductor device and fabricating method thereof |
US11257929B2 (en) | 2015-12-18 | 2022-02-22 | Intel Corporation | Stacked transistors |
US10157742B2 (en) * | 2015-12-31 | 2018-12-18 | Taiwan Semiconductor Manufacturing Co., Ltd. | Method for mandrel and spacer patterning |
US10062688B2 (en) * | 2016-01-04 | 2018-08-28 | Taiwan Semiconductor Manufacturing Co., Ltd. | Semiconductor device with epitaxial source/drain |
US10249502B2 (en) * | 2016-01-22 | 2019-04-02 | International Business Machines Corporation | Low resistance source drain contact formation with trench metastable alloys and laser annealing |
US10205025B2 (en) * | 2016-03-11 | 2019-02-12 | Samsung Electronics Co., Ltd. | Methods to achieve strained channel finFET devices |
US10141443B2 (en) * | 2016-03-24 | 2018-11-27 | Taiwan Semiconductor Manufacturing Co., Ltd. | Semiconductor devices FinFET devices with optimized strained-sourece-drain recess profiles and methods of forming the same |
US10468501B2 (en) | 2017-09-29 | 2019-11-05 | Taiwan Semiconductor Manufacturing Company, Ltd. | Gap-filling germanium through selective bottom-up growth |
DE102018100114B4 (en) * | 2017-11-15 | 2020-07-23 | Taiwan Semiconductor Manufacturing Co., Ltd. | SEMICONDUCTOR DEVICE AND METHOD FOR THEIR PRODUCTION |
US10756204B2 (en) * | 2017-11-30 | 2020-08-25 | Intel Corporation | Fin trim isolation with single gate spacing for advanced integrated circuit structure fabrication |
CN110246803A (en) * | 2018-03-08 | 2019-09-17 | 联华电子股份有限公司 | Semiconductor element and preparation method thereof |
CN110459507B (en) | 2018-05-07 | 2020-12-01 | 联华电子股份有限公司 | Method for forming semiconductor memory device |
CN110571195B (en) * | 2018-06-05 | 2021-12-21 | 中芯国际集成电路制造(上海)有限公司 | SRAM (static random Access memory), manufacturing method thereof and electronic device |
US10840152B2 (en) | 2018-09-27 | 2020-11-17 | Taiwan Semiconductor Manufacturing Co., Ltd. | Semiconductor device and manufacturing method thereof |
US10840145B2 (en) * | 2019-02-28 | 2020-11-17 | International Business Machines Corporation | Vertical field-effect transistor devices with non-uniform thickness bottom spacers |
CN115411108A (en) * | 2021-05-28 | 2022-11-29 | 联华电子股份有限公司 | Method for cutting fin-shaped structure |
Citations (38)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US20050029601A1 (en) * | 2003-08-04 | 2005-02-10 | International Business Machines Corporation | Structure and method of making strained semiconductor cmos transistors having lattice-mismatched source and drain regions |
US20050156202A1 (en) * | 2004-01-17 | 2005-07-21 | Hwa-Sung Rhee | At least penta-sided-channel type of FinFET transistor |
US20060063332A1 (en) * | 2004-09-23 | 2006-03-23 | Brian Doyle | U-gate transistors and methods of fabrication |
US20060202266A1 (en) * | 2005-03-14 | 2006-09-14 | Marko Radosavljevic | Field effect transistor with metal source/drain regions |
US20070026593A1 (en) * | 2005-07-29 | 2007-02-01 | Freescale Semiconductor, Inc. | Diffusion barrier for nickel silicides in a semiconductor fabrication process |
US20070145487A1 (en) * | 2005-12-27 | 2007-06-28 | Intel Corporation | Multigate device with recessed strain regions |
US20080048262A1 (en) * | 2006-08-22 | 2008-02-28 | Samsung Electronics Co., Ltd | Fin field effect transistor and method of forming the same |
US20080079094A1 (en) * | 2006-09-29 | 2008-04-03 | Been-Yih Jin | Methods for inducing strain in non-planar transistor structures |
US20080111199A1 (en) * | 2006-11-15 | 2008-05-15 | Kim Suk-Pil | Semiconductor device having a pair of fins and method of manufacturing the same |
US20080265321A1 (en) * | 2007-04-27 | 2008-10-30 | Chen-Hua Yu | Fin Field-Effect Transistors |
US20080283906A1 (en) * | 2007-05-14 | 2008-11-20 | Bohr Mark T | Semiconductor device having tipless epitaxial source/drain regions |
US20090039361A1 (en) * | 2005-05-17 | 2009-02-12 | Amberwave Systems Corporation | Lattice-mismatched semiconductor structures with reduced dislocation defect densities and related methods for device fabrication |
US20090075029A1 (en) * | 2007-09-19 | 2009-03-19 | Asm America, Inc. | Stressor for engineered strain on channel |
US20090101942A1 (en) * | 2007-10-17 | 2009-04-23 | International Business Machines Corporation | Planar field effect transistor structure and method |
US20090159938A1 (en) * | 2006-01-05 | 2009-06-25 | Nxp B.V. | Method of manufacturing a semiconductor device and semiconductor device obtained with such a method |
US20090242944A1 (en) | 2008-03-31 | 2009-10-01 | Da Zhang | Method of forming a semiconductor device using stress memorization |
US7618866B2 (en) * | 2006-06-09 | 2009-11-17 | International Business Machines Corporation | Structure and method to form multilayer embedded stressors |
US20090309133A1 (en) * | 2008-06-13 | 2009-12-17 | Takayuki Ito | Manufacturing method for semiconductor device and semiconductor device |
US20090321828A1 (en) * | 2008-06-26 | 2009-12-31 | International Business Machines Corporation | Structures, fabrication methods, design structures for strained fin field effect transistors (finfets) |
US20100093147A1 (en) * | 2008-10-14 | 2010-04-15 | Chin-I Liao | Method for forming a semiconductor device |
US20100252862A1 (en) * | 2009-04-01 | 2010-10-07 | Chih-Hsin Ko | Source/Drain Engineering of Devices with High-Mobility Channels |
US7834399B2 (en) | 2007-06-05 | 2010-11-16 | International Business Machines Corporation | Dual stress memorization technique for CMOS application |
US20100308379A1 (en) * | 2009-06-03 | 2010-12-09 | Taiwan Semiconductor Manufacturing Company, Ltd. | Methods for forming a transistor with a strained channel |
US20110024837A1 (en) * | 2009-07-31 | 2011-02-03 | Kyung-Doo Kang | Semiconductor device and method for fabricating the same |
US20110084336A1 (en) * | 2009-10-09 | 2011-04-14 | Globalfoundries Inc. | Semiconductor device with stressed fin sections, and related fabrication methods |
US20110117732A1 (en) * | 2009-11-17 | 2011-05-19 | Asm America, Inc. | Cyclical epitaxial deposition and etch |
US20110147842A1 (en) * | 2009-12-23 | 2011-06-23 | Annalisa Cappellani | Multi-gate semiconductor device with self-aligned epitaxial source and drain |
US20110220964A1 (en) * | 2010-03-12 | 2011-09-15 | Shin Dongsuk | Semiconductor device having field effect transistor and method for fabricating the same |
US20110233679A1 (en) * | 2010-03-25 | 2011-09-29 | Taiwan Semiconductor Manufacturing Company, Ltd. | Integrated circuit including finfets and methods for forming the same |
US20110272739A1 (en) * | 2010-05-06 | 2011-11-10 | Taiwan Semiconductor Manufacturing Company, Ltd. | Method for fabricating a strained structure |
US20110287611A1 (en) * | 2010-05-20 | 2011-11-24 | Taiwan Semiconductor Manufacturing Company, Ltd. | Reducing Variation by Using Combination Epitaxy Growth |
US20110287600A1 (en) * | 2010-05-20 | 2011-11-24 | Taiwan Semiconductor Manufacturing Company, Ltd. | Selective Etching in the Formation of Epitaxy Regions in MOS Devices |
US8173524B1 (en) * | 2011-01-11 | 2012-05-08 | International Business Machines Corporation | Process for epitaxially growing epitaxial material regions |
US20120153387A1 (en) * | 2010-12-21 | 2012-06-21 | Murthy Anand S | Transistors with high concentration of boron doped germanium |
US20120161238A1 (en) * | 2010-12-28 | 2012-06-28 | Globalfoundries Inc. | Self-Aligned Fin Transistor Formed on a Bulk Substrate by Late Fin Etch |
US20120168821A1 (en) * | 2011-01-05 | 2012-07-05 | Taiwan Semiconductor Manufacturing Company, Ltd. | Semiconductor device and fabrication method thereof |
US20120211808A1 (en) * | 2011-02-22 | 2012-08-23 | Globalfoundries Inc. | Fin-transistor formed on a patterned sti region by late fin etch |
US20120223364A1 (en) * | 2011-03-02 | 2012-09-06 | Samsung Electronics Co., Ltd. | Transistors and methods of manufacturing the same |
Family Cites Families (15)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US7045407B2 (en) * | 2003-12-30 | 2006-05-16 | Intel Corporation | Amorphous etch stop for the anisotropic etching of substrates |
US7195985B2 (en) * | 2005-01-04 | 2007-03-27 | Intel Corporation | CMOS transistor junction regions formed by a CVD etching and deposition sequence |
US7314804B2 (en) * | 2005-01-04 | 2008-01-01 | Intel Corporation | Plasma implantation of impurities in junction region recesses |
US7348232B2 (en) * | 2005-03-01 | 2008-03-25 | Texas Instruments Incorporated | Highly activated carbon selective epitaxial process for CMOS |
DE102006019937B4 (en) * | 2006-04-28 | 2010-11-25 | Advanced Micro Devices, Inc., Sunnyvale | Method for producing an SOI transistor with embedded deformation layer and a reduced effect of the potential-free body |
US20070298557A1 (en) * | 2006-06-22 | 2007-12-27 | Chun-Feng Nieh | Junction leakage reduction in SiGe process by tilt implantation |
US7803690B2 (en) * | 2006-06-23 | 2010-09-28 | Taiwan Semiconductor Manufacturing Company, Ltd. | Epitaxy silicon on insulator (ESOI) |
US8394687B2 (en) * | 2007-03-30 | 2013-03-12 | Intel Corporation | Ultra-abrupt semiconductor junction profile |
US7838887B2 (en) * | 2008-04-30 | 2010-11-23 | Taiwan Semiconductor Manufacturing Company, Ltd. | Source/drain carbon implant and RTA anneal, pre-SiGe deposition |
US20100012988A1 (en) * | 2008-07-21 | 2010-01-21 | Advanced Micro Devices, Inc. | Metal oxide semiconductor devices having implanted carbon diffusion retardation layers and methods for fabricating the same |
DE102008035806B4 (en) * | 2008-07-31 | 2010-06-10 | Advanced Micro Devices, Inc., Sunnyvale | Process for manufacturing a semiconductor device or a transistor with embedded Si / GE material with improved boron inclusion and transistor |
US8338884B2 (en) * | 2009-05-12 | 2012-12-25 | Taiwan Semiconductor Manufacturing Company, Ltd. | Selective epitaxial growth of semiconductor materials with reduced defects |
US8450194B2 (en) * | 2011-07-01 | 2013-05-28 | Varian Semiconductor Equipment Associates, Inc. | Method to modify the shape of a cavity using angled implantation |
US8482013B2 (en) | 2011-10-05 | 2013-07-09 | Bridgelux, Inc. | Reconfigurable multi-LED light source |
US9246004B2 (en) * | 2011-11-15 | 2016-01-26 | Taiwan Semiconductor Manufacturing Company, Ltd. | Strained structures of semiconductor devices |
-
2012
- 2012-03-02 US US13/411,214 patent/US9263342B2/en active Active
- 2012-04-03 SG SG2012024352A patent/SG193060A1/en unknown
- 2012-08-30 KR KR1020120095851A patent/KR101393781B1/en active IP Right Grant
- 2012-09-05 TW TW101132290A patent/TWI473174B/en active
- 2012-10-26 CN CN201210419068.4A patent/CN103295963B/en active Active
-
2016
- 2016-02-12 US US15/043,153 patent/US9997616B2/en active Active
Patent Citations (39)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US20050029601A1 (en) * | 2003-08-04 | 2005-02-10 | International Business Machines Corporation | Structure and method of making strained semiconductor cmos transistors having lattice-mismatched source and drain regions |
US20050156202A1 (en) * | 2004-01-17 | 2005-07-21 | Hwa-Sung Rhee | At least penta-sided-channel type of FinFET transistor |
US20060063332A1 (en) * | 2004-09-23 | 2006-03-23 | Brian Doyle | U-gate transistors and methods of fabrication |
US20060202266A1 (en) * | 2005-03-14 | 2006-09-14 | Marko Radosavljevic | Field effect transistor with metal source/drain regions |
US20090039361A1 (en) * | 2005-05-17 | 2009-02-12 | Amberwave Systems Corporation | Lattice-mismatched semiconductor structures with reduced dislocation defect densities and related methods for device fabrication |
US20070026593A1 (en) * | 2005-07-29 | 2007-02-01 | Freescale Semiconductor, Inc. | Diffusion barrier for nickel silicides in a semiconductor fabrication process |
US20070145487A1 (en) * | 2005-12-27 | 2007-06-28 | Intel Corporation | Multigate device with recessed strain regions |
US20090159938A1 (en) * | 2006-01-05 | 2009-06-25 | Nxp B.V. | Method of manufacturing a semiconductor device and semiconductor device obtained with such a method |
US7618866B2 (en) * | 2006-06-09 | 2009-11-17 | International Business Machines Corporation | Structure and method to form multilayer embedded stressors |
US20080048262A1 (en) * | 2006-08-22 | 2008-02-28 | Samsung Electronics Co., Ltd | Fin field effect transistor and method of forming the same |
US20080079094A1 (en) * | 2006-09-29 | 2008-04-03 | Been-Yih Jin | Methods for inducing strain in non-planar transistor structures |
US20080111199A1 (en) * | 2006-11-15 | 2008-05-15 | Kim Suk-Pil | Semiconductor device having a pair of fins and method of manufacturing the same |
US20080265321A1 (en) * | 2007-04-27 | 2008-10-30 | Chen-Hua Yu | Fin Field-Effect Transistors |
US20080283906A1 (en) * | 2007-05-14 | 2008-11-20 | Bohr Mark T | Semiconductor device having tipless epitaxial source/drain regions |
US7968915B2 (en) | 2007-06-05 | 2011-06-28 | International Business Machines Corporation | Dual stress memorization technique for CMOS application |
US7834399B2 (en) | 2007-06-05 | 2010-11-16 | International Business Machines Corporation | Dual stress memorization technique for CMOS application |
US20090075029A1 (en) * | 2007-09-19 | 2009-03-19 | Asm America, Inc. | Stressor for engineered strain on channel |
US20090101942A1 (en) * | 2007-10-17 | 2009-04-23 | International Business Machines Corporation | Planar field effect transistor structure and method |
US20090242944A1 (en) | 2008-03-31 | 2009-10-01 | Da Zhang | Method of forming a semiconductor device using stress memorization |
US20090309133A1 (en) * | 2008-06-13 | 2009-12-17 | Takayuki Ito | Manufacturing method for semiconductor device and semiconductor device |
US20090321828A1 (en) * | 2008-06-26 | 2009-12-31 | International Business Machines Corporation | Structures, fabrication methods, design structures for strained fin field effect transistors (finfets) |
US20100093147A1 (en) * | 2008-10-14 | 2010-04-15 | Chin-I Liao | Method for forming a semiconductor device |
US20100252862A1 (en) * | 2009-04-01 | 2010-10-07 | Chih-Hsin Ko | Source/Drain Engineering of Devices with High-Mobility Channels |
US20100308379A1 (en) * | 2009-06-03 | 2010-12-09 | Taiwan Semiconductor Manufacturing Company, Ltd. | Methods for forming a transistor with a strained channel |
US20110024837A1 (en) * | 2009-07-31 | 2011-02-03 | Kyung-Doo Kang | Semiconductor device and method for fabricating the same |
US20110084336A1 (en) * | 2009-10-09 | 2011-04-14 | Globalfoundries Inc. | Semiconductor device with stressed fin sections, and related fabrication methods |
US20110117732A1 (en) * | 2009-11-17 | 2011-05-19 | Asm America, Inc. | Cyclical epitaxial deposition and etch |
US20110147842A1 (en) * | 2009-12-23 | 2011-06-23 | Annalisa Cappellani | Multi-gate semiconductor device with self-aligned epitaxial source and drain |
US20110220964A1 (en) * | 2010-03-12 | 2011-09-15 | Shin Dongsuk | Semiconductor device having field effect transistor and method for fabricating the same |
US20110233679A1 (en) * | 2010-03-25 | 2011-09-29 | Taiwan Semiconductor Manufacturing Company, Ltd. | Integrated circuit including finfets and methods for forming the same |
US20110272739A1 (en) * | 2010-05-06 | 2011-11-10 | Taiwan Semiconductor Manufacturing Company, Ltd. | Method for fabricating a strained structure |
US20110287600A1 (en) * | 2010-05-20 | 2011-11-24 | Taiwan Semiconductor Manufacturing Company, Ltd. | Selective Etching in the Formation of Epitaxy Regions in MOS Devices |
US20110287611A1 (en) * | 2010-05-20 | 2011-11-24 | Taiwan Semiconductor Manufacturing Company, Ltd. | Reducing Variation by Using Combination Epitaxy Growth |
US20120153387A1 (en) * | 2010-12-21 | 2012-06-21 | Murthy Anand S | Transistors with high concentration of boron doped germanium |
US20120161238A1 (en) * | 2010-12-28 | 2012-06-28 | Globalfoundries Inc. | Self-Aligned Fin Transistor Formed on a Bulk Substrate by Late Fin Etch |
US20120168821A1 (en) * | 2011-01-05 | 2012-07-05 | Taiwan Semiconductor Manufacturing Company, Ltd. | Semiconductor device and fabrication method thereof |
US8173524B1 (en) * | 2011-01-11 | 2012-05-08 | International Business Machines Corporation | Process for epitaxially growing epitaxial material regions |
US20120211808A1 (en) * | 2011-02-22 | 2012-08-23 | Globalfoundries Inc. | Fin-transistor formed on a patterned sti region by late fin etch |
US20120223364A1 (en) * | 2011-03-02 | 2012-09-06 | Samsung Electronics Co., Ltd. | Transistors and methods of manufacturing the same |
Non-Patent Citations (2)
Title |
---|
Tsung-Lin Lee, Feng Yuan, Chih Chieh Yeh and Wei-Jen Lai; "Gate Structure for Semiconductor Device;" U.S. Appl. No. 13/411,304, filed Mar. 2, 2012; 30 Pages. |
Tsung-Lin Lee, Feng Yuan, Hung-Li Chiang and Chih Chieh Yeh; "FinFET Device Having a Strained Region;" U.S. Appl. No. 13/416,926, filed Mar. 9, 2012; 53 Pages. |
Cited By (13)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US9685534B2 (en) | 2014-07-16 | 2017-06-20 | Taiwan Semiconductor Manufacturing Company, Ltd. | Method for semiconductor device fabrication |
US12009427B2 (en) | 2015-08-21 | 2024-06-11 | Taiwan Semiconductor Manufacturing Company, Ltd. | Semiconductor device and manufacturing method thereof |
US11489074B2 (en) | 2015-08-21 | 2022-11-01 | Taiwan Semiconductor Manufacturing Co., Ltd. | Semiconductor device and manufacturing method thereof |
US10749029B2 (en) | 2015-08-21 | 2020-08-18 | Taiwan Semiconductor Manufacturing Co., Ltd. | Semiconductor device and manufacturing method thereof |
US10796919B2 (en) * | 2015-10-14 | 2020-10-06 | Samsung Electronics Co., Ltd. | Method of fabricating semiconductor device |
US11367620B2 (en) | 2015-10-14 | 2022-06-21 | Samsung Electronics Co., Ltd. | Method of fabricating semiconductor device |
US20170110327A1 (en) * | 2015-10-14 | 2017-04-20 | Samsung Electronics Co., Ltd. | Method of fabricating semiconductor device |
US9899497B2 (en) | 2015-12-03 | 2018-02-20 | Samsung Electronics Co., Ltd. | Method of fabricating semiconductor device |
US10529803B2 (en) | 2016-01-04 | 2020-01-07 | Taiwan Semiconductor Manufacturing Co., Ltd. | Semiconductor device with epitaxial source/drain |
US11018224B2 (en) | 2016-01-04 | 2021-05-25 | Taiwan Semiconductor Manufacturing Co., Ltd. | Semiconductor device with epitaxial source/drain |
US9941405B2 (en) | 2016-03-21 | 2018-04-10 | Samsung Electronics Co., Ltd. | Nanosheet and nanowire devices having source/drain stressors and methods of manufacturing the same |
US9893187B2 (en) | 2016-05-24 | 2018-02-13 | Samsung Electronics Co., Ltd. | Sacrificial non-epitaxial gate stressors |
US20190157425A1 (en) * | 2017-11-22 | 2019-05-23 | Semiconductor Manufacturing International (Shanghai) Corporation | Semiconductor device and fabrication method thereof |
Also Published As
Publication number | Publication date |
---|---|
US20130228862A1 (en) | 2013-09-05 |
CN103295963B (en) | 2016-08-03 |
TW201338054A (en) | 2013-09-16 |
CN103295963A (en) | 2013-09-11 |
US9997616B2 (en) | 2018-06-12 |
US20160247901A1 (en) | 2016-08-25 |
TWI473174B (en) | 2015-02-11 |
KR101393781B1 (en) | 2014-05-12 |
KR20130100666A (en) | 2013-09-11 |
SG193060A1 (en) | 2013-09-30 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
US9997616B2 (en) | Semiconductor device having a strained region | |
US11688787B2 (en) | Semiconductor device having modified profile metal gate | |
CN109216354B (en) | Cutting process of metal gate structure | |
US9397097B2 (en) | Gate structure for semiconductor device | |
US8994116B2 (en) | Hybrid gate process for fabricating FinFET device | |
KR101334465B1 (en) | Improved silicide formation and associated devices | |
US9859427B2 (en) | Semiconductor Fin FET device with epitaxial source/drain | |
US9177801B2 (en) | FinFET device having a strained region | |
US11114436B2 (en) | Metal gate structure and methods thereof | |
US20170207126A1 (en) | Finfet with source/drain structure and method of fabrication thereof | |
US20220367683A1 (en) | Structure and Method for Multigate Devices with Suppressed Diffusion |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
AS | Assignment |
Owner name: TAIWAN SEMICONDUCTOR MANUFACTURING COMPANY, LTD., Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:LEE, TSUNG-LIN;YUAN, FENG;CHIANG, HUNG-LI;AND OTHERS;REEL/FRAME:027799/0966 Effective date: 20120222 |
|
STCF | Information on status: patent grant |
Free format text: PATENTED CASE |
|
MAFP | Maintenance fee payment |
Free format text: PAYMENT OF MAINTENANCE FEE, 4TH YEAR, LARGE ENTITY (ORIGINAL EVENT CODE: M1551); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY Year of fee payment: 4 |
|
MAFP | Maintenance fee payment |
Free format text: PAYMENT OF MAINTENANCE FEE, 8TH YEAR, LARGE ENTITY (ORIGINAL EVENT CODE: M1552); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY Year of fee payment: 8 |