US7631134B2 - Half-sized PCI central processing unit card and computer device having the capability of PCIe expansion - Google Patents
Half-sized PCI central processing unit card and computer device having the capability of PCIe expansion Download PDFInfo
- Publication number
- US7631134B2 US7631134B2 US11/589,046 US58904606A US7631134B2 US 7631134 B2 US7631134 B2 US 7631134B2 US 58904606 A US58904606 A US 58904606A US 7631134 B2 US7631134 B2 US 7631134B2
- Authority
- US
- United States
- Prior art keywords
- pci
- pcie
- sized
- cpu card
- slot
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Active, expires
Links
Images
Classifications
-
- G—PHYSICS
- G06—COMPUTING; CALCULATING OR COUNTING
- G06F—ELECTRIC DIGITAL DATA PROCESSING
- G06F1/00—Details not covered by groups G06F3/00 - G06F13/00 and G06F21/00
- G06F1/16—Constructional details or arrangements
- G06F1/18—Packaging or power distribution
- G06F1/183—Internal mounting support structures, e.g. for printed circuit boards, internal connecting means
- G06F1/185—Mounting of expansion boards
Definitions
- This invention relates to a half-sized Peripheral Component Interconnect (hereinafter abbreviated as PCI) CPU card and a computer device, more particularly to a half-sized PCI CPU card and a computer device having PCIe expansion capability for utilizing the hot pull-plug and high transmission properties of the PCIe bus and communicating with a PCIe bus compatible peripheral inserted into a back plane of the computer device.
- PCI Peripheral Component Interconnect
- PCI Peripheral Component Interconnect
- PCI bus standard was developed by Intel in year 1990s. On Jun. 22, 1992, Intel announced PCI 1.0 standard that was a standard applying to components. Then, on Apr. 30, 1993, PCI-SIG announced PCI 2.0 standard that was a standard between the connector and the motherboard slot for the first time. Then, PCI standard was soon applied to a server for replacing the original MCA and EISA, and thus became the only one bus expansion provided in the server. In a mainstream personal computer, PCI standard gradually replaced a VESA local bus (VLB). Until the end of 1994, after a second generation of Pentium computer was introduced, PCI standard won significant breakthrough in the market. In year 1996, VLB thoroughly exited from the PC market, and manufacturers even applied the PCI to a 476 computer. Although EISA thereafter worked with PCI until 2000, the subsequent versions of PCIs were continuously upgraded for promotion of their performance. Until year 2004, Intel introduced PCI Express as a serial bus, motherboard manufacturers gradually got rid of the conventional PCI slot and introduced the PCI Express interface.
- PCI Express (hereinafter abbreviated as PCIe) is a type of PCI bus, being used for the existing PCI programming concept and communication standard and provided with a faster serial communication system.
- PCIe is used for internal interconnection only. Since the PCIe bus is provided on the basis of the existing PCI bus, it only needs to modify the physical layer of the existing PCI bus, but not the software, while converting the existing PCI bus into the PCIe bus. Further, the transmission rate of PCIe bus is higher, so the PCIe bus may be used to replace almost all of the existing internal bus, including AGP and PCI. Intel even hoped to use a PCIe bus controller to communicate with all of the external devices for data transmission so as to replace an existing South Bridge or North Bridge chip.
- the PCIe bus was designed mainly for raising the transmission rate of all the buses installed in a computer, so there are many different standards in bandwidth; for example, PCIex16 is a standard dedicated to a display card.
- the PCIe bus is provided on a transmission channel based on a two-sided point-to-point connection, in which different transmission channels are used to transmit and receive different data and four sets of data may be implemented in each channel.
- the connection between the two PCIe devices becomes a linkage, forming one or more transmission channels; namely, the linkage where each device supports at least one transmission channel (x1) may also be a linkage for 2, 4, 7, 16, or 32 transmission channel, thereby better bi-directional compatibility being achieved.
- PCI is connected under control of the bus, and thus all the devices are made to share a unidirectional 32-bit parallel bus.
- a backplane is provided on an industrial computer or a server, as shown in FIG. 1 .
- the backplane 10 is a printed circuit board on which a plurality of insertion slots 11 are arranged in parallel, in which each pin is electrically connected to each other through the wiring 12 arranged on the backplane 10 .
- the requirements of pin in each insertion slot 11 such as size and amount, must meet the bus standard connected to the motherboard and the external device(s), such as that of Peripheral Component Interconnect (PCI) bus.
- PCI Peripheral Component Interconnect
- a user may insert a CPU card following the standard of PCI bus into each of the insertion slots 11 .
- PCI CPU Card the CPU card following PCI bus standard is briefly named PCI CPU Card.
- the CPU card is equal to a computer, and upon requests is provided with all interfaces required for normal operation of the computer, such as a VGA component and interface for video control, COM 1 and COM 2 components and interfaces for communication control, a LPT component and interface for printer control, a Floppy drive control component and interface, an AUDIO component and interface for audio control, a DVD signal I/O interface, a LCD control component and interface, a USB transmission interface and the like.
- the CPU card 20 is mainly made up with a CPU 21 , a North Bridge chip 22 , and a South Bridge chip 23 , in which the North Bridge chip 22 is connected to the CPU 21 and the South Bridge chip 23 , and is provided to connect a memory and a video card (not shown) to transmit signals at a high speed among the CPU 21 , the memory, and the video card and make the CPU 21 and the South Bridge chip 23 communicate with each other; the South Bridge chip 23 connects a PCI Bus 24 , Real Time Clock (not shown), Power Management (not shown), a USB transmission interface (not shown), and other devices to transmit signals at a low speed and make the CPU 21 and the golden finger 25 of PCI bus 24 communicate with each other through the North Bridge chip 22 and the CPU 21 that contact with each other.
- the North Bridge chip 22 is connected to the CPU 21 and the South Bridge chip 23 , and is provided to connect a memory and a video card (not shown) to transmit signals at a high speed among the CPU 21 , the memory, and the video card and make the
- the PCIe bus being featured with pull and plug, heat exchange, and high transmission efficiency gradually replaces the PCI bus and is applied to various South Bridge chips and peripherals.
- manufacturers of the South Bridge chip added a PCIe bus compatible interface design to a newly introduced South Bridge chip, serving as an expansion bus for the South Bridge chip to connect with other high-speed PCIe bus compatible peripherals.
- the size of a conventional half-sized PCI CPU card widely used in the IPC or the server is limited to a specified range.
- the new South Bridge chip compatible to the PCIe bus is used in the half-sized PCI CPU card, due to the limited size, any expansion slot cannot be added to the half-sized PCI CPU card.
- PCIe bus compatible expansion slot is not designed in the conventional half-sized PCI CPU card and its backplane so that the high-speed PCIe bus compatible peripherals (hereinafter abbreviated as PCIe peripherals) cannot be expanded in the half-sized PCI CPU card.
- PCIe peripherals the high-speed PCIe bus compatible peripherals
- a golden finger meeting standards of PCI and PCIe is provided on the half-sized PCI CPU card.
- the golden finger are connected to corresponding areas where a South Bridge chip is arranged compatible to PCI and PCIe on the half-sized PCI CPU card so that the half-sized PCI CPU card may be inserted by means of the golden finger into corresponding PCI and PCIe slots that are provided on a backplane.
- a plurality of slots meeting the standard of PCI bus in parallel on the computer backplane are provided and at least a slot meeting the standard of PCIe is provided on the computer backplane, in which at least one PCIe slot is aligned with one of the PCI slots. Pins of each of the PCI slots are electrically connected through the circuits arranged on the backplane.
- On the backplane at least one expansion slot meeting the standard of PCIe bus is further provided. Pins of the PCIe expansion slot are electrically connected through expansion circuits arranged on the backplane to the pins of the PCIe slot.
- a user may insert the half-sized PCI CPU card into the corresponding PCI and PCIe slots that are aligned at the same side on the backplane, and insert peripherals meeting the standard of PCIe bus into the PCIe expansion slot so that the half-sized PCI CPU card may use the PCIe slot to communicate with the peripherals inserted into the PCIe expansion slot through the expansion circuits for effective elevation of the expandability of half-sized PCI CPU card.
- FIG. 1 is a schematic view illustrating the structure of a conventional backplane
- FIG. 2 is a structural schematic view illustrating the circuit of a conventional half-sized PCI CPU card
- FIG. 3 is a schematic view illustrating a side of the conventional half-sized PCI CPU card
- FIG. 4 is a side view of a half-sized PCI CPU card according to this invention.
- FIG. 5 is a top view of a backplane according to this invention.
- FIG. 6 is a top view of the backplane in an embodiment of this invention.
- FIG. 7 is a top view of the backplane in the other embodiment of this invention.
- a golden finger 31 meeting the standard of PCI bus is provided at an edge of a conventional half-sized PCI CPU card 30 so that the conventional half-sized PCI CPU card 30 may be inserted into a corresponding PCI slot on a backplane of a conventional IPC or server by means of the PCI golden finger 31 .
- the PCI golden finger 31 are provided at the edge of conventional half-sized PCI CPU card 30 and a certain space 32 is further reserved. In this invention, such a space 32 is used on the half-sized PCI CPU card 30 for increasing the expandability of PCIe peripherals.
- This invention relates to a half-sized PCI central processing unit card and a computer device having the capability of PCIe expansion.
- the reserved space 32 provided at the side of the conventional half-sized PCI CPU card 30 is used.
- FIG. 4 at an edge of a printed circuit board of the half-sized PCI CPU card 40 according to this invention, a golden finger 41 meeting the standard of PCI bus and a golden finger 42 meeting the standard of PCIe bus are provided.
- the half-sized PCI CPU card 40 further comprises a CPU 43 , a North Bridge chip 44 , and a South Bridge chip 45 , on which, according to actual requirements, control components and interfaces required for normal operation of the computer are provided, in which the North Bridge chip 44 connects to the CPU 43 and the South Bridge chip 45 , being connected to a memory and a video card (not shown) provided on the half-sized PCI CPU card 40 for high-speed signal transmission, while the South Bridge chip 45 is connected through circuits arranged on the half-sized PCI CPU card 40 to the PCI golden finger 41 , the PCIe golden finger 42 , and other devices (such as Real Time Clock, Power Management, and USB transmission interface USB, not shown) for signal transmission therebetween and communicates with the CPU 43 through the North Bridge chip 44 for communication among the CPU 43 , the PCI golden finger 41 , and the PCIe golden finger 42 .
- the North Bridge chip 44 connects to the CPU 43 and the South Bridge chip 45 , being connected to a memory and a video card (not shown
- the backplane 50 for insertion of the half-sized PCI CPU card 40 is a printed circuit board on which a plurality of slots 51 meeting the standard of PCI bus and at least one slot 52 meeting the standard of PCIe bus are arranged in parallel.
- the pins of each of the PCI slots 51 are electrically connected through the circuits 53 arranged on the backplane 50 .
- at least one expansion slot 54 meeting the standard of PCIe bus is further provided.
- the pins of the PCIe expansion slot 54 are electrically connected to the pins of the PCIe slot 52 through the expansion circuits 55 arranged on the backplane 50 , in which, according to actual requirements, at least one PCIe slot 52 is aligned with one of the PCI slots 51 at the same side so that the PCI golden finger 41 and the PCIe golden finger 42 that are provided at an edge of the half-sized PCI CPU card 40 in FIG. 4 may be inserted into the corresponding PCI slot 51 and PCIe slot 52 that are provided on the backplane 50 , respectively.
- a user may insert the half-sized PCI CPU card 40 into the corresponding PCI slot 51 and PCIe slot 52 that are aligned at the same side on the backplane 50 , and insert peripherals (not shown) meeting the standard of PCIe bus into the PCIe expansion slot 54 so that the half-sized PCI CPU card 40 may use the PCIe slot 52 to communicate with the peripherals inserted into the PCIe expansion slot 54 through the expansion circuits 55 for effective elevation of the expandability of half-sized PCI CPU card 40 .
- 4 slots 61 , 62 , 63 , and 64 meeting the standard of PCI bus and at least a slot 65 meeting the standard of PCIex4 are provided in parallel on the backplane 60 .
- the pins of each of the PCI slots 61 , 62 , 63 , and 64 are electrically connected through the circuits 66 arranged on the backplane 60 .
- an expansion slot 67 meeting the standard of PCIex4 is further provided.
- the pins of the PCIex4 expansion slot 67 are electrically connected to the pins of the PCIex4 slot 65 through the expansion circuits 68 arranged on the backplane 60 , and the PCIex4 slot 65 is aligned with the PCI slot 62 so that the PCI golden finger and the PCIex4 golden finger that are provided on the half-sized PCI CPU card may be inserted into the corresponding PCI slot 62 and PCIex4 slot 65 that are provided on the backplane 60 , respectively.
- the user may insert peripherals (not shown) meeting the PCIex 4 bus standard into the PCIex4 expansion slot 67 so that the half-sized PCI CPU card may use the PCIex4 slot 65 to communicate with the peripherals inserted into the PCIex4 expansion slot 67 through the expansion circuits 68 .
- 3 slots 71 , 72 , and 73 meeting the standard of PCI bus and a slot 74 meeting the standard of PCIex4 are provided in parallel on the backplane 70 .
- the pins of each of the PCI slots 71 , 72 , and 73 are electrically connected through the circuits 75 arranged on the backplane 70 .
- two expansion slots 75 and 76 meeting the standard of PCIex1 are further provided, in which the pins are electrically connected to the pins of the PCIex4 slot 74 through the expansion circuits 77 arranged on the backplane, and the PCIex4 slot 74 is aligned with the PCI slot 72 so that the PCI golden finger and the PCIex4 golden finger that are provided on the half-sized PCI CPU card may be inserted into the corresponding PCI slot 72 and PCIex4 slot 74 that are provided on the backplane 70 , respectively.
- the user may optionally insert one or two peripherals (not shown) meeting the standard of PCIex1 bus into the PCIex1 expansion slots 75 and 76 so that the half-sized PCI CPU card 70 may use the PCIex4 slot 74 to communicate with the peripherals inserted into the PCIex1 expansion slots 75 and 76 through the expansion circuits 77 one after another.
Landscapes
- Engineering & Computer Science (AREA)
- Theoretical Computer Science (AREA)
- Computer Hardware Design (AREA)
- Power Engineering (AREA)
- Human Computer Interaction (AREA)
- Physics & Mathematics (AREA)
- General Engineering & Computer Science (AREA)
- General Physics & Mathematics (AREA)
- Bus Control (AREA)
- Coupling Device And Connection With Printed Circuit (AREA)
- Credit Cards Or The Like (AREA)
Abstract
Description
-
- (1) as an integrated circuit (IC) directly installed on the motherboard, which is named as “planar device” in the PCI standard; and
- (2) as an interface card inserted into a slot of the motherboard and having the feature of plug and play.
Claims (3)
Applications Claiming Priority (2)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
TW095215671U TWM307793U (en) | 2006-09-04 | 2006-09-04 | Half-sized PCI central processing unit interface and computer device with PCIe extensible capability |
TW095215671 | 2006-09-04 |
Publications (2)
Publication Number | Publication Date |
---|---|
US20080059678A1 US20080059678A1 (en) | 2008-03-06 |
US7631134B2 true US7631134B2 (en) | 2009-12-08 |
Family
ID=37983171
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US11/589,046 Active 2027-01-31 US7631134B2 (en) | 2006-09-04 | 2006-10-30 | Half-sized PCI central processing unit card and computer device having the capability of PCIe expansion |
Country Status (4)
Country | Link |
---|---|
US (1) | US7631134B2 (en) |
JP (1) | JP3128932U (en) |
DE (1) | DE202007001190U1 (en) |
TW (1) | TWM307793U (en) |
Cited By (8)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US20100013495A1 (en) * | 2008-07-21 | 2010-01-21 | Hong Fu Jin Precision Industry (Shenzhen) Co., Ltd. | Testing card for peripheral component interconnect interfaces |
US20100312937A1 (en) * | 2009-06-09 | 2010-12-09 | Hung-Ta Shen | Interface card with extensible input/output interface |
US20120311215A1 (en) * | 2011-06-03 | 2012-12-06 | Hon Hai Precision Industry Co., Ltd. | Peripheral component interconnect express expansion system and method |
US20130024591A1 (en) * | 2011-07-22 | 2013-01-24 | Hon Hai Precision Industry Co., Ltd. | Lane jumper |
US20130042041A1 (en) * | 2011-08-10 | 2013-02-14 | Hon Hai Precision Industry Co., Ltd. | Connector assembly |
US20160070661A1 (en) * | 2014-09-08 | 2016-03-10 | Quanta Computer Inc. | Flexible PCIe Routing |
US20160170928A1 (en) * | 2014-12-12 | 2016-06-16 | Intel Corporation | PERIPHERAL COMPONENT INTERCONNECT EXPRESS (PCIe) CARD HAVING MULTIPLE PCIe CONNECTORS |
CN112578863A (en) * | 2019-09-27 | 2021-03-30 | 华硕电脑股份有限公司 | Mainboard and detachable module |
Families Citing this family (10)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JP3070446B2 (en) * | 1995-07-28 | 2000-07-31 | 日本電気株式会社 | Solid electrolytic capacitors |
US8190944B2 (en) * | 2009-12-11 | 2012-05-29 | Ati Technologies Ulc | Device configured to switch a clock speed for multiple links running at different clock speeds and method for switching the clock speed |
CN102749958B (en) * | 2011-04-18 | 2017-01-25 | 中国南方电网有限责任公司调峰调频发电公司 | Mainboard and server adopting same |
CN102819517A (en) * | 2011-06-08 | 2012-12-12 | 鸿富锦精密工业(深圳)有限公司 | PCIE (peripheral component interconnect-express) interface card |
CN102957009A (en) * | 2011-08-17 | 2013-03-06 | 鸿富锦精密工业(深圳)有限公司 | Connector combination |
US10114428B1 (en) * | 2014-03-28 | 2018-10-30 | EMC IP Holding Company LLC | IT device |
JP7047336B2 (en) * | 2017-11-13 | 2022-04-05 | 住友電気工業株式会社 | Maintenance method for cable TV broadcasting equipment, board modules and cable TV broadcasting equipment |
CN108170631A (en) * | 2017-12-29 | 2018-06-15 | 加弘科技咨询(上海)有限公司 | Network interface card conversion method and OCP pinboards |
CN111339010B (en) * | 2020-02-14 | 2021-10-15 | 苏州浪潮智能科技有限公司 | PCIE (peripheral component interface express) equipment hot plug identification method, system and related components |
TWI787023B (en) * | 2021-12-29 | 2022-12-11 | 技嘉科技股份有限公司 | Expansion device |
Citations (3)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US6567870B1 (en) * | 1998-07-21 | 2003-05-20 | Gateway, Inc. | Apparatus and method for stacking cards for a computer |
US6639806B1 (en) * | 1999-12-23 | 2003-10-28 | Asustek Computer Inc. | Motherboard and expansion board for providing such motherboard with slots |
US20050120153A1 (en) * | 2003-12-02 | 2005-06-02 | Perez Miguel A. | Computer interconnect system |
-
2006
- 2006-09-04 TW TW095215671U patent/TWM307793U/en not_active IP Right Cessation
- 2006-10-30 US US11/589,046 patent/US7631134B2/en active Active
- 2006-10-31 JP JP2006008875U patent/JP3128932U/en not_active Expired - Lifetime
-
2007
- 2007-01-26 DE DE202007001190U patent/DE202007001190U1/en not_active Expired - Lifetime
Patent Citations (3)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US6567870B1 (en) * | 1998-07-21 | 2003-05-20 | Gateway, Inc. | Apparatus and method for stacking cards for a computer |
US6639806B1 (en) * | 1999-12-23 | 2003-10-28 | Asustek Computer Inc. | Motherboard and expansion board for providing such motherboard with slots |
US20050120153A1 (en) * | 2003-12-02 | 2005-06-02 | Perez Miguel A. | Computer interconnect system |
Cited By (15)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US8081004B2 (en) * | 2008-07-21 | 2011-12-20 | Hong Fu Jin Precision Industry (Shenzhen) Co., Ltd. | Testing card for peripheral component interconnect interfaces |
US20100013495A1 (en) * | 2008-07-21 | 2010-01-21 | Hong Fu Jin Precision Industry (Shenzhen) Co., Ltd. | Testing card for peripheral component interconnect interfaces |
US20100312937A1 (en) * | 2009-06-09 | 2010-12-09 | Hung-Ta Shen | Interface card with extensible input/output interface |
US8347013B2 (en) * | 2009-06-09 | 2013-01-01 | Armorlink Sh Corp. | Interface card with extensible input/output interface |
US20120311215A1 (en) * | 2011-06-03 | 2012-12-06 | Hon Hai Precision Industry Co., Ltd. | Peripheral component interconnect express expansion system and method |
US8898362B2 (en) * | 2011-07-22 | 2014-11-25 | Hon Hai Precision Industry Co., Ltd. | Lane jumper |
US20130024591A1 (en) * | 2011-07-22 | 2013-01-24 | Hon Hai Precision Industry Co., Ltd. | Lane jumper |
US20130042041A1 (en) * | 2011-08-10 | 2013-02-14 | Hon Hai Precision Industry Co., Ltd. | Connector assembly |
US8601196B2 (en) * | 2011-08-10 | 2013-12-03 | Hon Hai Precision Industry Co., Ltd. | Connector assembly |
US20160070661A1 (en) * | 2014-09-08 | 2016-03-10 | Quanta Computer Inc. | Flexible PCIe Routing |
US9529743B2 (en) * | 2014-09-08 | 2016-12-27 | Quanta Computer Inc. | Flexible PCIe routing |
US20160170928A1 (en) * | 2014-12-12 | 2016-06-16 | Intel Corporation | PERIPHERAL COMPONENT INTERCONNECT EXPRESS (PCIe) CARD HAVING MULTIPLE PCIe CONNECTORS |
US9710421B2 (en) * | 2014-12-12 | 2017-07-18 | Intel Corporation | Peripheral component interconnect express (PCIe) card having multiple PCIe connectors |
US10176143B2 (en) | 2014-12-12 | 2019-01-08 | Intel Corporation | Peripheral component interconnect express (PCIE) card having multiple PCIE connectors |
CN112578863A (en) * | 2019-09-27 | 2021-03-30 | 华硕电脑股份有限公司 | Mainboard and detachable module |
Also Published As
Publication number | Publication date |
---|---|
DE202007001190U1 (en) | 2007-04-12 |
TWM307793U (en) | 2007-03-11 |
US20080059678A1 (en) | 2008-03-06 |
JP3128932U (en) | 2007-02-01 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
US7631134B2 (en) | Half-sized PCI central processing unit card and computer device having the capability of PCIe expansion | |
US7443696B2 (en) | Riser card to support different kinds of connectors | |
US7836237B2 (en) | Changeable CPU module apparatus for a computer | |
US20070139898A1 (en) | System motherboard having expansibility and variability | |
CN202421950U (en) | External expanding unit for PCI (Peripheral Component Interconnect) bus board cards | |
CN104021809A (en) | Universal serial bus (USB) storage | |
US7506092B2 (en) | Bridge card for converting a bus connection of a parallel daughter card mounted thereon to a different bus connection of a mother board | |
US20060248256A1 (en) | Motherboard Allowing Selection of Different Central Processing Units | |
US20090292849A1 (en) | Adaptable pci express controller core | |
CN210324191U (en) | Computer module and mainboard | |
EP3637270A1 (en) | External electrical connector and computer system | |
US20130238828A1 (en) | Expansion card with both PCI slot and PCIe slot | |
CN101436744B (en) | Connection port integration module and electronic device with the same | |
KR100499585B1 (en) | Union type main board | |
US20070011384A1 (en) | Computer expansion slot and design method thereof | |
CN200986704Y (en) | Semi-long type PCI central processing unit adapter and computer device | |
CN205353855U (en) | Embedded computer main board | |
CN117407347B (en) | PCIe switching chip, control method thereof and electronic equipment | |
US20080101046A1 (en) | Motherboard | |
CN111048928B (en) | External electric connector and computer system | |
CN108228511A (en) | A kind of control OPS computers driving mainboard | |
CN208538123U (en) | Expansion card based on SFF-8654 interface | |
CN101598958A (en) | The changeable type CPU module device of notebook computer | |
CN101581953A (en) | Expansion card for external storage device | |
CN115509979A (en) | FPGA bus board card suitable for multiple case slots |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
AS | Assignment |
Owner name: IEI TECHNOLOGY CORP., TAIWAN Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:JIAN, LING-FENG;REEL/FRAME:018478/0494 Effective date: 20060907 |
|
STCF | Information on status: patent grant |
Free format text: PATENTED CASE |
|
FPAY | Fee payment |
Year of fee payment: 4 |
|
AS | Assignment |
Owner name: IEI INTEGRATION CORP., TAIWAN Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:IEI TECHNOLOGY CORP.;REEL/FRAME:032297/0836 Effective date: 20140218 Owner name: ARMORLINK SH CORP., CHINA Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:IEI TECHNOLOGY CORP.;REEL/FRAME:032297/0836 Effective date: 20140218 |
|
FPAY | Fee payment |
Year of fee payment: 8 |
|
MAFP | Maintenance fee payment |
Free format text: PAYMENT OF MAINTENANCE FEE, 12TH YEAR, LARGE ENTITY (ORIGINAL EVENT CODE: M1553); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY Year of fee payment: 12 |