US4513494A - Late mask process for programming read only memories - Google Patents
Late mask process for programming read only memories Download PDFInfo
- Publication number
- US4513494A US4513494A US06/516,064 US51606483A US4513494A US 4513494 A US4513494 A US 4513494A US 51606483 A US51606483 A US 51606483A US 4513494 A US4513494 A US 4513494A
- Authority
- US
- United States
- Prior art keywords
- transistors
- forming
- insulating layer
- fabricating
- array
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Expired - Lifetime
Links
- 238000000034 method Methods 0.000 title claims abstract description 79
- 230000015654 memory Effects 0.000 title claims description 11
- 150000002500 ions Chemical class 0.000 claims abstract description 24
- 229910052581 Si3N4 Inorganic materials 0.000 claims abstract description 23
- HQVNEWCFYHHQES-UHFFFAOYSA-N silicon nitride Chemical compound N12[Si]34N5[Si]62N3[Si]51N64 HQVNEWCFYHHQES-UHFFFAOYSA-N 0.000 claims abstract description 23
- VYPSYNLAJGMNEJ-UHFFFAOYSA-N Silicium dioxide Chemical compound O=[Si]=O VYPSYNLAJGMNEJ-UHFFFAOYSA-N 0.000 claims abstract description 17
- 235000012239 silicon dioxide Nutrition 0.000 claims abstract description 8
- 239000000377 silicon dioxide Substances 0.000 claims abstract description 8
- 239000004065 semiconductor Substances 0.000 claims description 7
- 230000015572 biosynthetic process Effects 0.000 claims description 4
- 238000009792 diffusion process Methods 0.000 claims description 4
- 239000010410 layer Substances 0.000 claims 21
- 239000011241 protective layer Substances 0.000 claims 13
- 238000005530 etching Methods 0.000 abstract description 8
- 239000000758 substrate Substances 0.000 abstract description 7
- 229910052751 metal Inorganic materials 0.000 description 13
- 239000002184 metal Substances 0.000 description 13
- 238000002513 implantation Methods 0.000 description 11
- 238000004519 manufacturing process Methods 0.000 description 8
- 238000012545 processing Methods 0.000 description 8
- 235000012431 wafers Nutrition 0.000 description 8
- 150000004767 nitrides Chemical class 0.000 description 7
- 229910021420 polycrystalline silicon Inorganic materials 0.000 description 7
- XUIMIQQOPSSXEZ-UHFFFAOYSA-N Silicon Chemical compound [Si] XUIMIQQOPSSXEZ-UHFFFAOYSA-N 0.000 description 6
- 229920005591 polysilicon Polymers 0.000 description 6
- 229910052710 silicon Inorganic materials 0.000 description 6
- 239000010703 silicon Substances 0.000 description 6
- 239000007943 implant Substances 0.000 description 5
- 238000013461 design Methods 0.000 description 4
- 230000010354 integration Effects 0.000 description 4
- 238000005468 ion implantation Methods 0.000 description 4
- 238000003491 array Methods 0.000 description 3
- 230000000873 masking effect Effects 0.000 description 3
- 238000004806 packaging method and process Methods 0.000 description 3
- ZOXJGFHDIHLPTG-UHFFFAOYSA-N Boron Chemical compound [B] ZOXJGFHDIHLPTG-UHFFFAOYSA-N 0.000 description 2
- 238000013459 approach Methods 0.000 description 2
- 229910052785 arsenic Inorganic materials 0.000 description 2
- RQNWIZPPADIBDY-UHFFFAOYSA-N arsenic atom Chemical compound [As] RQNWIZPPADIBDY-UHFFFAOYSA-N 0.000 description 2
- 229910052796 boron Inorganic materials 0.000 description 2
- 238000010586 diagram Methods 0.000 description 2
- 238000005516 engineering process Methods 0.000 description 2
- 238000001883 metal evaporation Methods 0.000 description 2
- 238000005229 chemical vapour deposition Methods 0.000 description 1
- 238000007796 conventional method Methods 0.000 description 1
- 230000001934 delay Effects 0.000 description 1
- 238000001514 detection method Methods 0.000 description 1
- 238000011161 development Methods 0.000 description 1
- 230000006870 function Effects 0.000 description 1
- 238000001465 metallisation Methods 0.000 description 1
- 238000002161 passivation Methods 0.000 description 1
- 238000001020 plasma etching Methods 0.000 description 1
- 238000004904 shortening Methods 0.000 description 1
- 229910052814 silicon oxide Inorganic materials 0.000 description 1
- 239000000126 substance Substances 0.000 description 1
- 238000007740 vapor deposition Methods 0.000 description 1
Images
Classifications
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10B—ELECTRONIC MEMORY DEVICES
- H10B20/00—Read-only memory [ROM] devices
- H10B20/27—ROM only
- H10B20/30—ROM only having the source region and the drain region on the same level, e.g. lateral transistors
- H10B20/38—Doping programmed, e.g. mask ROM
- H10B20/383—Channel doping programmed
Definitions
- This invention relates to a process for programming read only memories and, more particularly, relates to a process for factory programming individual read only memory cells late in the process sequence.
- programmable memory arrays such as read only memories (ROMs) are now in widespread use.
- the memory patterns in ROMs may also be fixed at the factory to reflect initial or reference data provided by the customer or may be programmed in the field by fusing links or by electrically programming EPROMs.
- EPROMs electrically programming EPROMs.
- programming ROMs at the factory the requirement has been the relatively straightforward one of programming a predetermined pattern into the available cells of the memory during fabrication.
- the manufacturer of ROMs by some means, incorporates into its process a bit map provided by the customer which will determine the state (ones or zeros) of each bit in the ROM.
- the zero-state may be obtained by not making contacts to those gates requiring a zero-state. And in one process gates are not formed over selected prospective MOS transistors. See C. K. Kuo, "Method of Making a Metal Programmable MOS Read Only Memory Device," U.S. Pat. No. 4,384,399; see also the references and discussion therein.
- the zero-state is programmed in the metal mask by not making an electrical connection with the gate and in still other processes the sources or drains are offset from the gate for selected transistors which are to have a zero state; see R. S. Countryman, et al., "Method of Programming ROM by Offset Masking of Selected gates", U.S. Pat. No.
- FIG. 1 is a block diagram showing the alternate fabrication technologies which may utilize, at the end of the process sequence, a programmable mask in accordance with the present invention.
- FIGS. 2a--21 are a series of cross-sectional views of an MOS transistor being formed by an MOS process (FIGS. 2a-2g) and then being programmed (FIGS. 2h-2) in accordance with the process of the present invention.
- a late mask programming process is provided for factory programmed ROMs or logic circuitry.
- MOS transistors functioning as ROM cells or included in a logic circuit are fabricated by a standard MOS process.
- a thin stop layer of silicon nitride is provided over the transistors followed by a layer of silicon dioxide.
- programming is accomplished by etching through the layers overlying the gate regions of selected transistors down to the silicon nitride stop layer.
- the silicon nitride stop layer prevents over-etching and shorting of the gates of the selected transistors.
- ions are implanted underneath the gates of the selected MOS transistors to raise their threshold so, for example, as ROM cells they signify a different state than those cells whose transistor gates are not implanted with ions because the ions are stopped by the remaining overlying silicon dioxide.
- the silicon nitride serves to stop the etch solution but permits the ions to pass through to penetrate the substrate.
- the programming and all subsequent steps are accomplished after the metal mask step.
- the overall Process typically has four major stages.
- the diffusion or implantation stage defines and produces those areas such as sources or drains that are to serve as active electrical regions.
- the metal layer design stage interconnects the active electrical regions by conductive lines of metal or doped polysilicon to interconnect individual transistors (or cells) into logic or memory arrangements.
- the wafer personalization stage is where, in accordance with a customer's design, particular logic building blocks are selected and interconnected or where, if not previously accomplished, ROM cells are programmed in accordance with the bit map of a customer. Then, in the final stage the device is packaged and tested.
- the conventional approach to programming ROM. cells is to carry out the programming in stages 1 to 3 and typically early in the overall process sequence. With the several techniques described above which occur late in the process sequence, a penalty in increased cell size is incurred.
- the conventional techniques for factory programming ROMs often include process steps which are carried out early in the process sequence.
- the programming of the field oxide by providing thick oxide underneath certain transistors occurs as early as the field oxide definition step shown in FIG. 2c.
- the omission of a gate over a particular prospective transistor could occur as early as step 2f.
- Selectively contacting the gates is a programming technique which occurs in the process at about the steps indicated in FIG. 2j, and, the omission of a metal interconnect through the metal mask occurs at about the step indicated in FIG. 2k. Either these steps occur relatively early in the process sequence or they result in a bigger cell size.
- a custom IC company would have wafers on the fully processed to the point of programming.
- the setting of the state of a particular MOS transistor or ROM cell does not occur until the stage of the process indicated by FIG. 2 k. Cell size is not increased; only the threshold level of selected cells is altered. Wafers can be stored with all processing completed up to the stage of FIG. 2k and then rapidly completed with the last several steps up to final packaging. This permits extremely fast turnaround for customers once they supply a bit map for programming of custom ROMs. Turnaround time can thus be measured in two to three days rather than in two to three weeks.
- CMOS process 11 may be utilized up to the stage of definition of the transistors.
- a stop layer of silicon nitride is applied in step 14. This thin layer of about 100 angstroms to about 1000 anstroms serves later to prevent over-etching of the oxide in selective etch step 18, as described in detail subsequently.
- an oxide layer is applied by conventional vapor deposition techniques to a thickness of approximately 1O,OOO ⁇ .
- step 16 the contacts are formed in step 16 to the individual sources and drains and to the poly interconnects and to gates.
- a program mask with the bit map for programming the ROM is applied in step 17 to open up the oxide above the gates of those MOS transistors which are to be programmed to the zero state.
- the oxide above the gates of these transistors is etched in step 18, down to the thin silicon nitride layer applied previously in step 14.
- an etch is used which preferentially etches silicon dioxide over silicon nitride.
- the thin nitride layer prevents over-etching so that there is no shorting of the gates to the source, drain or substrate regions.
- an ion implantation step 19 is carried out to raise the thresholds of those MOS transistors whose gates are exposed.
- the oxide remaining over the gates of the other MOS transistors prevents them from being affected during the ion implantation.
- the devices are then processed through standard processing techniques including metal evaporation and metal masking in step 20 and passivating and packaging in step 21.
- the metal evaporation and metal mask step 20 is carried out immediately after contact formation step 16.
- the program mask with the bit map for programming the ROM is applied in step 17 to open up the oxide above the gates of those MOS transistors which are to be programmed to the zero state.
- the oxide above the gates of these transistors is then etched in step 18, down to the thin silicon nitride layer applied previously in step 14.
- the thin nitride layer prevents overetching so that there is no shorting of the gates to the source, drain or substrate regions. Then the ion implantation step 19 is carried out to raise the thresholds of those MOS transistors whose gates are exposed. The oxide remaining over the gates of the other MOS transistors prevents them from being affected during the ion implantation. The devices are then passivated and packaged in step 21.
- FIGS. 2a-2l To fully examine the process sequence of embodiment A of the present invention and to particularly point out the stages at which programming is done in the prior art as compared with the process of the present invention, reference should be made to the process sequence shown in FIGS. 2a-2l. As discussed above, the portions of this specific process through definition of the transistors may vary with other embodiments but will remain the same for the application of the stop layer of silicon nitride and the programming steps.
- the process sequence shown for defining the transistors is an NMOS process.
- a silicon wafer 24 has a thin layer 26 of thermal oxide grown on its surface.
- a 700 ⁇ layer of silicon nitride 25 is deposited on the surface of silicon oxide 26.
- the lateral expanse of a single MOS transistor is shown underneath resist region 27 and between field oxide areas to be formed.
- the transistor is exemplary of each transistor in a standard read-only memory array.
- the nitride layer 25 is etched everywhere except under the resist.
- a field implant 28 of 5 ⁇ 10 12 atoms per square centimeter is introduced into the silicon substrate 24 through the exposed oxide layer 25 at an implantation energy of 100 kilovolts.
- Field oxide 29 is then thermally grown as shown in FIG. 2c.
- the field implant 28 is slightly diffused outwardly as a result of the high-temperature process.
- An implantation of boron at 4 ⁇ 10 11 atoms per square centimeter is carried out at an implantation energy of 50 kiloelectron-volts as shown in FIG. 2d to produce the gate implant region 9 and to provide the threshold voltage of the gate, typically about one volt.
- the implantation levels will vary as device requirements dictate.
- the initial oxide and nitride layers are stripped and a thin gate oxide is intentionally grown.
- a section 31 of the surface of the silicon wafer 24 is opened up above the drain source region to be formed. The oxide is removed by chemical or dry plasma etching while a poly contact mask is in place.
- a layer 30 of highly doped polycrystalline silicon is then applied to contact the drain region to be formed.
- the polysilicon is defined in FIG. 2f to leave a gate region 32 and an interconnection 33 which makes electrical contact with the drain region 35 which has not been formed.
- the final step in the definition of the MOS transistor is accomplished by the implantation shown in FIG. 2g.
- 8 ⁇ 10 15 atoms per square centimeter of arsenic is implanted at an implantation energy of 75 kiloelectron-volts. These ions are driven through the thin oxide over the source region 34 and are also driven into a drain region 35.
- a high-temperature thermal drive-in diffusion is carried out at a temperature on the order of 1050° C. for about 15-20 minutes. This thermal drive-in produces source region 34' and drain region 35'.
- the field oxide 29 is slightly increased in size and oxide layer 40 grows over gate 32 and over the exposed surface of drain region 35', source region 34', and polysilicon interconnect 33. This oxide region 40 will remain over the gate for the duration of processing.
- the MOS transistor illustrated in this process sequence is now fully formed and would be operational upon the application of gate, source and drain contacts and the application of appropriate signals. It is at this late stage in the process sequence that the setting of the transistor to a zero state is accomplished.
- a very thin layer 34 of silicon nitride is then applied to the entire surface. Preferrably, this layer has a thickness of 100-1000 ⁇ .
- the layer is thick enough to prevent overetching by an etch which preferentially etches silicon dioxide over silicon nitride, such as dilute hydrofluoric acide, but is thin enough to permit ions to be implanted therethrough as described subsequently.
- a layer 36 of deposited oxide (called PVX) is applied over the entire structure. Typically, this will be deposited by chemical vapor deposition and have a thickness of about 1O,OOO ⁇ .
- the PVX serves to insulate underlying layers from overlying metal lines and stops ions from being implanted into transistors whose thresholds are not to be altered. As shown in FIG.
- a contact mask is now used to open up access to the source 34', the drain 35', the polysilicon 33 and all other regions to which electrical contacts are to be made.
- the wafers are then processed through source and drain metallization to define interconnects to sources, drains, gates and polysilicon lines. Note defined interconnects 37 and 38 in FIG. 2k.
- the thresholds of the selected transistors approximately 25 ⁇ 10 13 atoms of boron per square centimeter is implanted at an energy of about 170 kiloelectron-volts.
- a species of opposite conductivity type is implanted to lower the threshold. What is required is that one set of transistors have one threshold level and another set have a different threshold level with the two levels being sufficiently separated to permit reliable differential detection.
- the presence of silicon nitride layer 34 has allowed the etching over the selected gate regions to occur without over-etching and shorting of the gate to the source or drain regions or to the substrate.
- the silicon nitride acts as an etch stop once the etch has penetrated the overlying PVX and hence the etchant will not reach and attack the underlying layers.
- any attempt to open up the areas of the gate region for implantation would have potentially resulted in the shorting of the gate.
- the implanted ions pass through the opened up region of the thin nitride layer, penetrates the gate region and enter the silicon under the gate to thereby raise the threshold to above five volts.
- the ions are stopped by the PVX elsewhere.
- this programming occurs after contact formation (step 16, FIG. 1).
- the ROM array is now fully programmed so that only a few steps yet remain such as passivation, pad mask, scribing and packaging of the completed custom ROM; if logic circuitry is also on-board, the logic pattern will also have been established by raising the thresholds of selected transistors and effectively removing them from the circuits.
- a passivating layer of silicon nitride 39 is applied over the whole surface.
- the integrated circuits containing the individual ROMs of FIG. 21 are then scribed and packaged and provided to the customer.
- the completed integrated circuit will contain certain ROM cells which are operational transistors and other ROM cells whose threshold have been raised and are effectively disfunctional in normal operation.
- each of the individual steps of metal mask 20, program mask 17, selective gate etch 18, selective implant 19 and passivate and package 21 are carried out as described above for embodiment A.
- the program mask step 17 is carried out one step later than in embodiment A thereby permitting the metal mask step 20 to be carried out earlier in the process and slightly shortening the turnaround time from receipt of the customer's map to availability of prototype.
- the presence of the silicon nitride stop etch layer applied by step 14 is the key in both embodiments B and A to allowing the implantation step to be used effectively so late in the processing. sequence.
Landscapes
- Semiconductor Memories (AREA)
- Read Only Memory (AREA)
- Non-Volatile Memory (AREA)
Abstract
Description
Claims (14)
Priority Applications (6)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US06/516,064 US4513494A (en) | 1983-07-19 | 1983-07-19 | Late mask process for programming read only memories |
CA000450194A CA1204863A (en) | 1983-07-19 | 1984-03-22 | Late mask process for programming read only memories |
JP59066817A JPS6028263A (en) | 1983-07-19 | 1984-04-05 | Method for custom programming rom |
AT84303740T ATE32806T1 (en) | 1983-07-19 | 1984-06-04 | METHOD OF MAKING A CUSTOM PROGRAMMED READ ONLY MEMORY (ROM). |
EP84303740A EP0132033B1 (en) | 1983-07-19 | 1984-06-04 | Process of producing custom programmed read only memory |
DE8484303740T DE3469645D1 (en) | 1983-07-19 | 1984-06-04 | Process of producing custom programmed read only memory |
Applications Claiming Priority (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US06/516,064 US4513494A (en) | 1983-07-19 | 1983-07-19 | Late mask process for programming read only memories |
Publications (1)
Publication Number | Publication Date |
---|---|
US4513494A true US4513494A (en) | 1985-04-30 |
Family
ID=24053976
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US06/516,064 Expired - Lifetime US4513494A (en) | 1983-07-19 | 1983-07-19 | Late mask process for programming read only memories |
Country Status (6)
Country | Link |
---|---|
US (1) | US4513494A (en) |
EP (1) | EP0132033B1 (en) |
JP (1) | JPS6028263A (en) |
AT (1) | ATE32806T1 (en) |
CA (1) | CA1204863A (en) |
DE (1) | DE3469645D1 (en) |
Cited By (31)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US4598460A (en) * | 1984-12-10 | 1986-07-08 | Solid State Scientific, Inc. | Method of making a CMOS EPROM with independently selectable thresholds |
US4649629A (en) * | 1985-07-29 | 1987-03-17 | Thomson Components - Mostek Corp. | Method of late programming a read only memory |
US4686000A (en) * | 1985-04-02 | 1987-08-11 | Heath Barbara A | Self-aligned contact process |
US4837181A (en) * | 1987-06-11 | 1989-06-06 | Sgs-Thomson Microelectronics S.R.L. | ROM memory programming procedure using MOS technology with thin gate oxide and junctions |
US4843026A (en) * | 1987-09-24 | 1989-06-27 | Intel Corporation | Architecture modification for improved ROM security |
US4892841A (en) * | 1983-11-29 | 1990-01-09 | Kabushiki Kaisha Toshiba | Method of manufacturing a read only semiconductor memory device |
US4992389A (en) * | 1985-02-08 | 1991-02-12 | Kabushiki Kaisha Toshiba | Making a self aligned semiconductor device |
US5091328A (en) * | 1989-11-21 | 1992-02-25 | National Semiconductor Corporation | Method of late programming MOS devices |
US5101262A (en) * | 1985-08-13 | 1992-03-31 | Kabushiki Kaisha Toshiba | Semiconductor memory device and method of manufacturing it |
US5200802A (en) * | 1991-05-24 | 1993-04-06 | National Semiconductor Corporation | Semiconductor ROM cell programmed using source mask |
US5219776A (en) * | 1990-07-30 | 1993-06-15 | Sharp Kabushiki Kaisha | Method of manufacturing semiconductor device |
US5328863A (en) * | 1990-03-15 | 1994-07-12 | Sgs-Thomson Microelectronics, S.R.L. | Process for manufacturing a ROM cell with low drain capacitance |
US5372961A (en) * | 1991-06-25 | 1994-12-13 | Sony Corporation | Method for manufacturing a semiconductor integrated circuit device |
US5378641A (en) * | 1993-02-22 | 1995-01-03 | Micron Semiconductor, Inc. | Electrically conductive substrate interconnect continuity region and method of forming same with an angled implant |
US5394356A (en) * | 1993-03-22 | 1995-02-28 | United Microelectronics Corporation | Process for forming an FET read only memory device |
US5403764A (en) * | 1992-04-28 | 1995-04-04 | Rohm Co., Ltd. | Method for producing a ROM on a semiconductor device having a nonvolatile memory |
US5432103A (en) * | 1992-06-22 | 1995-07-11 | National Semiconductor Corporation | Method of making semiconductor ROM cell programmed using source mask |
US5486487A (en) * | 1990-03-30 | 1996-01-23 | Sgs-Thomson Microelectronics S.R.L. | Method for adjusting the threshold of a read-only memory to achieve low capacitance and high breakdown voltage |
US5514609A (en) * | 1994-05-13 | 1996-05-07 | Mosel Vitelic, Inc. | Through glass ROM code implant to reduce product delivering time |
US5529942A (en) * | 1994-06-23 | 1996-06-25 | United Microelectronics Corp. | Self-aligned coding process for mask ROM |
US5559357A (en) * | 1992-09-21 | 1996-09-24 | Krivokapic; Zoran | Poly LDD self-aligned channel transistors |
US5576235A (en) * | 1994-06-23 | 1996-11-19 | United Microelectronics Corporation | ROM coding process with self-aligned implantation and the ROM produced thereby |
US5736420A (en) * | 1993-08-20 | 1998-04-07 | National Semiconductor Corporation | Process for fabricating read only memories, with programming step performed midway through the fabrication process |
US5793086A (en) * | 1992-06-26 | 1998-08-11 | Sgs-Thomson Microelectronics, S.R.L. | NOR-type ROM with LDD cells and process of fabrication |
US5858845A (en) * | 1994-09-27 | 1999-01-12 | Micron Technology, Inc. | Electrically conductive substrate interconnect continuity region and method of forming same with an angled implant |
US6020241A (en) * | 1997-12-22 | 2000-02-01 | Taiwan Semiconductor Manufacturing Company | Post metal code engineering for a ROM |
US6230071B1 (en) * | 1996-05-24 | 2001-05-08 | The Regents Of The University Of California | Depth enhancement of ion sensitized data |
US6570236B2 (en) * | 2001-05-16 | 2003-05-27 | Matsushita Electric Industrial Co., Ltd. | Semiconductor device |
US20040093579A1 (en) * | 2000-12-28 | 2004-05-13 | Micron Technology, Inc. | Command user interface with programmable decoder |
US20090294923A1 (en) * | 2008-05-29 | 2009-12-03 | International Business Machines Corporation | Structure and Method for Reducing Threshold Voltage Variation |
US9069042B2 (en) | 2013-11-05 | 2015-06-30 | Freescale Semiconductor, Inc. | Efficient apparatus and method for testing digital shadow logic around non-logic design structures |
Families Citing this family (10)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JPH0532259U (en) * | 1991-10-11 | 1993-04-27 | トヨタ車体株式会社 | Falling object prevention device between the vehicle cabin and the rear body |
JPH07273224A (en) * | 1994-03-29 | 1995-10-20 | Sharp Corp | Manufacture of semiconductor device |
US6853587B2 (en) | 2002-06-21 | 2005-02-08 | Micron Technology, Inc. | Vertical NROM having a storage density of 1 bit per 1F2 |
US6873550B2 (en) * | 2003-08-07 | 2005-03-29 | Micron Technology, Inc. | Method for programming and erasing an NROM cell |
US6830963B1 (en) | 2003-10-09 | 2004-12-14 | Micron Technology, Inc. | Fully depleted silicon-on-insulator CMOS logic |
US7202523B2 (en) | 2003-11-17 | 2007-04-10 | Micron Technology, Inc. | NROM flash memory devices on ultrathin silicon |
US7157769B2 (en) | 2003-12-18 | 2007-01-02 | Micron Technology, Inc. | Flash memory having a high-permittivity tunnel dielectric |
US6952366B2 (en) | 2004-02-10 | 2005-10-04 | Micron Technology, Inc. | NROM flash memory cell with integrated DRAM |
US7221018B2 (en) | 2004-02-10 | 2007-05-22 | Micron Technology, Inc. | NROM flash memory with a high-permittivity gate dielectric |
US7274068B2 (en) | 2004-05-06 | 2007-09-25 | Micron Technology, Inc. | Ballistic direct injection NROM cell on strained silicon structures |
Citations (11)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US4235011A (en) * | 1979-03-28 | 1980-11-25 | Honeywell Inc. | Semiconductor apparatus |
US4272303A (en) * | 1978-06-05 | 1981-06-09 | Texas Instruments Incorporated | Method of making post-metal ion beam programmable MOS read only memory |
US4294001A (en) * | 1979-01-08 | 1981-10-13 | Texas Instruments Incorporated | Method of making implant programmable metal gate MOS read only memory |
US4329186A (en) * | 1979-12-20 | 1982-05-11 | Ibm Corporation | Simultaneously forming fully implanted DMOS together with enhancement and depletion mode MOSFET devices |
US4356042A (en) * | 1980-11-07 | 1982-10-26 | Mostek Corporation | Method for fabricating a semiconductor read only memory |
US4358889A (en) * | 1981-05-28 | 1982-11-16 | General Motors Corporation | Process for making a late programming enhanced contact ROM |
US4364165A (en) * | 1981-05-28 | 1982-12-21 | General Motors Corporation | Late programming using a silicon nitride interlayer |
US4364167A (en) * | 1979-11-28 | 1982-12-21 | General Motors Corporation | Programming an IGFET read-only-memory |
US4380866A (en) * | 1981-05-04 | 1983-04-26 | Motorola, Inc. | Method of programming ROM by offset masking of selected gates |
US4384399A (en) * | 1978-03-20 | 1983-05-24 | Texas Instruments Incorporated | Method of making a metal programmable MOS read only memory device |
US4406049A (en) * | 1980-12-11 | 1983-09-27 | Rockwell International Corporation | Very high density cells comprising a ROM and method of manufacturing same |
Family Cites Families (3)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US4273303A (en) * | 1979-03-16 | 1981-06-16 | The Boeing Company | Adaptive airplane landing gear |
US4295209A (en) * | 1979-11-28 | 1981-10-13 | General Motors Corporation | Programming an IGFET read-only-memory |
JPS5830154A (en) * | 1981-08-17 | 1983-02-22 | Toshiba Corp | Fixed memory semiconductor device and manufacture thereof |
-
1983
- 1983-07-19 US US06/516,064 patent/US4513494A/en not_active Expired - Lifetime
-
1984
- 1984-03-22 CA CA000450194A patent/CA1204863A/en not_active Expired
- 1984-04-05 JP JP59066817A patent/JPS6028263A/en active Pending
- 1984-06-04 EP EP84303740A patent/EP0132033B1/en not_active Expired
- 1984-06-04 AT AT84303740T patent/ATE32806T1/en not_active IP Right Cessation
- 1984-06-04 DE DE8484303740T patent/DE3469645D1/en not_active Expired
Patent Citations (11)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US4384399A (en) * | 1978-03-20 | 1983-05-24 | Texas Instruments Incorporated | Method of making a metal programmable MOS read only memory device |
US4272303A (en) * | 1978-06-05 | 1981-06-09 | Texas Instruments Incorporated | Method of making post-metal ion beam programmable MOS read only memory |
US4294001A (en) * | 1979-01-08 | 1981-10-13 | Texas Instruments Incorporated | Method of making implant programmable metal gate MOS read only memory |
US4235011A (en) * | 1979-03-28 | 1980-11-25 | Honeywell Inc. | Semiconductor apparatus |
US4364167A (en) * | 1979-11-28 | 1982-12-21 | General Motors Corporation | Programming an IGFET read-only-memory |
US4329186A (en) * | 1979-12-20 | 1982-05-11 | Ibm Corporation | Simultaneously forming fully implanted DMOS together with enhancement and depletion mode MOSFET devices |
US4356042A (en) * | 1980-11-07 | 1982-10-26 | Mostek Corporation | Method for fabricating a semiconductor read only memory |
US4406049A (en) * | 1980-12-11 | 1983-09-27 | Rockwell International Corporation | Very high density cells comprising a ROM and method of manufacturing same |
US4380866A (en) * | 1981-05-04 | 1983-04-26 | Motorola, Inc. | Method of programming ROM by offset masking of selected gates |
US4358889A (en) * | 1981-05-28 | 1982-11-16 | General Motors Corporation | Process for making a late programming enhanced contact ROM |
US4364165A (en) * | 1981-05-28 | 1982-12-21 | General Motors Corporation | Late programming using a silicon nitride interlayer |
Cited By (39)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US4892841A (en) * | 1983-11-29 | 1990-01-09 | Kabushiki Kaisha Toshiba | Method of manufacturing a read only semiconductor memory device |
US4598460A (en) * | 1984-12-10 | 1986-07-08 | Solid State Scientific, Inc. | Method of making a CMOS EPROM with independently selectable thresholds |
US4992389A (en) * | 1985-02-08 | 1991-02-12 | Kabushiki Kaisha Toshiba | Making a self aligned semiconductor device |
US4686000A (en) * | 1985-04-02 | 1987-08-11 | Heath Barbara A | Self-aligned contact process |
US4649629A (en) * | 1985-07-29 | 1987-03-17 | Thomson Components - Mostek Corp. | Method of late programming a read only memory |
US5101262A (en) * | 1985-08-13 | 1992-03-31 | Kabushiki Kaisha Toshiba | Semiconductor memory device and method of manufacturing it |
US4837181A (en) * | 1987-06-11 | 1989-06-06 | Sgs-Thomson Microelectronics S.R.L. | ROM memory programming procedure using MOS technology with thin gate oxide and junctions |
US4843026A (en) * | 1987-09-24 | 1989-06-27 | Intel Corporation | Architecture modification for improved ROM security |
US5091328A (en) * | 1989-11-21 | 1992-02-25 | National Semiconductor Corporation | Method of late programming MOS devices |
US5328863A (en) * | 1990-03-15 | 1994-07-12 | Sgs-Thomson Microelectronics, S.R.L. | Process for manufacturing a ROM cell with low drain capacitance |
US5732012A (en) * | 1990-03-15 | 1998-03-24 | Sgs-Thomson Microelectronics, S.R.L. | Rom cell with reduced drain capacitance |
US5486487A (en) * | 1990-03-30 | 1996-01-23 | Sgs-Thomson Microelectronics S.R.L. | Method for adjusting the threshold of a read-only memory to achieve low capacitance and high breakdown voltage |
US5219776A (en) * | 1990-07-30 | 1993-06-15 | Sharp Kabushiki Kaisha | Method of manufacturing semiconductor device |
US5200802A (en) * | 1991-05-24 | 1993-04-06 | National Semiconductor Corporation | Semiconductor ROM cell programmed using source mask |
US5372961A (en) * | 1991-06-25 | 1994-12-13 | Sony Corporation | Method for manufacturing a semiconductor integrated circuit device |
US5403764A (en) * | 1992-04-28 | 1995-04-04 | Rohm Co., Ltd. | Method for producing a ROM on a semiconductor device having a nonvolatile memory |
US5432103A (en) * | 1992-06-22 | 1995-07-11 | National Semiconductor Corporation | Method of making semiconductor ROM cell programmed using source mask |
US5793086A (en) * | 1992-06-26 | 1998-08-11 | Sgs-Thomson Microelectronics, S.R.L. | NOR-type ROM with LDD cells and process of fabrication |
US5559357A (en) * | 1992-09-21 | 1996-09-24 | Krivokapic; Zoran | Poly LDD self-aligned channel transistors |
US5571738A (en) * | 1992-09-21 | 1996-11-05 | Advanced Micro Devices, Inc. | Method of making poly LDD self-aligned channel transistors |
US6320235B1 (en) | 1993-02-22 | 2001-11-20 | Micron Technology, Inc. | Apparatus having low resistance angled implant regions |
US5378641A (en) * | 1993-02-22 | 1995-01-03 | Micron Semiconductor, Inc. | Electrically conductive substrate interconnect continuity region and method of forming same with an angled implant |
US5976960A (en) * | 1993-02-22 | 1999-11-02 | Micron Technology, Inc. | Method of forming an electrically conductive substrate interconnect continuity region with an angled implant |
US5394356A (en) * | 1993-03-22 | 1995-02-28 | United Microelectronics Corporation | Process for forming an FET read only memory device |
US5736420A (en) * | 1993-08-20 | 1998-04-07 | National Semiconductor Corporation | Process for fabricating read only memories, with programming step performed midway through the fabrication process |
US5681772A (en) * | 1994-05-13 | 1997-10-28 | Mosel Vitelic, Inc. | Through glass ROM code implant to reduce product delivering time |
US5691562A (en) * | 1994-05-13 | 1997-11-25 | Mosel Vitelic, Inc. | Through glass ROM code implant to reduce product delivering time |
US5514609A (en) * | 1994-05-13 | 1996-05-07 | Mosel Vitelic, Inc. | Through glass ROM code implant to reduce product delivering time |
US5529942A (en) * | 1994-06-23 | 1996-06-25 | United Microelectronics Corp. | Self-aligned coding process for mask ROM |
US5576235A (en) * | 1994-06-23 | 1996-11-19 | United Microelectronics Corporation | ROM coding process with self-aligned implantation and the ROM produced thereby |
US5858845A (en) * | 1994-09-27 | 1999-01-12 | Micron Technology, Inc. | Electrically conductive substrate interconnect continuity region and method of forming same with an angled implant |
US6230071B1 (en) * | 1996-05-24 | 2001-05-08 | The Regents Of The University Of California | Depth enhancement of ion sensitized data |
US6020241A (en) * | 1997-12-22 | 2000-02-01 | Taiwan Semiconductor Manufacturing Company | Post metal code engineering for a ROM |
US20040093579A1 (en) * | 2000-12-28 | 2004-05-13 | Micron Technology, Inc. | Command user interface with programmable decoder |
US6570236B2 (en) * | 2001-05-16 | 2003-05-27 | Matsushita Electric Industrial Co., Ltd. | Semiconductor device |
US6920626B2 (en) * | 2001-05-31 | 2005-07-19 | Micron Technology, Inc. | Method for re-encoding a decoder |
US20090294923A1 (en) * | 2008-05-29 | 2009-12-03 | International Business Machines Corporation | Structure and Method for Reducing Threshold Voltage Variation |
US7750414B2 (en) * | 2008-05-29 | 2010-07-06 | International Business Machines Corporation | Structure and method for reducing threshold voltage variation |
US9069042B2 (en) | 2013-11-05 | 2015-06-30 | Freescale Semiconductor, Inc. | Efficient apparatus and method for testing digital shadow logic around non-logic design structures |
Also Published As
Publication number | Publication date |
---|---|
EP0132033A1 (en) | 1985-01-23 |
EP0132033B1 (en) | 1988-03-02 |
CA1204863A (en) | 1986-05-20 |
JPS6028263A (en) | 1985-02-13 |
ATE32806T1 (en) | 1988-03-15 |
DE3469645D1 (en) | 1988-04-07 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
US4513494A (en) | Late mask process for programming read only memories | |
US4080718A (en) | Method of modifying electrical characteristics of MOS devices using ion implantation | |
US4502208A (en) | Method of making high density VMOS electrically-programmable ROM | |
US4322822A (en) | High density VMOS electrically programmable ROM | |
US4356042A (en) | Method for fabricating a semiconductor read only memory | |
US6335228B1 (en) | Method for making an anti-fuse | |
US5242851A (en) | Programmable interconnect device and method of manufacturing same | |
US4180826A (en) | MOS double polysilicon read-only memory and cell | |
US4178674A (en) | Process for forming a contact region between layers of polysilicon with an integral polysilicon resistor | |
US4319395A (en) | Method of making self-aligned device | |
EP0073130B2 (en) | Method for manufacturing a mask type read only memory | |
US4268950A (en) | Post-metal ion implant programmable MOS read only memory | |
US4512073A (en) | Method of forming self-aligned contact openings | |
KR100304678B1 (en) | Process for fabricating semiconductor device with field effect transistor changeable in threshold voltage with hydrogen ion after formation of wirings | |
US5471416A (en) | Method of programming a CMOS read only memory at the second metal layer in a two-metal process | |
US4198693A (en) | VMOS Read only memory | |
US4246593A (en) | High density static memory cell with polysilicon resistors | |
US4230504A (en) | Method of making implant programmable N-channel ROM | |
US4247915A (en) | Punch-through load devices in high density static memory cell | |
US4290184A (en) | Method of making post-metal programmable MOS read only memory | |
US4384399A (en) | Method of making a metal programmable MOS read only memory device | |
US5514610A (en) | Method of making an optimized code ion implantation procedure for read only memory devices | |
US4272303A (en) | Method of making post-metal ion beam programmable MOS read only memory | |
US5679598A (en) | Method of making a CMOS dynamic random-access memory (DRAM) | |
KR100255014B1 (en) | Semiconductor device having high resistive element including high melting point metal |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
AS | Assignment |
Owner name: AMERICAN MICROSYSTEMS, INC. 3800 HOMESTEAD ROAD, S Free format text: ASSIGNMENT OF ASSIGNORS INTEREST.;ASSIGNOR:BATRA, TARSAIM;REEL/FRAME:004156/0556 Effective date: 19830719 Owner name: AMERICAN MICROSYSTEMS, INC. A CORP. OF CA,CALIFORN Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:BATRA, TARSAIM;REEL/FRAME:004156/0556 Effective date: 19830719 |
|
STCF | Information on status: patent grant |
Free format text: PATENTED CASE |
|
FEPP | Fee payment procedure |
Free format text: PAYOR NUMBER ASSIGNED (ORIGINAL EVENT CODE: ASPN); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY |
|
FPAY | Fee payment |
Year of fee payment: 4 |
|
FEPP | Fee payment procedure |
Free format text: PAYER NUMBER DE-ASSIGNED (ORIGINAL EVENT CODE: RMPN); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY Free format text: PAYOR NUMBER ASSIGNED (ORIGINAL EVENT CODE: ASPN); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY |
|
FEPP | Fee payment procedure |
Free format text: PAYER NUMBER DE-ASSIGNED (ORIGINAL EVENT CODE: RMPN); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY Free format text: PAYOR NUMBER ASSIGNED (ORIGINAL EVENT CODE: ASPN); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY |
|
FPAY | Fee payment |
Year of fee payment: 8 |
|
FPAY | Fee payment |
Year of fee payment: 12 |
|
AS | Assignment |
Owner name: AMERICAN MICROSYSTEMS HOLDING CORPORATION, IDAHO Free format text: MERGER;ASSIGNOR:AMERICAN MICROSYSTEMS, INC.;REEL/FRAME:011277/0491 Effective date: 19970725 Owner name: GA-TEK INC., OHIO Free format text: MERGER AND CHANGE OF NAME;ASSIGNOR:AMERICAN MICROSYSTEMS HOLDING CORPORATION;REEL/FRAME:011277/0509 Effective date: 19980101 |
|
AS | Assignment |
Owner name: AMI SPINCO, INC., IDAHO Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:GA-TEK, INC.;REEL/FRAME:011369/0264 Effective date: 20000729 |
|
AS | Assignment |
Owner name: CREDIT SUISSE FIRST BOSTON, AS COLLATERAL AGENT, N Free format text: SECURITY INTEREST;ASSIGNOR:AMI SPINCO, INC.;REEL/FRAME:011457/0562 Effective date: 20001221 |
|
AS | Assignment |
Owner name: AMI SEMICONDUCTOR, INC., IDAHO Free format text: MERGER/CHANGE OF NAME;ASSIGNOR:AMI SPINCO, INC.;REEL/FRAME:011601/0413 Effective date: 20001221 |
|
AS | Assignment |
Owner name: AMI SPINCO, INC., IDAHO Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:CREDIT SUISSE AG, CAYMAN ISLANDS BRANCH (F/K/A CREDIT SUISSE FIRST BOSTON);REEL/FRAME:038355/0131 Effective date: 20160401 Owner name: AMI SEMICONDUCTOR, INC., IDAHO Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:CREDIT SUISSE AG, CAYMAN ISLANDS BRANCH (F/K/A CREDIT SUISSE FIRST BOSTON);REEL/FRAME:038355/0131 Effective date: 20160401 |