US20210005513A1 - Method of fabricating a semiconductor device - Google Patents
Method of fabricating a semiconductor device Download PDFInfo
- Publication number
- US20210005513A1 US20210005513A1 US16/626,772 US201916626772A US2021005513A1 US 20210005513 A1 US20210005513 A1 US 20210005513A1 US 201916626772 A US201916626772 A US 201916626772A US 2021005513 A1 US2021005513 A1 US 2021005513A1
- Authority
- US
- United States
- Prior art keywords
- layer
- polymer layer
- hole
- substrate
- polymer
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Abandoned
Links
- 239000004065 semiconductor Substances 0.000 title claims abstract description 19
- 238000004519 manufacturing process Methods 0.000 title claims abstract description 9
- 229920000642 polymer Polymers 0.000 claims abstract description 83
- 238000002955 isolation Methods 0.000 claims abstract description 74
- 239000000758 substrate Substances 0.000 claims abstract description 55
- 229910052751 metal Inorganic materials 0.000 claims abstract description 51
- 239000002184 metal Substances 0.000 claims abstract description 51
- 238000000034 method Methods 0.000 claims abstract description 35
- 238000005530 etching Methods 0.000 claims abstract description 34
- NBVXSUQYWXRMNV-UHFFFAOYSA-N fluoromethane Chemical compound FC NBVXSUQYWXRMNV-UHFFFAOYSA-N 0.000 claims description 12
- 239000007789 gas Substances 0.000 claims description 11
- 238000006243 chemical reaction Methods 0.000 claims description 10
- XPDWGBQVDMORPB-UHFFFAOYSA-N Fluoroform Chemical compound FC(F)F XPDWGBQVDMORPB-UHFFFAOYSA-N 0.000 claims description 7
- 238000004380 ashing Methods 0.000 claims description 7
- RWRIWBAIICGTTQ-UHFFFAOYSA-N difluoromethane Chemical compound FCF RWRIWBAIICGTTQ-UHFFFAOYSA-N 0.000 claims description 6
- GVGCUCJTUSOZKP-UHFFFAOYSA-N nitrogen trifluoride Chemical compound FN(F)F GVGCUCJTUSOZKP-UHFFFAOYSA-N 0.000 claims description 6
- 230000000149 penetrating effect Effects 0.000 claims description 5
- 238000005137 deposition process Methods 0.000 claims description 3
- 238000001020 plasma etching Methods 0.000 claims description 3
- 239000012495 reaction gas Substances 0.000 claims description 2
- 239000010410 layer Substances 0.000 description 186
- 238000002161 passivation Methods 0.000 description 12
- VYPSYNLAJGMNEJ-UHFFFAOYSA-N Silicium dioxide Chemical compound O=[Si]=O VYPSYNLAJGMNEJ-UHFFFAOYSA-N 0.000 description 8
- 239000000463 material Substances 0.000 description 6
- QVGXLLKOCUKJST-UHFFFAOYSA-N atomic oxygen Chemical compound [O] QVGXLLKOCUKJST-UHFFFAOYSA-N 0.000 description 5
- 229910052760 oxygen Inorganic materials 0.000 description 5
- 239000001301 oxygen Substances 0.000 description 5
- OKTJSMMVPCPJKN-UHFFFAOYSA-N Carbon Chemical compound [C] OKTJSMMVPCPJKN-UHFFFAOYSA-N 0.000 description 4
- 238000009825 accumulation Methods 0.000 description 4
- 229910052799 carbon Inorganic materials 0.000 description 4
- 239000000377 silicon dioxide Substances 0.000 description 4
- YCKRFDGAMUMZLT-UHFFFAOYSA-N Fluorine atom Chemical compound [F] YCKRFDGAMUMZLT-UHFFFAOYSA-N 0.000 description 3
- 229910052581 Si3N4 Inorganic materials 0.000 description 3
- 230000006378 damage Effects 0.000 description 3
- 229910052731 fluorine Inorganic materials 0.000 description 3
- 239000011737 fluorine Substances 0.000 description 3
- 235000012239 silicon dioxide Nutrition 0.000 description 3
- HQVNEWCFYHHQES-UHFFFAOYSA-N silicon nitride Chemical compound N12[Si]34N5[Si]62N3[Si]51N64 HQVNEWCFYHHQES-UHFFFAOYSA-N 0.000 description 3
- XUIMIQQOPSSXEZ-UHFFFAOYSA-N Silicon Chemical compound [Si] XUIMIQQOPSSXEZ-UHFFFAOYSA-N 0.000 description 2
- 230000015572 biosynthetic process Effects 0.000 description 2
- 238000004140 cleaning Methods 0.000 description 2
- 238000009413 insulation Methods 0.000 description 2
- 229910021421 monocrystalline silicon Inorganic materials 0.000 description 2
- 229910052710 silicon Inorganic materials 0.000 description 2
- 239000010703 silicon Substances 0.000 description 2
- 239000002904 solvent Substances 0.000 description 2
- JBRZTFJDHDCESZ-UHFFFAOYSA-N AsGa Chemical compound [As]#[Ga] JBRZTFJDHDCESZ-UHFFFAOYSA-N 0.000 description 1
- 229910002601 GaN Inorganic materials 0.000 description 1
- 229910001218 Gallium arsenide Inorganic materials 0.000 description 1
- JMASRVWKEDWRBT-UHFFFAOYSA-N Gallium nitride Chemical compound [Ga]#N JMASRVWKEDWRBT-UHFFFAOYSA-N 0.000 description 1
- CBENFWSGALASAD-UHFFFAOYSA-N Ozone Chemical compound [O-][O+]=O CBENFWSGALASAD-UHFFFAOYSA-N 0.000 description 1
- 230000002411 adverse Effects 0.000 description 1
- 229910021417 amorphous silicon Inorganic materials 0.000 description 1
- 239000000356 contaminant Substances 0.000 description 1
- 238000007796 conventional method Methods 0.000 description 1
- 230000007423 decrease Effects 0.000 description 1
- 230000007547 defect Effects 0.000 description 1
- 230000000593 degrading effect Effects 0.000 description 1
- 238000001312 dry etching Methods 0.000 description 1
- 230000000694 effects Effects 0.000 description 1
- 239000002075 main ingredient Substances 0.000 description 1
- 238000012986 modification Methods 0.000 description 1
- 230000004048 modification Effects 0.000 description 1
- 150000004767 nitrides Chemical class 0.000 description 1
- 238000004806 packaging method and process Methods 0.000 description 1
- 239000002245 particle Substances 0.000 description 1
- 229910021420 polycrystalline silicon Inorganic materials 0.000 description 1
- 230000000750 progressive effect Effects 0.000 description 1
- 239000011241 protective layer Substances 0.000 description 1
- 238000012827 research and development Methods 0.000 description 1
- HBMJWWWQQXIZIP-UHFFFAOYSA-N silicon carbide Chemical compound [Si+]#[C-] HBMJWWWQQXIZIP-UHFFFAOYSA-N 0.000 description 1
- 229910010271 silicon carbide Inorganic materials 0.000 description 1
- 238000005406 washing Methods 0.000 description 1
Images
Classifications
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/04—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
- H01L21/18—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer the devices having semiconductor bodies comprising elements of Group IV of the Periodic Table or AIIIBV compounds with or without impurities, e.g. doping materials
- H01L21/30—Treatment of semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/26
- H01L21/31—Treatment of semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/26 to form insulating layers thereon, e.g. for masking or by using photolithographic techniques; After treatment of these layers; Selection of materials for these layers
- H01L21/3105—After-treatment
- H01L21/311—Etching the insulating layers by chemical or physical means
- H01L21/31105—Etching inorganic layers
- H01L21/31111—Etching inorganic layers by chemical means
- H01L21/31116—Etching inorganic layers by chemical means by dry-etching
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/02104—Forming layers
- H01L21/02107—Forming insulating materials on a substrate
- H01L21/02109—Forming insulating materials on a substrate characterised by the type of layer, e.g. type of material, porous/non-porous, pre-cursors, mixtures or laminates
- H01L21/02112—Forming insulating materials on a substrate characterised by the type of layer, e.g. type of material, porous/non-porous, pre-cursors, mixtures or laminates characterised by the material of the layer
- H01L21/02118—Forming insulating materials on a substrate characterised by the type of layer, e.g. type of material, porous/non-porous, pre-cursors, mixtures or laminates characterised by the material of the layer carbon based polymeric organic or inorganic material, e.g. polyimides, poly cyclobutene or PVC
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/02104—Forming layers
- H01L21/02107—Forming insulating materials on a substrate
- H01L21/02225—Forming insulating materials on a substrate characterised by the process for the formation of the insulating layer
- H01L21/0226—Forming insulating materials on a substrate characterised by the process for the formation of the insulating layer formation by a deposition process
- H01L21/02263—Forming insulating materials on a substrate characterised by the process for the formation of the insulating layer formation by a deposition process deposition from the gas or vapour phase
- H01L21/02271—Forming insulating materials on a substrate characterised by the process for the formation of the insulating layer formation by a deposition process deposition from the gas or vapour phase deposition by decomposition or reaction of gaseous or vapour phase compounds, i.e. chemical vapour deposition
- H01L21/02274—Forming insulating materials on a substrate characterised by the process for the formation of the insulating layer formation by a deposition process deposition from the gas or vapour phase deposition by decomposition or reaction of gaseous or vapour phase compounds, i.e. chemical vapour deposition in the presence of a plasma [PECVD]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/02104—Forming layers
- H01L21/02107—Forming insulating materials on a substrate
- H01L21/02225—Forming insulating materials on a substrate characterised by the process for the formation of the insulating layer
- H01L21/0226—Forming insulating materials on a substrate characterised by the process for the formation of the insulating layer formation by a deposition process
- H01L21/02263—Forming insulating materials on a substrate characterised by the process for the formation of the insulating layer formation by a deposition process deposition from the gas or vapour phase
- H01L21/02271—Forming insulating materials on a substrate characterised by the process for the formation of the insulating layer formation by a deposition process deposition from the gas or vapour phase deposition by decomposition or reaction of gaseous or vapour phase compounds, i.e. chemical vapour deposition
- H01L21/0228—Forming insulating materials on a substrate characterised by the process for the formation of the insulating layer formation by a deposition process deposition from the gas or vapour phase deposition by decomposition or reaction of gaseous or vapour phase compounds, i.e. chemical vapour deposition deposition by cyclic CVD, e.g. ALD, ALE, pulsed CVD
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/04—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
- H01L21/18—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer the devices having semiconductor bodies comprising elements of Group IV of the Periodic Table or AIIIBV compounds with or without impurities, e.g. doping materials
- H01L21/30—Treatment of semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/26
- H01L21/31—Treatment of semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/26 to form insulating layers thereon, e.g. for masking or by using photolithographic techniques; After treatment of these layers; Selection of materials for these layers
- H01L21/3105—After-treatment
- H01L21/311—Etching the insulating layers by chemical or physical means
- H01L21/31127—Etching organic layers
- H01L21/31133—Etching organic layers by chemical means
- H01L21/31138—Etching organic layers by chemical means by dry-etching
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/04—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
- H01L21/18—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer the devices having semiconductor bodies comprising elements of Group IV of the Periodic Table or AIIIBV compounds with or without impurities, e.g. doping materials
- H01L21/30—Treatment of semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/26
- H01L21/31—Treatment of semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/26 to form insulating layers thereon, e.g. for masking or by using photolithographic techniques; After treatment of these layers; Selection of materials for these layers
- H01L21/3105—After-treatment
- H01L21/311—Etching the insulating layers by chemical or physical means
- H01L21/31144—Etching the insulating layers by chemical or physical means using masks
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/70—Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
- H01L21/71—Manufacture of specific parts of devices defined in group H01L21/70
- H01L21/768—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics
- H01L21/76898—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics formed through a semiconductor substrate
Definitions
- the present invention relates to the field of semiconductor devices and, more particularly, to a method of fabricating a semiconductor device.
- the 3DIC technology aims to three-dimensionally stack IC chips using through silicon vias (TSVs) or the like so that they can provide the best performance while having the smallest footprint.
- TSVs through silicon vias
- a 3DIC process often involves exposing a layer of a first metal for subsequent connection under a substrate of a stacked wafer by forming a hole extending through the substrate and protecting the so-exposed substrate and metal layer from possible adverse effects by covering a side wall and bottom of the hole as well as a top surface of the wafer with an isolation layer. Therefore, the subsequent process for filling a second metal in the hole and thus connecting it to the first metal is preceded by exposing the underlying first metal layer through etching away the isolation layer portion covering the bottom of the hole.
- the present invention provides a method of fabricating a semiconductor device, including: providing a front-end component including a substrate, a dielectric layer on a front side of the substrate, a metal layer embedded in the dielectric layer, a hole and an isolation layer, the hole penetrating through at least the substrate and exposing the metal layer, the isolation layer covering a side wall and a bottom of the hole, the metal layer and a back side of the substrate; forming a polymer layer which covers a surface of the isolation layer; removing a portion of the polymer layer and at least a partial thickness of a portion of the isolation layer over the bottom of the hole by etching both the polymer layer and the isolation layer; removing the polymer layer; and successively repeating the steps of forming a polymer layer, etching both the polymer layer and the isolation layer and removing the polymer layer, until the metal layer is exposed.
- the polymer layer may be formed by a plasma deposition process performed at a plasma chamber pressure of from 25 mTorr to 35 mTorr, an RF power level of 2000-3000 W and a bias voltage of 45-55 V using mixed reaction gases including CH 2 F 2 , CH 3 F and O 2 .
- CH 2 F 2 , CH 3 F and O 2 may be provided at flow rates of 140-160, 190-210 and 15-25 sccm, respectively, for a period of time of 6-8 s.
- the polymer layer and isolation layer may be etched by a plasma etching process performed at a plasma chamber pressure of from 10 mTorr to 20 mTorr, an RF power level of 1000-2500 W and a bias voltage of 1400-1600 V using mixed reaction gases including NF 3 , CH 3 F, CHF 3 and O 2 .
- NF 3 , CH 3 F, CHF 3 and O 2 may be provided at flow rates of 70-90, 50-70, 40-60 and 8-12 sccm, respectively, for a period of time of 13-17 s.
- the polymer layer may be removed by an ashing process performed for a period of time of 23-27 s at a plasma chamber pressure of from 15 mTorr to 25 mTorr, an RF power level of 2500-2700W and a bias voltage of 0 V using a reaction gas containing 0 2 introduced at a flow rate of 800-1200 sccm.
- steps of forming a polymer layer, etching both the polymer layer and the isolation layer and removing the polymer layer may be successively repeated for 8 to 10 times.
- the hole may extend through the substrate so that the metal layer is exposed therein.
- the hole may extend through both the substrate and a partial thickness of the dielectric layer so that the metal layer is exposed therein.
- the polymer layer may have a thickness ranging from 5 nm to 20 nm.
- the present invention offers the following advantages:
- the steps of forming a polymer layer, etching both the polymer layer and the isolation layer and removing the polymer layer are successively repeated until the metal layer is exposed.
- a polymer is deposited to protect the isolation layer portion over the side wall of the hole.
- the etching removal of the isolation layer portion over the bottom of the hole is accomplished in a number of repeated cycles each including forming a new polymer layer and then removing it.
- FIG. 1 schematically shows a flowchart of a method of fabricating a semiconductor device in accordance with an embodiment of the present invention.
- FIG. 2 - a is a structural schematic of a front-end component according to an embodiment of the present invention.
- FIG. 2 - b is a structural schematic of a front-end component according to another embodiment of the present invention.
- FIG. 3 schematically illustrates the formation of a polymer layer according to an embodiment of the present invention.
- FIG. 4 schematically illustrates how a polymer layer and an isolation layer are etched in accordance with an embodiment of the present invention.
- FIG. 5 is a schematic illustration of a structure with a metal layer being exposed according to an embodiment of the present invention.
- the isolation layer portion covering the bottom of the hole is etched away, it is very likely for the remainder of the isolation layer that covers the wafer top surface and the side wall of the hole to be also partially removed and thus undesirably expose the substrate. Specifically, this partial loss of the isolation layer tends to occur around an upper edge of the hole and over the side wall thereof and, when it happens, the second metal layer subsequently filled into the hole to interconnect with the first metal layer will easily diffuse into the substrate, which is unfavorable to the performance of the semiconductor devices being fabricated.
- steps of forming a polymer layer, etching both the polymer layer and the isolation layer and removing the polymer layer are successively repeated until the isolation layer portion covering the bottom of the hole is completed removed to expose the metal layer.
- a polymer is deposited to protect the isolation layer portion over the side wall of the hole.
- the etching removal of the isolation layer portion over the bottom of the hole is accomplished in a number of repeated cycles each including forming a new polymer layer and then removing it.
- FIG. 1 schematically shows a flowchart of a method of fabricating a semiconductor device in accordance with an embodiment of the present invention. As shown in FIG. 1 , the method includes the steps of:
- S 1 providing a front-end component including a substrate, a dielectric layer on a front side of the substrate, a metal layer embedded in the dielectric layer, a hole and an isolation layer, the hole penetrating through at least the substrate and exposing the metal layer, the isolation layer covering the hole's side wall and bottom and a back side of the substrate;
- FIG. 2 - a is a structural schematic of a front-end component according to an embodiment of the present invention.
- the provided front-end component includes a substrate 11 having a front side 11 b and a back side 11 a opposing the front side 11 b.
- the substrate 11 may be made of monocrystalline silicon, polycrystalline silicon, amorphous silicon or another semiconductor material based on Group III, IV and/or V element(s), such as gallium arsenide, silicon carbide, gallium nitride, etc.
- the material of the substrate 11 may be, for example, monocrystalline silicon.
- the front-end component further includes a dielectric layer 21 on the front side 11 b of the substrate 11 , a metal layer 31 embedded in the dielectric layer 21 , a hole 41 and an isolation layer 61 .
- the hole 41 penetrates through the substrate 11 so that the metal layer 31 is exposed in the hole 41 , and the isolation layer 61 covers side walls and a bottom of the hole 41 and the back side 11 a of the substrate 11 .
- the isolation layer 61 may be formed of a material with a low dielectric constant, which contains an oxide or nitride, such as silicon dioxide or silicon nitride, as its main ingredient.
- the isolation layer 61 is formed to isolate a metal interconnection layer subsequently deposited within the hole 41 from the substrate 11 so as to prevent the material of the metal interconnection layer in the hole 41 from diffusing into the substrate 11 and thus degrading the performance of the semiconductor device being fabricated.
- a passivation layer 51 may be formed on the back side 11 a of the substrate 11 to provide the substrate 11 with protection, isolation and insulation.
- the passivation layer 51 may be formed of silicon dioxide or silicon nitride.
- the isolation layer 61 may cover the side walls and the bottom of the hole 41 and a surface of the passivation layer 51 .
- the hole 41 may extend through both the passivation layer 51 and the substrate 11 but not into the dielectric layer 21 .
- the metal layer 31 may constitute, for example, a through silicon via (TSV) penetrating through the dielectric layer 21 .
- TSV through silicon via
- FIG. 2 - b is a structural schematic of a front-end component according to another embodiment of the present invention. As shown in FIG. 2 - b, the hole 42 may further penetrate through a partial thickness of the dielectric layer 22 .
- the provided front-end component includes a substrate 12 having a front side 12 b and a back side 12 a opposing the front side 12 b.
- the front-end component further includes a dielectric layer 22 on the front side 12 b of the substrate 12 , a metal layer 32 embedded in the dielectric layer 22 , a hole 42 and an isolation layer 62 , the hole 42 penetrating through both the substrate 12 and a partial thickness of the dielectric layer 22 and exposing the metal layer 32 , the isolation layer 62 covering the side walls and a bottom of the hole 42 and the back side 12 a of the substrate 12 .
- a passivation layer 52 may be formed on the back side 12 a of the substrate 12 to provide the substrate 12 with protection, isolation and insulation.
- the passivation layer 52 may be implemented as, for example, a silica layer.
- the isolation layer 62 may cover the side walls and the bottom of the hole 42 and a surface of the passivation layer 52 .
- the hole 42 may extend through the passivation layer 52 , the substrate 12 and a partial thickness of the dielectric layer 22 , with the metal layer 32 being exposed therein.
- the metal layer 32 in the dielectric layer 22 may serve to, for example, extract a signal from the semiconductor device being fabricated.
- a method of fabricating a semiconductor device according to an embodiment of the present invention will be described in detail below with reference to FIGS. 3 to 5 .
- the method is applicable to both the cases shown in FIGS. 2 - a and 2 - b and will be explained with the case shown in FIG. 2 - a as an example.
- FIG. 3 schematically shows the formation of a polymer layer according to an embodiment of the present invention.
- the polymer layer 70 may be formed by a plasma deposition process performed at a chamber pressure of from 25 mTorr to 35 mTorr, an RF power level of 2000-3000 W and a bias voltage of 45-55 V and using reaction gases including CH 2 F 2 , CH 3 F and an oxygen-containing gas.
- CH 2 F 2 , CH 3 F and O 2 may be provided as the reaction gases at the flow rates of 140-160, 190-210 and 15-25 sccm, respectively, for a period of time of 6-8 s.
- the material of the polymer layer 70 has a relatively large molecular weight, the molecules will barely reach the bottom of the hole 41 . For this reason, the resulting layer will be thicker over the substrate's back side (i.e., the top most surface when the shown structure is inverted) than over the side walls and the bottom of the hole 41 . In other words, compared to the side walls and the bottom of the hole 41 , the back side of the substrate (i.e., the top most surface when the shown structure is inverted) will be protected by a greater thickness of the polymer layer.
- FIG. 4 schematically shows how the polymer layer and isolation layer are etched in accordance with an embodiment of the present invention.
- the layer may be etched by a dry etching process, preferably a plasma etching process performed at a chamber pressure of from 10 mTorr to 20 mTorr, an RF power level of 1000-2500 W and a bias voltage of 1400-1600 V and using an gaseous etchant including NF 3 , CH 3 F, CHF 3 and an oxygen-containing gas.
- fluorine (F) is provided to react with silicon dioxide or silicon nitride in the isolation layer to produce volatile products
- carbon (C) serves as a source for the polymer which retards the progress of the etching process.
- the polymer deposited over the side wall of the hole 41 acts as a protective layer to make the etching process less isotropic, so that the etching occurs mainly at the bottom of the hole 41 to remove the polymer layer as well as at least a partial thickness of the isolation layer over the bottom of the hole 41 .
- a suitable etching rate can be obtained by properly adjusting the contents of the two elements in the gaseous etchant
- NF 3 , CH 3 F, CHF 3 and O 2 may be provided as the gaseous etchant at the flow rates of 70-90, 50-70, 40-60and 8-12 sccm, respectively, for a period of time of 13-17 s.
- the use of a high bias voltage, e.g., 1400-1600 V enable the low molecular weight NF 3 and CHF 3 to reach the bottom of the hole 41 , thereby ensuring their full reaction with the material of the isolation layer.
- FIG. 5 shows a structure with the metal layer being exposed according to an embodiment of the present invention.
- the polymer layer may be removed by an ashing process.
- the ashing process may be performed at a chamber pressure of from 15 mTorr to 25 mTorr, an RF power level of 2500-2700 W and a bias voltage of 0 V and using an ashing gas containing oxygen.
- the front-end component is heated and exposed to an oxygen plasma or ozone so that the polymer layer 70 is removed by a chemical reaction.
- the ashing temperature may range from 250° C. to 300° C.
- O 2 may be provided as the ashing gas for a period of time of 23-27 s.
- the polymer layer is a product of certain reactions between the plasma of the reaction gases containing fluorine and carbon and etching products, which can protect the side wall from being etched and enhance the directionality of the etching process.
- Oxygen (O 2 ) can reactively consume carbon in the polymer layer, leading to an increased F/C ratio and a consumption of the polymer layer.
- the removal of the polymer layer following the etching process is necessary because it may become a source of particles and other contaminants that might increase the surface defect density of the devices being fabricated and thus harm that performance, yield and reliability. With the above-discussed method, the polymer layer can be effectively removed.
- the steps of forming a polymer layer, etching both the polymer layer and the isolation layer and removing the polymer layer are successively repeated until the isolation layer portion covering the bottom of the hole is completed removed to expose the metal layer 31 .
- the number of repetitions may depend on the thickness of the isolation layer portion covering the bottom of the hole, as long as the other isolation layer portion that covers both the side wall of the hole 41 and the top surface of the front-end component is not partially lost when the metal layer 31 is exposed.
- another metal is subsequently filled in the hole 41 to interconnect with the metal layer 31 , it will not diffuse into the substrate 11 because of the presence of the isolation layer 61 .
- the isolation layer portion covering the back side of the substrate (the top most surface when the shown structure is inverted) is also not lost at all, providing protection to the front-end component.
- the etching process stops at the metal layer 31 the latter is washed without being protected by an insulating layer. Therefore, in order to avoid damage to the metal layer 31 , the washing may be accomplished in a physical manner using a weak cleaning solvent rather than using a strong cleaning solvent that may damage the metal layer 31 .
- the isolation layer portion covering the bottom of the hole is completed removed to expose the metal layer.
- a polymer is deposited to protect the isolation layer portion over the side wall of the hole.
- the etching removal of the isolation layer portion over the bottom of the hole is accomplished in a number of repeated cycles each including forming a new polymer layer and then removing it.
Landscapes
- Engineering & Computer Science (AREA)
- Physics & Mathematics (AREA)
- Microelectronics & Electronic Packaging (AREA)
- General Physics & Mathematics (AREA)
- Manufacturing & Machinery (AREA)
- Computer Hardware Design (AREA)
- Condensed Matter Physics & Semiconductors (AREA)
- Power Engineering (AREA)
- Chemical & Material Sciences (AREA)
- Chemical Kinetics & Catalysis (AREA)
- General Chemical & Material Sciences (AREA)
- Inorganic Chemistry (AREA)
- Plasma & Fusion (AREA)
- Internal Circuitry In Semiconductor Integrated Circuit Devices (AREA)
- Drying Of Semiconductors (AREA)
Abstract
Description
- The present invention relates to the field of semiconductor devices and, more particularly, to a method of fabricating a semiconductor device.
- Driven by the ever-persistent demand for electronic products with lighter, thinner, shorter and smaller physical dimensions and properties as well as more and more diverse functions, the current research and development efforts in the IC packaging industry are focused on maximizing the thickness utilization, and three-dimensional integrated circuit (3DIC) technology is considered as a key technology to meet the above requirements. The 3DIC technology aims to three-dimensionally stack IC chips using through silicon vias (TSVs) or the like so that they can provide the best performance while having the smallest footprint.
- A 3DIC process often involves exposing a layer of a first metal for subsequent connection under a substrate of a stacked wafer by forming a hole extending through the substrate and protecting the so-exposed substrate and metal layer from possible adverse effects by covering a side wall and bottom of the hole as well as a top surface of the wafer with an isolation layer. Therefore, the subsequent process for filling a second metal in the hole and thus connecting it to the first metal is preceded by exposing the underlying first metal layer through etching away the isolation layer portion covering the bottom of the hole.
- Conventional techniques for removing those isolation layer portions tend to also cause partial loss of the remainder of the isolation layer over the side walls of the holes and the top surface of the wafer, leading to unwanted exposure which may degrade the performance of the semiconductor devices being fabricated.
- It is just an objective of the present invention to protect the isolation layer portion that covers the holes' side walls and the wafer top surface during the removal of the remaining isolation layer portions over the hole bottoms to prevent exposure of the substrate and the top surface of the front-end components, thereby improving the performance of the semiconductor devices being fabricated.
- The present invention provides a method of fabricating a semiconductor device, including: providing a front-end component including a substrate, a dielectric layer on a front side of the substrate, a metal layer embedded in the dielectric layer, a hole and an isolation layer, the hole penetrating through at least the substrate and exposing the metal layer, the isolation layer covering a side wall and a bottom of the hole, the metal layer and a back side of the substrate; forming a polymer layer which covers a surface of the isolation layer; removing a portion of the polymer layer and at least a partial thickness of a portion of the isolation layer over the bottom of the hole by etching both the polymer layer and the isolation layer; removing the polymer layer; and successively repeating the steps of forming a polymer layer, etching both the polymer layer and the isolation layer and removing the polymer layer, until the metal layer is exposed.
- Additionally, the polymer layer may be formed by a plasma deposition process performed at a plasma chamber pressure of from 25 mTorr to 35 mTorr, an RF power level of 2000-3000 W and a bias voltage of 45-55 V using mixed reaction gases including CH2F2, CH3F and O2.
- Additionally, CH2F2, CH3F and O2 may be provided at flow rates of 140-160, 190-210 and 15-25 sccm, respectively, for a period of time of 6-8 s.
- Additionally, the polymer layer and isolation layer may be etched by a plasma etching process performed at a plasma chamber pressure of from 10 mTorr to 20 mTorr, an RF power level of 1000-2500 W and a bias voltage of 1400-1600 V using mixed reaction gases including NF3, CH3F, CHF3 and O2.
- Additionally, NF3, CH3F, CHF3 and O2 may be provided at flow rates of 70-90, 50-70, 40-60 and 8-12 sccm, respectively, for a period of time of 13-17 s.
- Additionally, the polymer layer may be removed by an ashing process performed for a period of time of 23-27 s at a plasma chamber pressure of from 15 mTorr to 25 mTorr, an RF power level of 2500-2700W and a bias voltage of 0 V using a reaction gas containing 02 introduced at a flow rate of 800-1200 sccm.
- Additionally, the steps of forming a polymer layer, etching both the polymer layer and the isolation layer and removing the polymer layer may be successively repeated for 8 to 10 times.
- Additionally, the hole may extend through the substrate so that the metal layer is exposed therein.
- Additionally, the hole may extend through both the substrate and a partial thickness of the dielectric layer so that the metal layer is exposed therein.
- Additionally, the polymer layer may have a thickness ranging from 5 nm to 20 nm.
- Compared with the prior art, the present invention offers the following advantages:
- The steps of forming a polymer layer, etching both the polymer layer and the isolation layer and removing the polymer layer are successively repeated until the metal layer is exposed. During the etching removal of the isolation layer portion over the bottom of the hole, a polymer is deposited to protect the isolation layer portion over the side wall of the hole. In addition, in order to prevent the accumulation of an excessive amount of the polymer, which may cause the etching process to stop in an undesirable way, the etching removal of the isolation layer portion over the bottom of the hole is accomplished in a number of repeated cycles each including forming a new polymer layer and then removing it. In this way, it can be ensured that the metal layer is exposed without loss of the solation layer portion over the side wall of the hole and a top surface of the front-end component. As a result, undesirable exposure of the substrate or the front-end component's top surface is prevented, resulting in enhanced performance and yield of the semiconductor devices being fabricated.
-
FIG. 1 schematically shows a flowchart of a method of fabricating a semiconductor device in accordance with an embodiment of the present invention. -
FIG. 2 -a is a structural schematic of a front-end component according to an embodiment of the present invention. -
FIG. 2 -b is a structural schematic of a front-end component according to another embodiment of the present invention. -
FIG. 3 schematically illustrates the formation of a polymer layer according to an embodiment of the present invention. -
FIG. 4 schematically illustrates how a polymer layer and an isolation layer are etched in accordance with an embodiment of the present invention. -
FIG. 5 is a schematic illustration of a structure with a metal layer being exposed according to an embodiment of the present invention. - In these figures,
- 11—substrate; 11 a—back side of the substrate; 11 b—front side of the substrate; 21—dielectric layer; 31—metal layer; 41—hole; 51—passivation layer; 61—isolation layer;
- 12—substrate; 12 a—back side of the substrate; 12 b—front side of the substrate; 22—dielectric layer; 32—metal layer; 42—hole; 52—passivation layer; 62—isolation layer; 70—polymer layer.
- As discussed in the Background section, in the course that the isolation layer portion covering the bottom of the hole is etched away, it is very likely for the remainder of the isolation layer that covers the wafer top surface and the side wall of the hole to be also partially removed and thus undesirably expose the substrate. Specifically, this partial loss of the isolation layer tends to occur around an upper edge of the hole and over the side wall thereof and, when it happens, the second metal layer subsequently filled into the hole to interconnect with the first metal layer will easily diffuse into the substrate, which is unfavorable to the performance of the semiconductor devices being fabricated.
- According to embodiments of the present invention, steps of forming a polymer layer, etching both the polymer layer and the isolation layer and removing the polymer layer are successively repeated until the isolation layer portion covering the bottom of the hole is completed removed to expose the metal layer. During the etching removal of the isolation layer portion over the bottom of the hole, a polymer is deposited to protect the isolation layer portion over the side wall of the hole. In addition, in order to prevent the accumulation of an excessive amount of the polymer, which may cause the etching process to stop in an undesirable way, the etching removal of the isolation layer portion over the bottom of the hole is accomplished in a number of repeated cycles each including forming a new polymer layer and then removing it. In this way, it can be ensured that the metal layer is exposed without loss of the solation layer portion over the side wall of the hole and a top surface of the front-end component. As a result, undesirable exposure of the substrate or the front-end component's top surface is prevented, resulting in enhanced performance and yield of the semiconductor devices being fabricated.
- In embodiments of the present invention, there is provided a method of fabricating a semiconductor device, which will be described in greater detail below with reference to the accompanying drawings and a few specific embodiments. From the detailed description, advantages and features of the invention will become more apparent. Note that the drawings are provided in a very simplified form not necessarily drawn to scale, and their only intention is to facilitate convenience and clarity in explaining the embodiments.
-
FIG. 1 schematically shows a flowchart of a method of fabricating a semiconductor device in accordance with an embodiment of the present invention. As shown inFIG. 1 , the method includes the steps of: - S1) providing a front-end component including a substrate, a dielectric layer on a front side of the substrate, a metal layer embedded in the dielectric layer, a hole and an isolation layer, the hole penetrating through at least the substrate and exposing the metal layer, the isolation layer covering the hole's side wall and bottom and a back side of the substrate;
- S2) forming a polymer layer which covers a surface of the isolation layer;
- S3) removing a portion of the polymer layer and at least a partial thickness of a portion of the isolation layer over the bottom of the hole by etching both the polymer layer and the isolation layer;
- S4) removing the polymer layer;
- S5) successively repeating the steps of forming a polymer layer, etching both the polymer layer and the isolation layer and removing the polymer layer, until the metal layer is exposed.
-
FIG. 2 -a is a structural schematic of a front-end component according to an embodiment of the present invention. As shown inFIG. 2 -a, the provided front-end component includes asubstrate 11 having a front side 11 b and a back side 11 a opposing the front side 11 b. Thesubstrate 11 may be made of monocrystalline silicon, polycrystalline silicon, amorphous silicon or another semiconductor material based on Group III, IV and/or V element(s), such as gallium arsenide, silicon carbide, gallium nitride, etc. In this present embodiment, the material of thesubstrate 11 may be, for example, monocrystalline silicon. The front-end component further includes adielectric layer 21 on the front side 11 b of thesubstrate 11, ametal layer 31 embedded in thedielectric layer 21, ahole 41 and anisolation layer 61. Thehole 41 penetrates through thesubstrate 11 so that themetal layer 31 is exposed in thehole 41, and theisolation layer 61 covers side walls and a bottom of thehole 41 and the back side 11 a of thesubstrate 11. Theisolation layer 61 may be formed of a material with a low dielectric constant, which contains an oxide or nitride, such as silicon dioxide or silicon nitride, as its main ingredient. Theisolation layer 61 is formed to isolate a metal interconnection layer subsequently deposited within thehole 41 from thesubstrate 11 so as to prevent the material of the metal interconnection layer in thehole 41 from diffusing into thesubstrate 11 and thus degrading the performance of the semiconductor device being fabricated. Further, apassivation layer 51 may be formed on the back side 11 a of thesubstrate 11 to provide thesubstrate 11 with protection, isolation and insulation. Thepassivation layer 51 may be formed of silicon dioxide or silicon nitride. In a specific embodiment with such apassivation layer 51 being provided, theisolation layer 61 may cover the side walls and the bottom of thehole 41 and a surface of thepassivation layer 51. In this embodiment, thehole 41 may extend through both thepassivation layer 51 and thesubstrate 11 but not into thedielectric layer 21. Themetal layer 31 may constitute, for example, a through silicon via (TSV) penetrating through thedielectric layer 21. -
FIG. 2 -b is a structural schematic of a front-end component according to another embodiment of the present invention. As shown inFIG. 2 -b, thehole 42 may further penetrate through a partial thickness of thedielectric layer 22. In this case, the provided front-end component includes asubstrate 12 having afront side 12 b and aback side 12 a opposing thefront side 12 b. The front-end component further includes adielectric layer 22 on thefront side 12 b of thesubstrate 12, a metal layer 32 embedded in thedielectric layer 22, ahole 42 and anisolation layer 62, thehole 42 penetrating through both thesubstrate 12 and a partial thickness of thedielectric layer 22 and exposing the metal layer 32, theisolation layer 62 covering the side walls and a bottom of thehole 42 and theback side 12 a of thesubstrate 12. Additionally, a passivation layer 52 may be formed on theback side 12 a of thesubstrate 12 to provide thesubstrate 12 with protection, isolation and insulation. The passivation layer 52 may be implemented as, for example, a silica layer. In a specific embodiment with such a passivation layer 52 being provided, theisolation layer 62 may cover the side walls and the bottom of thehole 42 and a surface of the passivation layer 52. In this embodiment, thehole 42 may extend through the passivation layer 52, thesubstrate 12 and a partial thickness of thedielectric layer 22, with the metal layer 32 being exposed therein. The metal layer 32 in thedielectric layer 22 may serve to, for example, extract a signal from the semiconductor device being fabricated. - A method of fabricating a semiconductor device according to an embodiment of the present invention will be described in detail below with reference to
FIGS. 3 to 5 . The method is applicable to both the cases shown inFIGS. 2 -a and 2-b and will be explained with the case shown inFIG. 2 -a as an example. -
FIG. 3 schematically shows the formation of a polymer layer according to an embodiment of the present invention. As shown inFIG. 3 , thepolymer layer 70 may be formed by a plasma deposition process performed at a chamber pressure of from 25 mTorr to 35 mTorr, an RF power level of 2000-3000 W and a bias voltage of 45-55 V and using reaction gases including CH2F2, CH3F and an oxygen-containing gas. For example, CH2F2, CH3F and O2 may be provided as the reaction gases at the flow rates of 140-160, 190-210 and 15-25 sccm, respectively, for a period of time of 6-8 s. Since the material of thepolymer layer 70 has a relatively large molecular weight, the molecules will barely reach the bottom of thehole 41. For this reason, the resulting layer will be thicker over the substrate's back side (i.e., the top most surface when the shown structure is inverted) than over the side walls and the bottom of thehole 41. In other words, compared to the side walls and the bottom of thehole 41, the back side of the substrate (i.e., the top most surface when the shown structure is inverted) will be protected by a greater thickness of the polymer layer. -
FIG. 4 schematically shows how the polymer layer and isolation layer are etched in accordance with an embodiment of the present invention. As shown inFIG. 4 , the layer may be etched by a dry etching process, preferably a plasma etching process performed at a chamber pressure of from 10 mTorr to 20 mTorr, an RF power level of 1000-2500 W and a bias voltage of 1400-1600 V and using an gaseous etchant including NF3, CH3F, CHF3 and an oxygen-containing gas. In the gaseous etchant, fluorine (F) is provided to react with silicon dioxide or silicon nitride in the isolation layer to produce volatile products, while carbon (C) serves as a source for the polymer which retards the progress of the etching process. The polymer deposited over the side wall of thehole 41 acts as a protective layer to make the etching process less isotropic, so that the etching occurs mainly at the bottom of thehole 41 to remove the polymer layer as well as at least a partial thickness of the isolation layer over the bottom of thehole 41. Since the etching rate increases with the fluorine content and decreases with the carbon content, a suitable etching rate can be obtained by properly adjusting the contents of the two elements in the gaseous etchant For example, NF3, CH3F, CHF3 and O2 may be provided as the gaseous etchant at the flow rates of 70-90, 50-70, 40-60and 8-12 sccm, respectively, for a period of time of 13-17 s. The use of a high bias voltage, e.g., 1400-1600 V enable the low molecular weight NF3 and CHF3 to reach the bottom of thehole 41, thereby ensuring their full reaction with the material of the isolation layer. -
FIG. 5 shows a structure with the metal layer being exposed according to an embodiment of the present invention. As shown inFIG. 5 , the polymer layer may be removed by an ashing process. Specifically, the ashing process may be performed at a chamber pressure of from 15 mTorr to 25 mTorr, an RF power level of 2500-2700 W and a bias voltage of 0 V and using an ashing gas containing oxygen. In this process, the front-end component is heated and exposed to an oxygen plasma or ozone so that thepolymer layer 70 is removed by a chemical reaction. The ashing temperature may range from 250° C. to 300° C. For example, O2 may be provided as the ashing gas for a period of time of 23-27 s. By removing the formed polymer layer, the etching process can be prevented from stopping in an undesirable way due to the accumulation an excessive amount of the polymer. The polymer layer is a product of certain reactions between the plasma of the reaction gases containing fluorine and carbon and etching products, which can protect the side wall from being etched and enhance the directionality of the etching process. Oxygen (O2) can reactively consume carbon in the polymer layer, leading to an increased F/C ratio and a consumption of the polymer layer. The removal of the polymer layer following the etching process is necessary because it may become a source of particles and other contaminants that might increase the surface defect density of the devices being fabricated and thus harm that performance, yield and reliability. With the above-discussed method, the polymer layer can be effectively removed. - Next, with combined reference to
FIGS. 3 to 5 , the steps of forming a polymer layer, etching both the polymer layer and the isolation layer and removing the polymer layer are successively repeated until the isolation layer portion covering the bottom of the hole is completed removed to expose themetal layer 31. The number of repetitions may depend on the thickness of the isolation layer portion covering the bottom of the hole, as long as the other isolation layer portion that covers both the side wall of thehole 41 and the top surface of the front-end component is not partially lost when themetal layer 31 is exposed. As a result, when another metal is subsequently filled in thehole 41 to interconnect with themetal layer 31, it will not diffuse into thesubstrate 11 because of the presence of theisolation layer 61. In addition, the isolation layer portion covering the back side of the substrate (the top most surface when the shown structure is inverted) is also not lost at all, providing protection to the front-end component. According to this embodiment, since the etching process stops at themetal layer 31, the latter is washed without being protected by an insulating layer. Therefore, in order to avoid damage to themetal layer 31, the washing may be accomplished in a physical manner using a weak cleaning solvent rather than using a strong cleaning solvent that may damage themetal layer 31. - In summary, by successively repeating the steps of forming a polymer layer, etching both the polymer layer and the isolation layer and removing the polymer layer, the isolation layer portion covering the bottom of the hole is completed removed to expose the metal layer. During the etching removal of the isolation layer portion over the bottom of the hole, a polymer is deposited to protect the isolation layer portion over the side wall of the hole. In addition, in order to prevent the accumulation of an excessive amount of the polymer, which may cause the etching process to stop in an undesirable way, the etching removal of the isolation layer portion over the bottom of the hole is accomplished in a number of repeated cycles each including forming a new polymer layer and then removing it. In this way, it can be ensured that the metal layer is exposed without loss of the solation layer portion over the side wall of the hole and a top surface of the front-end component. As a result, undesirable exposure of the substrate or the front-end component's top surface is prevented, resulting in enhanced performance and yield of the semiconductor devices being fabricated.
- It is noted that the embodiments disclosed herein are described in a progressive manner, with the description of each embodiment focusing on its differences from others. Reference can be made between the embodiments for their identical or similar parts. Since the method embodiments correspond to the apparatus embodiments, they are described relatively briefly, and reference can be made to the apparatus embodiments for details in the method embodiments.
- The description presented above is merely that of a few preferred embodiments of the present invention and does not limit the scope thereof in any sense. Any and all changes and modifications made by those of ordinary skill in the art based on the above teachings fall within the scope as defined in the appended claims.
Claims (10)
Applications Claiming Priority (3)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
CN201910590682.9A CN110190027A (en) | 2019-07-02 | 2019-07-02 | The production method of semiconductor devices |
CN201910590682.9 | 2019-07-02 | ||
PCT/CN2019/119523 WO2021000501A1 (en) | 2019-07-02 | 2019-11-19 | Method for manufacturing semiconductor device |
Publications (1)
Publication Number | Publication Date |
---|---|
US20210005513A1 true US20210005513A1 (en) | 2021-01-07 |
Family
ID=74066749
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US16/626,772 Abandoned US20210005513A1 (en) | 2019-07-02 | 2019-11-19 | Method of fabricating a semiconductor device |
Country Status (1)
Country | Link |
---|---|
US (1) | US20210005513A1 (en) |
-
2019
- 2019-11-19 US US16/626,772 patent/US20210005513A1/en not_active Abandoned
Similar Documents
Publication | Publication Date | Title |
---|---|---|
US6472306B1 (en) | Method of forming a dual damascene opening using CVD Low-K material and spin-on-polymer | |
US7419902B2 (en) | Method of manufacture of semiconductor integrated circuit | |
US6140224A (en) | Method of forming a tungsten plug | |
JP5122106B2 (en) | Carbon-containing film etching method and semiconductor device manufacturing method using the same | |
US8759212B2 (en) | Semiconductor device and method of manufacturing semiconductor device | |
US20030057184A1 (en) | Method for pull back SiN to increase rounding effect in a shallow trench isolation process | |
US6465352B1 (en) | Method for removing dry-etching residue in a semiconductor device fabricating process | |
US20150303252A1 (en) | Semiconductor device and method of fabricating the same | |
US20100327413A1 (en) | Hardmask open and etch profile control with hardmask open | |
US7790601B1 (en) | Forming interconnects with air gaps | |
MX2012008755A (en) | Structure and method for manufacturing interconnect structures having self-aligned dielectric caps. | |
Engelhardt | Modern Applications of Plasma Etching and Patterning in Silicon Process Technology | |
US10276378B1 (en) | Method of forming funnel-like opening for semiconductor device structure | |
US6903027B2 (en) | Method of forming dielectric film and dielectric film | |
US20230298931A1 (en) | Method for manufacturing semiconductor device | |
KR20050013824A (en) | Fabrication Method for shallow trench isolation structure and microelectronic device having the same structure | |
US20040121581A1 (en) | Method of forming dual-damascene structure | |
US20070194402A1 (en) | Shallow trench isolation structure | |
US20120199980A1 (en) | Integrated circuits having interconnect structures and methods for fabricating integrated circuits having interconnect structures | |
US6492276B1 (en) | Hard masking method for forming residue free oxygen containing plasma etched layer | |
US20210005513A1 (en) | Method of fabricating a semiconductor device | |
US6413438B1 (en) | Method of forming via hole by dry etching | |
US7338897B2 (en) | Method of fabricating a semiconductor device having metal wiring | |
WO2021000501A1 (en) | Method for manufacturing semiconductor device | |
JP2004006708A (en) | Method for manufacturing semiconductor device |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
AS | Assignment |
Owner name: WUHAN XINXIN SEMICONDUCTOR MANUFACTURING CO., LTD., CHINA Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:SONG, BAOYING;XIE, YAN;REEL/FRAME:051402/0091 Effective date: 20191125 |
|
STPP | Information on status: patent application and granting procedure in general |
Free format text: APPLICATION DISPATCHED FROM PREEXAM, NOT YET DOCKETED |
|
STPP | Information on status: patent application and granting procedure in general |
Free format text: DOCKETED NEW CASE - READY FOR EXAMINATION |
|
STPP | Information on status: patent application and granting procedure in general |
Free format text: NON FINAL ACTION MAILED |
|
STPP | Information on status: patent application and granting procedure in general |
Free format text: RESPONSE TO NON-FINAL OFFICE ACTION ENTERED AND FORWARDED TO EXAMINER |
|
STPP | Information on status: patent application and granting procedure in general |
Free format text: FINAL REJECTION MAILED |
|
STPP | Information on status: patent application and granting procedure in general |
Free format text: ADVISORY ACTION MAILED |
|
STCB | Information on status: application discontinuation |
Free format text: ABANDONED -- FAILURE TO RESPOND TO AN OFFICE ACTION |