US20160359083A1 - Substrate used for group iii-v nitride growth and method for preparation thereof - Google Patents

Substrate used for group iii-v nitride growth and method for preparation thereof Download PDF

Info

Publication number
US20160359083A1
US20160359083A1 US15/035,314 US201415035314A US2016359083A1 US 20160359083 A1 US20160359083 A1 US 20160359083A1 US 201415035314 A US201415035314 A US 201415035314A US 2016359083 A1 US2016359083 A1 US 2016359083A1
Authority
US
United States
Prior art keywords
iii
growth
substrate used
buffer layer
substrate
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Abandoned
Application number
US15/035,314
Inventor
Maosheng Hao
Guangmin ZHU
Genru YUAN
Zhigang Xing
Zhenyi Li
Shengli Qi
Wendi Liu
Ming Xi
Yue Ma
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
CHIP FOUNDATION TECHNOLOGY Ltd
Epilight Technology Co Ltd
Original Assignee
CHIP FOUNDATION TECHNOLOGY Ltd
Epilight Technology Co Ltd
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by CHIP FOUNDATION TECHNOLOGY Ltd, Epilight Technology Co Ltd filed Critical CHIP FOUNDATION TECHNOLOGY Ltd
Assigned to CHIP FOUNDATION TECHNOLOGY LTD., EPILIGHT TECHNOLOGY CO., LTD reassignment CHIP FOUNDATION TECHNOLOGY LTD. ASSIGNMENT OF ASSIGNORS INTEREST (SEE DOCUMENT FOR DETAILS). Assignors: HAO, MAOSHENG, LI, ZHENYI, LIU, Wendi, MA, YUE, QI, SHENGLI, XI, MING, XING, ZHIGANG, YUAN, Genru, ZHU, Guangmin
Publication of US20160359083A1 publication Critical patent/US20160359083A1/en
Abandoned legal-status Critical Current

Links

Images

Classifications

    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L33/00Semiconductor devices having potential barriers specially adapted for light emission; Processes or apparatus specially adapted for the manufacture or treatment thereof or of parts thereof; Details thereof
    • H01L33/02Semiconductor devices having potential barriers specially adapted for light emission; Processes or apparatus specially adapted for the manufacture or treatment thereof or of parts thereof; Details thereof characterised by the semiconductor bodies
    • H01L33/26Materials of the light emitting region
    • H01L33/30Materials of the light emitting region containing only elements of Group III and Group V of the Periodic Table
    • H01L33/32Materials of the light emitting region containing only elements of Group III and Group V of the Periodic Table containing nitrogen
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L33/00Semiconductor devices having potential barriers specially adapted for light emission; Processes or apparatus specially adapted for the manufacture or treatment thereof or of parts thereof; Details thereof
    • H01L33/005Processes
    • H01L33/0062Processes for devices with an active region comprising only III-V compounds
    • H01L33/0066Processes for devices with an active region comprising only III-V compounds with a substrate not being a III-V compound
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/02Manufacture or treatment of semiconductor devices or of parts thereof
    • H01L21/02104Forming layers
    • H01L21/02365Forming inorganic semiconducting materials on a substrate
    • H01L21/02436Intermediate layers between substrates and deposited layers
    • H01L21/02494Structure
    • H01L21/02513Microstructure
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/02Manufacture or treatment of semiconductor devices or of parts thereof
    • H01L21/02104Forming layers
    • H01L21/02365Forming inorganic semiconducting materials on a substrate
    • H01L21/02518Deposited layers
    • H01L21/02521Materials
    • H01L21/02538Group 13/15 materials
    • H01L21/0254Nitrides
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L33/00Semiconductor devices having potential barriers specially adapted for light emission; Processes or apparatus specially adapted for the manufacture or treatment thereof or of parts thereof; Details thereof
    • H01L33/005Processes
    • H01L33/0062Processes for devices with an active region comprising only III-V compounds
    • H01L33/0066Processes for devices with an active region comprising only III-V compounds with a substrate not being a III-V compound
    • H01L33/007Processes for devices with an active region comprising only III-V compounds with a substrate not being a III-V compound comprising nitride compounds
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L33/00Semiconductor devices having potential barriers specially adapted for light emission; Processes or apparatus specially adapted for the manufacture or treatment thereof or of parts thereof; Details thereof
    • H01L33/005Processes
    • H01L33/0062Processes for devices with an active region comprising only III-V compounds
    • H01L33/0075Processes for devices with an active region comprising only III-V compounds comprising nitride compounds
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L33/00Semiconductor devices having potential barriers specially adapted for light emission; Processes or apparatus specially adapted for the manufacture or treatment thereof or of parts thereof; Details thereof
    • H01L33/02Semiconductor devices having potential barriers specially adapted for light emission; Processes or apparatus specially adapted for the manufacture or treatment thereof or of parts thereof; Details thereof characterised by the semiconductor bodies
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L33/00Semiconductor devices having potential barriers specially adapted for light emission; Processes or apparatus specially adapted for the manufacture or treatment thereof or of parts thereof; Details thereof
    • H01L33/02Semiconductor devices having potential barriers specially adapted for light emission; Processes or apparatus specially adapted for the manufacture or treatment thereof or of parts thereof; Details thereof characterised by the semiconductor bodies
    • H01L33/12Semiconductor devices having potential barriers specially adapted for light emission; Processes or apparatus specially adapted for the manufacture or treatment thereof or of parts thereof; Details thereof characterised by the semiconductor bodies with a stress relaxation structure, e.g. buffer layer
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L33/00Semiconductor devices having potential barriers specially adapted for light emission; Processes or apparatus specially adapted for the manufacture or treatment thereof or of parts thereof; Details thereof
    • H01L33/02Semiconductor devices having potential barriers specially adapted for light emission; Processes or apparatus specially adapted for the manufacture or treatment thereof or of parts thereof; Details thereof characterised by the semiconductor bodies
    • H01L33/16Semiconductor devices having potential barriers specially adapted for light emission; Processes or apparatus specially adapted for the manufacture or treatment thereof or of parts thereof; Details thereof characterised by the semiconductor bodies with a particular crystal structure or orientation, e.g. polycrystalline, amorphous or porous
    • H01L33/18Semiconductor devices having potential barriers specially adapted for light emission; Processes or apparatus specially adapted for the manufacture or treatment thereof or of parts thereof; Details thereof characterised by the semiconductor bodies with a particular crystal structure or orientation, e.g. polycrystalline, amorphous or porous within the light emitting region
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L33/00Semiconductor devices having potential barriers specially adapted for light emission; Processes or apparatus specially adapted for the manufacture or treatment thereof or of parts thereof; Details thereof
    • H01L33/02Semiconductor devices having potential barriers specially adapted for light emission; Processes or apparatus specially adapted for the manufacture or treatment thereof or of parts thereof; Details thereof characterised by the semiconductor bodies
    • H01L33/20Semiconductor devices having potential barriers specially adapted for light emission; Processes or apparatus specially adapted for the manufacture or treatment thereof or of parts thereof; Details thereof characterised by the semiconductor bodies with a particular shape, e.g. curved or truncated substrate
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/10Details of semiconductor or other solid state devices to be connected
    • H01L2924/11Device type
    • H01L2924/12Passive devices, e.g. 2 terminal devices
    • H01L2924/1204Optical Diode
    • H01L2924/12041LED
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2933/00Details relating to devices covered by the group H01L33/00 but not provided for in its subgroups
    • H01L2933/0008Processes
    • H01L2933/0033Processes relating to semiconductor body packages
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L33/00Semiconductor devices having potential barriers specially adapted for light emission; Processes or apparatus specially adapted for the manufacture or treatment thereof or of parts thereof; Details thereof
    • H01L33/02Semiconductor devices having potential barriers specially adapted for light emission; Processes or apparatus specially adapted for the manufacture or treatment thereof or of parts thereof; Details thereof characterised by the semiconductor bodies
    • H01L33/20Semiconductor devices having potential barriers specially adapted for light emission; Processes or apparatus specially adapted for the manufacture or treatment thereof or of parts thereof; Details thereof characterised by the semiconductor bodies with a particular shape, e.g. curved or truncated substrate
    • H01L33/22Roughened surfaces, e.g. at the interface between epitaxial layers

Definitions

  • the invention relates to the field of semiconductor illumination, and particularly relates to a substrate used for an III-V-nitride growth and a manufacturing method thereof.
  • the semiconductor illumination has advantages of long lifetime, energy saving, environmental protection and safety, etc., and the application area thereof is rapidly broadening.
  • a core of the semiconductor illumination is a light-emitting diode (LED), that is a PN junction structurally formed by a III-V-compound such as GaAs (gallium arsenide), GaP (gallium phosphide), GaAsP (gallium arsenide phosphide), GaN (gallium nitride) semiconductor and the like. Therefore, the LED has an I-V characteristic of a general PN junction, i.e., forward-conductive, reverse-blocking and breakdown characteristics.
  • the LED has a luminescence characteristic under certain conditions. Under forward voltages, electrons are implanted from an N region to a P region, while holes are implanted from the P region to the N region. A part of minority carriers entering a counterpart region are recombined with majority carriers for luminescence.
  • an active region of a quantum well is added between an n-type layer and a p-type layer of the PN junction, a luminous wavelength of the LED depends on the material of the quantum well and the PN junction of the LED and the width of the quantum well, while a GaN based III-V-nitride, comprising InGaN, AlGaN and the like, is an optimal material for preparing a visible LED.
  • Most LEDs are prepared by using an epitaxial growth method, with a specific structure of successively grown N-type layer, active region, P-type layer on a substrate.
  • a GaN-based LED is generally grown on a foreign substrate, e.g., a Si, SiC or sapphirine substrate, etc., wherein the sapphirine substrate is most widely used.
  • the so-called two-step grown method is that: firstly growing a GaN or AlGaN buffer layer with a thickness of about 30 nm on a surface of the sapphirine substrate at a growth temperature of about 500° C., then raising the growth temperature over 1000° C. to grow a high quality GaN epitaxial layer.
  • a device prepared by such method has a large amount of dislocations, while the higher the dislocation density is, the lower luminous efficiency of the device is.
  • patterned sapphirine substrate may reduce the dislocation density in the epitaxial layer, improve internal quantum efficiency of the LED, as well as improve light-extraction efficiency of the LED by diffuse scattering of the PPS patterns.
  • a conventional PSS technology is to form various microscopic patterns on the surface of the sapphirine by using a photolithography process or an etching process. For example, a (0001) oriented surface of the sapphirine is formed with cone-shaped projections of a certain periodic structure, wherein the cone-shaped projections is still made of the sapphirine material, and there remains a certain area of (0001) crystal plane between the cone-shaped projections.
  • the nucleation probability on the (0001) crystal plane between the cone-shaped projections is larger than that on the surfaces of the cone-shaped projections, and the epitaxial layer on the cone-shaped projection is generally formed by lateral growth, as a result, the epitaxial growth on the PSS substrate has a lateral growth effect, which may reduce the dislocation density in the epitaxial layer and improve the internal quantum efficiency of the LED using the PSS substrate.
  • the microscopic structure of the surface of the PSS substrate has a certain diffuse scattering effect on emitted light by the LED, which is destructive to total reflection, and accordingly, the PSS substrate enables to improve the light-extraction efficiency of the LED.
  • the foregoing two-step method is also available for growing a LED epitaxial structure on a conventional PSS substrate.
  • the conventional PSS technology has many disadvantages. Firstly, the sapphirine has great difficulty in manufacturing no matter by using a wet method or a dry method, thereby not only affecting production yield of the conventional PPS, but also increasing manufacturing cost; secondly, since the growth selectivity is not apparent between the surface of the cone-shaped projections of the sapphirine and the (0001) crystal plane between cone-shaped projections, the surface of the cone-shaped projection will nucleate if the area of the (0001) crystal plane between cone-shaped projections is too small, besides, since the crystal orientation of the crystal nucleus formed on the surface of the cone-shaped projection differs from the crystal orientation of the crystal nucleus formed on the (0001) crystal plane between cone-shaped projections, generation of polycrystal is easily caused; thirdly, since the sapphirine substrate has a relative large refractive index, which is about 1.8, even if a protrusion structure is formed on the its surface, it is not optimal for the diffuse scattering effect of the emitted light by the LED, and the improvement
  • An epitaxial lateral overgrowth (ELO) technology is to form a dielectric mask on a high quality GaN epitaxial layer with a thickness of the order of micrometers, followed by a second epitaxial growth to obtain GaN with relative low dislocation density.
  • the high quality GaN epitaxial layer has a single crystal structure and incurs high production cost.
  • the GaN between the dielectric pattern and the sapphirine surface having a thickness larger than 1 micron may affect the diffuse scattering effect, and the GaN with a thickness larger than 1 micron may also affect consistency and reproducibility of the device.
  • an object of the invention is to provide a substrate used for III-V-nitride growth and a manufacturing method thereof, to solve the problem that the growth quality and the luminous flux of the light emitting diode are low in the prior art.
  • the invention provides a substrate used for III-V-nitride growth, at least comprising:
  • a buffer layer used for growing a subsequent luminescent epitaxial structure wherein a lower surface of the buffer layer is combined with a surface of the growth substrate;
  • a plurality of semiconductor dielectric protrusions arranged at intervals on an upper surface of the buffer layer, bottom surfaces of the protrusions are combined with the upper surface of the buffer layer, and the buffer layer is exposed between protrusions.
  • the invention further provides a manufacturing method of the substrate used for III-V-nitride growth, at least comprising the following steps of:
  • the invention provides a substrate used for III-V-nitride growth and a manufacturing method thereof. Because the novel patterned substrate uses a semiconductor dielectric layer as a mask, the effect of the selective growth is apparent, and thus it may enhance the quality of the epitaxial layer, reduce the dislocation density, improve the performance of the LED chip and enhance the internal quantum efficiency of the LED. Besides, the invention chooses the semiconductor dielectric layer with a relative small refractive index to manufacture the periodically arranged protrusion structure, which may enhance the reflection and scattering effects of the emitted light by the LED, as well as improve the luminescent efficiency of the LED.
  • novel patterned substrate it is not necessary for the novel patterned substrate to adopt the two-step grown method to grow the LED epitaxial structure, but directly perform a high temperature growth, as a result, it may decrease the growth time of the LED epitaxial structure and reduce the epitaxial cost.
  • the manufacturing method of the invention is simple, advantageous for reducing cost of manufacture, and suitable for use in industrial production.
  • the process of the semiconductor dielectric layer is a very common and conventional technology in the semiconductor technology, the process of the semiconductor dielectric layer is much easier than that of the sapphirine, the method is very compatible with the LED chip technology, easy for mass production and the preparation process window thereof is wider than that of a conventional PSS substrate, the photoetching and the product yield is high as well.
  • the technology may increase capacity of the patterned substrate and reduce cost of the patterned substrate.
  • FIGS. 1 to 2 show schematic diagrams represented in step 1) of a substrate used for the III-V-nitride growth of the invention.
  • FIG. 3 shows a schematic diagram represented in step 2) of a manufacturing method of the substrate used for the III-V-nitride growth of the invention.
  • FIGS. 4 to 7 show schematic diagrams represented in step 3) of the manufacturing method of the substrate used for the III-V-nitride growth of the invention.
  • the material of the growth substrate is one of sapphirine, SiC, Si and ZnO.
  • the buffer layer has a thickness of 50-600 angstroms, preferably 100-500 angstroms, more preferably 200-400 angstroms.
  • An excessively thin buffer layer cannot satisfy the nucleation requirement in the subsequent epitaxial growth, which causes the reduce of the growth quality of the epitaxial layer; an excessively thick buffer layer may cause an insufficient recrystallization of the buffer layer in the subsequent annealing process, which further affects the quality of the epitaxial layer; an excessively thick buffer layer may also affect the luminescent efficiency of the LED prepared on the substrate.
  • the buffer layer is any of amorphous or polycrystalline materials of a hexagonal symmetrical structure crystal formed by anneal and recrystallization, and preferably selected from: Al x Ga 1-x N prepared by a metal-organic chemical vapor deposition method with 0 ⁇ X ⁇ 0.5, preferably and a 0 ⁇ X ⁇ 0.2 and a preparation temperature range of 450-700 ° C., preferably 500-600 ° C.; AlN prepared by the metal-organic chemical vapor deposition method with a preparation temperature range of 700-1000° C.; an AlN layer prepared by a sputtering method with a (0001) crystal orientation; BN; or ZnO.
  • the manufacturing method of the buffer layer is well-known by those skilled in the art, and is not further described herein.
  • the preparation temperature of the buffer layer is relative low, and the required thickness is relative small as well, it may effectively reduce the production cost while guaranteeing the nucleation growth of the subsequent luminescent epitaxial structure (especially the GaN based luminescent epitaxial structure).
  • the preparation of the AlN layer by the sputtering method has the advantages of strong controllability of thickness, relative high degree of crystallographic orientation, and is advantageous for the nucleation growth of the luminescent epitaxial structure (especially the GaN based luminescent epitaxial structure).
  • the semiconductor dielectric protrusion is at least one of SiO 2 , SiN or SiON, and preferably SiO 2 .
  • the semiconductor dielectric protrusion has a height of 0.2-3 ⁇ m, and preferably 0.5-2 ⁇ m.
  • the plurality of semiconductor dielectric protrusions are periodically arranged at intervals, the semiconductor dielectric protrusion has a bottom width of 0.3-4 ⁇ m and an interval of 0.1-2 ⁇ m.
  • the semiconductor dielectric protrusion is a semiconductor dielectric bump-shaped protrusion, semiconductor dielectric conoid-shaped protrusion or semiconductor dielectric pyramid-shaped protrusion.
  • the bump-shaped protrusion with a relative flat surface may effectively improve the growth quality of the subsequent luminous epitaxial structure (especially the GaN based luminescent epitaxial structure), and is therefore preferred.
  • the protrusion has a bottom surface connected with the upper surface of the buffer layer, a shape of the bottom surface is one of a polygon, triangle or circle or a combination thereof.
  • the protrusion further has a top surface paralleling to the bottom surface, the top surface is one of a polygon, triangle or circle or a combination thereof.
  • the top surface has a same shape with the bottom surface but a smaller area than the bottom surface.
  • the top surface has a different shape with the bottom surface and a smaller area than the bottom surface.
  • the material of the growth substrate is one of the sapphirine, SiC, Si and ZnO.
  • the buffer layer has a thickness of 50-600 angstroms, preferably 100-500 angstroms, more preferably 200-400 angstroms.
  • the buffer layer is any of amorphous or polycrystalline materials of a hexagonal symmetrical structure crystal formed by anneal and recrystallization, and more preferably selected from: Al x Ga 1-x N prepared by the metal-organic chemical vapor deposition method with 0 ⁇ X ⁇ 0.5, preferably 0 ⁇ X ⁇ 0.2 and a preparation temperature range of 450-700° C., preferably 500-600° C.; AlN prepared by the metal-organic chemical vapor deposition method with a preparation temperature range of 700-1000° C.; an AlN layer prepared by the sputtering method with a (0001) crystal orientation; BN; or ZnO.
  • step 2) a plasma enhanced chemical vapor deposition (PECVD) method is adopted to form a semiconductor dielectric layer on the buffer layer, wherein the dielectric material is at least one of SiO 2 , SiN or SiON, and preferably SiO 2 .
  • the SiO 2 semiconductor dielectric layer is grown by using SiH 4 and N 2 O at a temperature range of 250-350° C. and under the plasma reaction environment by adopting the PECVD method.
  • the semiconductor dielectric layer in step 2) has a thickness of 0.2-3 ⁇ m, and preferably 0.5-2 ⁇ m.
  • etching the dielectric layer to a plurality of protrusions arranged at intervals in step 3 is a very common and conventional technology in the semiconductor process, and is well-known by those skilled in the art, and thus is not further described herein.
  • the plurality of semiconductor dielectric protrusions are periodically arranged at intervals, the semiconductor dielectric protrusion has a bottom width of 0.3-4 ⁇ m and an interval of 0.1-2 ⁇ m.
  • the semiconductor dielectric protrusion in step 3) is a semiconductor dielectric bump-shaped protrusion, semiconductor dielectric conoid-shaped protrusion or semiconductor dielectric pyramid-shaped protrusion, and preferably a semiconductor dielectric bump-shaped protrusion.
  • the protrusion has a bottom surface connected with the upper surface of the buffer layer, the bottom surface is one of a polygon, triangle or circle or a combination thereof.
  • the semiconductor dielectric protrusion is the semiconductor dielectric bump-shaped protrusion, and the step 3) comprises steps of:
  • the photoresist layer may be made into a plurality of photoresist pieces arranged at intervals by using the exposure process or nano-imprint process, and the exposure process may be a stepper exposure or contact exposure.
  • FIG. 1 to FIG. 7 Please refer to FIG. 1 to FIG. 7 .
  • the drawings provided in the present embodiment only explain the basic conception of the present invention in an illustrative manner, so the drawings only display the components relevant to the present invention rather than being drawn according to the number, shape, size of the components and manufacturing method, process window during actual implementation, the shape, number and scale of each component may be randomly changed during its actual implementation, and the layout of the components thereof might also be more complicated.
  • the involved process conditions may be reasonably changed in the effective window to achieve the effect disclosed in the invention.
  • the embodiment provides a substrate used for GaN growth, and the manufacturing method thereof comprises the following steps of:
  • the growth substrate 101 is a commercially available flat type sapphirine substrate, wherein a surface thereof has a crystal orientation of (0001), and has an atomistic flatness.
  • a cleaning-free substrate is adopted without extra cleaning processes and can be used directly.
  • the above substrate is placed on a graphite tray with a SiC protection layer and is sent to a MOCVD (metal organic chemical vapor phase deposition method) reaction chamber; the above substrate is heated to 1100° C.
  • MOCVD metal organic chemical vapor phase deposition method
  • the chamber is introduced with ammonia gas, trimethylaluminium (TMAL) and trimethyl gallium (TMGa) at the same time, wherein a normal flow rate of the ammonia gas is 56 L/minute, molar flow rates of the TMAL and TMGa are 3.25 ⁇ 10-5 and 2.47 ⁇ 10-4 mol/minute, respectively, a pressure of the reaction chamber is 500 torr, and the introduction time is 215 seconds.
  • TMAL trimethylaluminium
  • TMGa trimethyl gallium
  • a SiO 2 layer 103 with a thickness of 1 ⁇ m is formed on the buffer layer 102 by using the PECVD (plasma enhanced chemical vapor deposition) method.
  • the PECVD reaction chamber has a temperature of 350° C. and a pressure of 1 torr (a standard atmospheric pressure is 760 torr), flow rates of the SiH 4 and N 2 O are 10 sccm and 300 sccm, respectively, radio frequency power is 30 W.
  • the formed pattern is formed by periodically and spatially arranged SiO 2 protrusions, with an arrangement manner of hexagonal close-packed structure and a period of 3 ⁇ m, the SiO 2 protrusion has a bottom width of 2 ⁇ m and an interval of 1 ⁇ m.
  • step 3 comprises the following steps of:
  • step 3-1) wherein a surface of the SiO 2 layer 103 is coated with a photoresist layer 104 of 1 ⁇ m, which is made into a photoresist cylinder 105 of a hexagonal close-packed arrangement manner by using an exposure process, the hexagonal close-packed structure has a period of 3 ⁇ m, the photoresist cylinder has a diameter of 2 ⁇ m and an interval of 1 ⁇ m.
  • step 3-2 wherein the plurality of photoresist cylinders are reflown into a half ball by using a heating-reflow process, wherein a reflux temperature thereof is 130° C., and a reflux time thereof is 120 seconds.
  • the half ball shaped photoresist patterns are transferred to the SiO 2 layer 103 by using an inductively coupled plasma (ICP) etching method, to form a plurality of SiO 2 bump-shape protrusions and expose the buffer layer 102 between the SiO 2 bump-shape protrusions, for the following epitaxial growth of the GaN epitaxial material.
  • ICP inductively coupled plasma
  • Processing conditions of the above ICP etching method is that: an etching gas is CHF 3 (fluoroform), and a normal flow rate thereof is 50 ml/min; the ICP has an upper electrode power of 1000 w and a lower electrode power of 50 w.
  • the GaN epitaxial layer with a thickness of 6 microns is respectively epitaxially grown on a patterned sapphirine substrate (PSS) and the novel patterned substrate prepared by the above steps of the invention.
  • the specific growth conditions of the MOCVD is that: the growth temperature is 1050 degree, the heating and annealing time from the room temperature to the growth temperature is 15 minutes; the pressure of the reaction chamber is 500 torr, the normal flow rate of the ammonia gas is 56 L/min; the molar flow rate of the TMGa is 1.5e-3 mol/min, and the growth time is 150 minutes.
  • a XRD (X-ray double-crystal diffraction) spectrum is used to characterize the crystalline epitaxial layer quality, the smaller the half-width of the XRD spectrum is, the smaller the dislocation density of the crystalline epitaxial layer represents, and the higher the crystalline quality is.
  • the testing results indicate that, the half-widths of the XRD (002) and (102) diffraction peaks of the GaN epitaxial layer grown on the conventional PSS substrate are 280 arc seconds and 302 arc seconds respectively, while the half-widths of the XRD (002) and (102) diffraction peaks of the GaN epitaxial layer grown on the prepared novel patterned substrate of the invention are 243 arc seconds and 258 arc seconds respectively. From the above experiments, it is apparent that the GaN epitaxial layer grown on the prepared novel patterned substrate by the above steps has better quality than the GaN epitaxial layer grown on the conventional PSS substrate.
  • the luminous efficiency of the LED prepared on the substrate of the invention is greatly improved.
  • Average luminous flux of the packaged 3528 LED chip on the conventional PSS substrate is 18.30 lm; while the average luminous flux of the LED chip prepared on the substrate of the invention is 19.23 lm, the luminous efficiency thereof is improved by 5% or more.
  • the embodiment provides a manufacturing method of the substrate used for the GaN growth, and the basic steps are same as that in the embodiment 1, except that in the second step: the semiconductor medium layer 103 is a SiN layer prepared by using a PECVD method, wherein raw material for growing the SiN layer is NH 3 (ammonia gas) and SiH 4 (silane), the growth temperature is 400° C., the flow rate of SiH 4 is 20 sccm, the flow rate of NH 3 is 17 sccm, the flow rate of N 2 is 980 sccm, and the pressure is 0.8 torr.
  • NH 3 ammonia gas
  • SiH 4 silane
  • a GaN epitaxial layer with a thickness of 6 microns is respectively epitaxially grown on the conventional PSS substrate and the novel patterned substrate prepared by the above steps by using substantially same conditions.
  • the half-widths of the XRD (002) and (102) diffraction peaks of the GaN epitaxial layer grown on the conventional PSS substrate are 280 arc seconds and 302 arc seconds respectively, while the half-widths of the XRD (002) and (102) diffraction peaks of the GaN epitaxial layer grown on the prepared novel patterned substrate of the invention are 270 arc seconds and 283 arc seconds respectively. From the above experiments, it is apparent that the prepared novel patterned substrate in the invention has further advantage over the conventional PSS substrate.
  • the embodiment provides a manufacturing method of the substrate used for the GaN growth, with substantially same steps as in embodiment 1, wherein, the buffer layer 102 is an AlN layer with a thickness of 200 angstroms prepared by using the physical vapor deposition (PVD) method, an adopted target is Al target, sputtering gas is N 2 , a substrate temperature is 600° C., and a sputtering power is 600 W.
  • the obtained AlN is a columnar polycrystal with a prominent crystal orientation arrangement of (0001).
  • a GaN epitaxial layer with a thickness 6 microns is respectively epitaxially grown on the conventional PSS substrate and the novel patterned substrate prepared by the above steps by using substantially same conditions.
  • the half-widths of the XRD (002) and (102) diffraction peaks of the GaN epitaxial layer grown on the conventional PSS substrate are 280 arc seconds and 302 arc seconds respectively, while the half-widths of the XRD (002) and (102) diffraction peaks of the GaN epitaxial layer grown on the prepared novel patterned substrate of the invention are 237 arc seconds and 253 arc seconds respectively. From the above experiments, it is apparent that the prepared novel patterned substrate in the invention has further advantage over the conventional PSS substrate.

Landscapes

  • Engineering & Computer Science (AREA)
  • Manufacturing & Machinery (AREA)
  • Computer Hardware Design (AREA)
  • Microelectronics & Electronic Packaging (AREA)
  • Power Engineering (AREA)
  • General Physics & Mathematics (AREA)
  • Physics & Mathematics (AREA)
  • Condensed Matter Physics & Semiconductors (AREA)
  • Crystallography & Structural Chemistry (AREA)
  • Chemical & Material Sciences (AREA)
  • Led Devices (AREA)
  • Crystals, And After-Treatments Of Crystals (AREA)
  • Recrystallisation Techniques (AREA)

Abstract

A substrate used for III-V-nitride growth and a manufacturing method thereof, the manufacturing method comprising the following steps: 1) providing a growth substrate, and forming on the surface of the growth substrate a buffer layer used for subsequent growth of a luminescent epitaxial structure; 2) forming a semiconductor dielectric layer on the surface of the buffer layer; 3) by means of a photolithography process, etching a plurality of semiconductor dielectric protrusions arranged at intervals on the semiconductor dielectric layer, and exposing the buffer layer between the semiconductor dielectric protrusions. This method ensures the crystal quality of the grown luminescent epitaxial structure and also raises the luminescent efficiency of a light-emitting diode. The process is simple, advantageous for reducing cost of manufacture, and suitable for use in industrial production.

Description

    BACKGROUND OF THE PRESENT INVENTION
  • Field of Invention
  • The invention relates to the field of semiconductor illumination, and particularly relates to a substrate used for an III-V-nitride growth and a manufacturing method thereof.
  • Description of Related Arts
  • As a new highly-effective solid light source, the semiconductor illumination has advantages of long lifetime, energy saving, environmental protection and safety, etc., and the application area thereof is rapidly broadening. A core of the semiconductor illumination is a light-emitting diode (LED), that is a PN junction structurally formed by a III-V-compound such as GaAs (gallium arsenide), GaP (gallium phosphide), GaAsP (gallium arsenide phosphide), GaN (gallium nitride) semiconductor and the like. Therefore, the LED has an I-V characteristic of a general PN junction, i.e., forward-conductive, reverse-blocking and breakdown characteristics. In addition, the LED has a luminescence characteristic under certain conditions. Under forward voltages, electrons are implanted from an N region to a P region, while holes are implanted from the P region to the N region. A part of minority carriers entering a counterpart region are recombined with majority carriers for luminescence.
  • In order to improve luminous efficiency of the LED, generally, an active region of a quantum well is added between an n-type layer and a p-type layer of the PN junction, a luminous wavelength of the LED depends on the material of the quantum well and the PN junction of the LED and the width of the quantum well, while a GaN based III-V-nitride, comprising InGaN, AlGaN and the like, is an optimal material for preparing a visible LED. Most LEDs are prepared by using an epitaxial growth method, with a specific structure of successively grown N-type layer, active region, P-type layer on a substrate. Due to the lack of a cheap GaN homogeneous substrate, a GaN-based LED is generally grown on a foreign substrate, e.g., a Si, SiC or sapphirine substrate, etc., wherein the sapphirine substrate is most widely used.
  • It is very difficult to grow a high quality crystal material on a foreign substrate, let alone growing a device level GaN crystal material on the sapphirine substrate, until in the earlier 1990s, Japanese developed a two-step grown method to grow a device level GaN epitaxial layer by using a metal organic compound vapor deposition (MOCVD) method. Wherein, the so-called two-step grown method is that: firstly growing a GaN or AlGaN buffer layer with a thickness of about 30 nm on a surface of the sapphirine substrate at a growth temperature of about 500° C., then raising the growth temperature over 1000° C. to grow a high quality GaN epitaxial layer. A device prepared by such method has a large amount of dislocations, while the higher the dislocation density is, the lower luminous efficiency of the device is.
  • Currently, the most widely used so-called patterned sapphirine substrate (PSS) technology may reduce the dislocation density in the epitaxial layer, improve internal quantum efficiency of the LED, as well as improve light-extraction efficiency of the LED by diffuse scattering of the PPS patterns. A conventional PSS technology is to form various microscopic patterns on the surface of the sapphirine by using a photolithography process or an etching process. For example, a (0001) oriented surface of the sapphirine is formed with cone-shaped projections of a certain periodic structure, wherein the cone-shaped projections is still made of the sapphirine material, and there remains a certain area of (0001) crystal plane between the cone-shaped projections. Since there is a certain selective growth mechanism between the surface of the cone-shaped projections and the (0001) crystal plane between the cone-shaped projections, that is, during the epitaxial growth, the nucleation probability on the (0001) crystal plane between the cone-shaped projections is larger than that on the surfaces of the cone-shaped projections, and the epitaxial layer on the cone-shaped projection is generally formed by lateral growth, as a result, the epitaxial growth on the PSS substrate has a lateral growth effect, which may reduce the dislocation density in the epitaxial layer and improve the internal quantum efficiency of the LED using the PSS substrate. On the other hand, the microscopic structure of the surface of the PSS substrate has a certain diffuse scattering effect on emitted light by the LED, which is destructive to total reflection, and accordingly, the PSS substrate enables to improve the light-extraction efficiency of the LED. The foregoing two-step method is also available for growing a LED epitaxial structure on a conventional PSS substrate.
  • The conventional PSS technology has many disadvantages. Firstly, the sapphirine has great difficulty in manufacturing no matter by using a wet method or a dry method, thereby not only affecting production yield of the conventional PPS, but also increasing manufacturing cost; secondly, since the growth selectivity is not apparent between the surface of the cone-shaped projections of the sapphirine and the (0001) crystal plane between cone-shaped projections, the surface of the cone-shaped projection will nucleate if the area of the (0001) crystal plane between cone-shaped projections is too small, besides, since the crystal orientation of the crystal nucleus formed on the surface of the cone-shaped projection differs from the crystal orientation of the crystal nucleus formed on the (0001) crystal plane between cone-shaped projections, generation of polycrystal is easily caused; thirdly, since the sapphirine substrate has a relative large refractive index, which is about 1.8, even if a protrusion structure is formed on the its surface, it is not optimal for the diffuse scattering effect of the emitted light by the LED, and the improvement of the light-extraction efficiency is also limited.
  • An epitaxial lateral overgrowth (ELO) technology is to form a dielectric mask on a high quality GaN epitaxial layer with a thickness of the order of micrometers, followed by a second epitaxial growth to obtain GaN with relative low dislocation density. The high quality GaN epitaxial layer has a single crystal structure and incurs high production cost. Moreover, the GaN between the dielectric pattern and the sapphirine surface having a thickness larger than 1 micron may affect the diffuse scattering effect, and the GaN with a thickness larger than 1 micron may also affect consistency and reproducibility of the device.
  • It has been reported in articles to directly form a dielectric layer pattern on the surface of the sapphirine substrate for epitaxial growth, but the growth window is very small, and thus there is no value of mass production.
  • Currently, there is a technology to sputter a layer of aluminium nitride (AlN) with a certain crystal orientation on a conventional PSS, which is different from the above technology and the price/performance ratio of which is also lower than that of the above technology.
  • Therefore, it is desirable to provide a novel pattern substrate and a manufacturing method thereof to effectively improve the crystalline quality of the GaN based epitaxial layer and the LED epitaxial structure, e.g., reducing the dislocation density, and to improve various performance indexes of the LED, especially the luminous efficiency of the LED.
  • SUMMARY OF THE PRESENT INVENTION
  • In view of the above disadvantages in the prior art, an object of the invention is to provide a substrate used for III-V-nitride growth and a manufacturing method thereof, to solve the problem that the growth quality and the luminous flux of the light emitting diode are low in the prior art.
  • The invention provides a substrate used for III-V-nitride growth, at least comprising:
  • a growth substrate;
  • a buffer layer used for growing a subsequent luminescent epitaxial structure, wherein a lower surface of the buffer layer is combined with a surface of the growth substrate; and
  • a plurality of semiconductor dielectric protrusions arranged at intervals on an upper surface of the buffer layer, bottom surfaces of the protrusions are combined with the upper surface of the buffer layer, and the buffer layer is exposed between protrusions.
  • The invention further provides a manufacturing method of the substrate used for III-V-nitride growth, at least comprising the following steps of:
  • 1) providing a growth substrate, and forming on a surface of the growth substrate a buffer layer used for subsequent growth of a luminescent epitaxial structure;
  • 2) forming a semiconductor dielectric layer on the surface of the buffer layer;
  • 3) by means of a photolithography process, etching a plurality of protrusions arranged at intervals on the semiconductor dielectric layer, and exposing the buffer layer between the protrusions.
  • From the above, the invention provides a substrate used for III-V-nitride growth and a manufacturing method thereof. Because the novel patterned substrate uses a semiconductor dielectric layer as a mask, the effect of the selective growth is apparent, and thus it may enhance the quality of the epitaxial layer, reduce the dislocation density, improve the performance of the LED chip and enhance the internal quantum efficiency of the LED. Besides, the invention chooses the semiconductor dielectric layer with a relative small refractive index to manufacture the periodically arranged protrusion structure, which may enhance the reflection and scattering effects of the emitted light by the LED, as well as improve the luminescent efficiency of the LED.
  • Moreover, it is not necessary for the novel patterned substrate to adopt the two-step grown method to grow the LED epitaxial structure, but directly perform a high temperature growth, as a result, it may decrease the growth time of the LED epitaxial structure and reduce the epitaxial cost.
  • The manufacturing method of the invention is simple, advantageous for reducing cost of manufacture, and suitable for use in industrial production. To be specific, since the process of the semiconductor dielectric layer is a very common and conventional technology in the semiconductor technology, the process of the semiconductor dielectric layer is much easier than that of the sapphirine, the method is very compatible with the LED chip technology, easy for mass production and the preparation process window thereof is wider than that of a conventional PSS substrate, the photoetching and the product yield is high as well. The technology may increase capacity of the patterned substrate and reduce cost of the patterned substrate.
  • BRIEF DESCRIPTION OF THE DRAWINGS
  • FIGS. 1 to 2 show schematic diagrams represented in step 1) of a substrate used for the III-V-nitride growth of the invention.
  • FIG. 3 shows a schematic diagram represented in step 2) of a manufacturing method of the substrate used for the III-V-nitride growth of the invention.
  • FIGS. 4 to 7 show schematic diagrams represented in step 3) of the manufacturing method of the substrate used for the III-V-nitride growth of the invention.
  • DESCRIPTION OF COMPONENT REFERENCE SIGNS
  • 101 growth substrate
  • 102 buffer layer
  • 103 semiconductor dielectric layer
  • 104 photoresist layer
  • 105 photoresist piece
  • 106 bump-shaped photoresist piece
  • 107 semiconductor dielectric protrusion
  • DETAILED DESCRIPTION OF THE PREFERRED EMBODIMENTS
  • As a preferable solution of the substrate used for the III-V-nitride growth of the invention, the material of the growth substrate is one of sapphirine, SiC, Si and ZnO.
  • As a preferable solution of the substrate used for the III-V-nitride growth of the invention, the buffer layer has a thickness of 50-600 angstroms, preferably 100-500 angstroms, more preferably 200-400 angstroms. An excessively thin buffer layer cannot satisfy the nucleation requirement in the subsequent epitaxial growth, which causes the reduce of the growth quality of the epitaxial layer; an excessively thick buffer layer may cause an insufficient recrystallization of the buffer layer in the subsequent annealing process, which further affects the quality of the epitaxial layer; an excessively thick buffer layer may also affect the luminescent efficiency of the LED prepared on the substrate.
  • As a preferable solution of the substrate used for the III-V-nitride growth of the invention, the buffer layer is any of amorphous or polycrystalline materials of a hexagonal symmetrical structure crystal formed by anneal and recrystallization, and preferably selected from: AlxGa1-xN prepared by a metal-organic chemical vapor deposition method with 0≦X≦0.5, preferably and a 0≦X≦0.2 and a preparation temperature range of 450-700 ° C., preferably 500-600 ° C.; AlN prepared by the metal-organic chemical vapor deposition method with a preparation temperature range of 700-1000° C.; an AlN layer prepared by a sputtering method with a (0001) crystal orientation; BN; or ZnO. The manufacturing method of the buffer layer is well-known by those skilled in the art, and is not further described herein.
  • Because the preparation temperature of the buffer layer is relative low, and the required thickness is relative small as well, it may effectively reduce the production cost while guaranteeing the nucleation growth of the subsequent luminescent epitaxial structure (especially the GaN based luminescent epitaxial structure). As compared to the low temperature AlxGa1-xN layer, the preparation of the AlN layer by the sputtering method has the advantages of strong controllability of thickness, relative high degree of crystallographic orientation, and is advantageous for the nucleation growth of the luminescent epitaxial structure (especially the GaN based luminescent epitaxial structure).
  • As a preferable solution of the substrate used for the III-V-nitride growth of the invention, the semiconductor dielectric protrusion is at least one of SiO2, SiN or SiON, and preferably SiO2.
  • As a preferable solution of the substrate used for the III-V-nitride growth of the invention, the semiconductor dielectric protrusion has a height of 0.2-3 μm, and preferably 0.5-2 μm.
  • As a preferable solution of the substrate used for the III-V-nitride growth of the invention, the plurality of semiconductor dielectric protrusions are periodically arranged at intervals, the semiconductor dielectric protrusion has a bottom width of 0.3-4 μm and an interval of 0.1-2 μm. In principle, the smaller the bottom width of the semiconductor dielectric protrusion is, the smaller the interval is.
  • As a preferable solution of the substrate used for the III-V-nitride growth of the invention, the semiconductor dielectric protrusion is a semiconductor dielectric bump-shaped protrusion, semiconductor dielectric conoid-shaped protrusion or semiconductor dielectric pyramid-shaped protrusion. The bump-shaped protrusion with a relative flat surface may effectively improve the growth quality of the subsequent luminous epitaxial structure (especially the GaN based luminescent epitaxial structure), and is therefore preferred.
  • As a preferable solution of the substrate used for the III-V-nitride growth of the invention, the protrusion has a bottom surface connected with the upper surface of the buffer layer, a shape of the bottom surface is one of a polygon, triangle or circle or a combination thereof.
  • As a preferable solution of the substrate used for the III-V-nitride growth of the invention, the protrusion further has a top surface paralleling to the bottom surface, the top surface is one of a polygon, triangle or circle or a combination thereof.
  • As a preferable solution of the substrate used for the III-V-nitride growth of the invention, the top surface has a same shape with the bottom surface but a smaller area than the bottom surface.
  • As a preferable solution of the substrate used for the III-V-nitride growth of the invention, the top surface has a different shape with the bottom surface and a smaller area than the bottom surface.
  • As a preferable solution of the manufacturing method of the substrate used for the III-V-nitride growth of the invention, the material of the growth substrate is one of the sapphirine, SiC, Si and ZnO.
  • As a preferable solution of the manufacturing method of the substrate used for the III-V-nitride growth of the invention, the buffer layer has a thickness of 50-600 angstroms, preferably 100-500 angstroms, more preferably 200-400 angstroms.
  • As a preferable solution of the manufacturing method of the substrate used for the III-V-nitride growth of the invention, the buffer layer is any of amorphous or polycrystalline materials of a hexagonal symmetrical structure crystal formed by anneal and recrystallization, and more preferably selected from: AlxGa1-xN prepared by the metal-organic chemical vapor deposition method with 0≦X≦0.5, preferably 0≦X≦0.2 and a preparation temperature range of 450-700° C., preferably 500-600° C.; AlN prepared by the metal-organic chemical vapor deposition method with a preparation temperature range of 700-1000° C.; an AlN layer prepared by the sputtering method with a (0001) crystal orientation; BN; or ZnO.
  • As a preferable solution of the manufacturing method of the substrate used for the III-V-nitride growth of the invention, in step 2), a plasma enhanced chemical vapor deposition (PECVD) method is adopted to form a semiconductor dielectric layer on the buffer layer, wherein the dielectric material is at least one of SiO2, SiN or SiON, and preferably SiO2. In a preferable solution, the SiO2 semiconductor dielectric layer is grown by using SiH4 and N2O at a temperature range of 250-350° C. and under the plasma reaction environment by adopting the PECVD method.
  • As a preferable solution of the manufacturing method of the substrate used for the III-V-nitride growth of the invention, the semiconductor dielectric layer in step 2) has a thickness of 0.2-3 μm, and preferably 0.5-2 μm.
  • As for the manufacturing method of the substrate used for the III-V-nitride growth of the invention, etching the dielectric layer to a plurality of protrusions arranged at intervals in step 3) is a very common and conventional technology in the semiconductor process, and is well-known by those skilled in the art, and thus is not further described herein.
  • As a preferable solution of the manufacturing method of the substrate used for the III-V-nitride growth of the invention, the plurality of semiconductor dielectric protrusions are periodically arranged at intervals, the semiconductor dielectric protrusion has a bottom width of 0.3-4 μm and an interval of 0.1-2 μm. In principle, the smaller the bottom width of the semiconductor dielectric protrusion is, the smaller the interval is.
  • As a preferable solution of the manufacturing method of the substrate used for the III-V-nitride growth of the invention, the semiconductor dielectric protrusion in step 3) is a semiconductor dielectric bump-shaped protrusion, semiconductor dielectric conoid-shaped protrusion or semiconductor dielectric pyramid-shaped protrusion, and preferably a semiconductor dielectric bump-shaped protrusion.
  • As a preferable solution of the manufacturing method of the substrate used for the III-V-nitride growth of the invention, the protrusion has a bottom surface connected with the upper surface of the buffer layer, the bottom surface is one of a polygon, triangle or circle or a combination thereof.
  • Further, the semiconductor dielectric protrusion is the semiconductor dielectric bump-shaped protrusion, and the step 3) comprises steps of:
  • 3-1) forming a photoresist layer on a surface of the semiconductor dielectric layer, making the photoresist layer into a plurality of photoresist pieces arranged at intervals;
  • 3-2) reflowing the plurality of photoresist pieces into a plurality of bump-shaped photoresist pieces by using a heating-reflow process;
  • 3-3) transferring the shape of each bump-shaped photoresist piece to the semiconductor dielectric layer by using an inductively coupled plasma etching method, to form a plurality of semiconductor dielectric bump-shaped protrusions and to expose the buffer layer between the semiconductor dielectric bump-shaped protrusions for the subsequent growth of the GaN based luminescent epitaxial structure.
  • Preferably, in the step 3-1), the photoresist layer may be made into a plurality of photoresist pieces arranged at intervals by using the exposure process or nano-imprint process, and the exposure process may be a stepper exposure or contact exposure.
  • EMBODIMENT
  • The embodiment modes of the present invention are described hereunder through specific examples, and persons skilled in the art may easily understand other advantages and efficacies of the present invention from the contents disclosed in the present description. The present invention may be further implemented or applied through other different specific embodiment modes, and various modifications or amendments may also be made to each of the details in the present description based on different perspectives and applications without departing from the spirit of the present invention.
  • Please refer to FIG. 1 to FIG. 7. It is to be noted that the drawings provided in the present embodiment only explain the basic conception of the present invention in an illustrative manner, so the drawings only display the components relevant to the present invention rather than being drawn according to the number, shape, size of the components and manufacturing method, process window during actual implementation, the shape, number and scale of each component may be randomly changed during its actual implementation, and the layout of the components thereof might also be more complicated. In the embodiments, the involved process conditions may be reasonably changed in the effective window to achieve the effect disclosed in the invention.
  • Embodiment 1
  • As shown in FIGS. 1 to 7, the embodiment provides a substrate used for GaN growth, and the manufacturing method thereof comprises the following steps of:
  • 1. As shown in FIG. 1, in the embodiment, the growth substrate 101 is a commercially available flat type sapphirine substrate, wherein a surface thereof has a crystal orientation of (0001), and has an atomistic flatness. In the embodiment, a cleaning-free substrate is adopted without extra cleaning processes and can be used directly. The above substrate is placed on a graphite tray with a SiC protection layer and is sent to a MOCVD (metal organic chemical vapor phase deposition method) reaction chamber; the above substrate is heated to 1100° C. under an atmosphere of hydrogen, and kept for 10 minutes; after that, the temperature of the substrate is reduced to 550° C., the chamber is introduced with ammonia gas, trimethylaluminium (TMAL) and trimethyl gallium (TMGa) at the same time, wherein a normal flow rate of the ammonia gas is 56 L/minute, molar flow rates of the TMAL and TMGa are 3.25×10-5 and 2.47×10-4 mol/minute, respectively, a pressure of the reaction chamber is 500 torr, and the introduction time is 215 seconds. As shown in FIG. 2, the AlxGa1-XN buffer layer, with a thickness of 300 angstroms, is formed on the growth substrate 101 under the above conditions, wherein x=0.2.
  • 2. As shown in FIG. 3, after the growth of the buffer layer 102, a SiO2 layer 103 with a thickness of 1 μm is formed on the buffer layer 102 by using the PECVD (plasma enhanced chemical vapor deposition) method. The PECVD reaction chamber has a temperature of 350° C. and a pressure of 1 torr (a standard atmospheric pressure is 760 torr), flow rates of the SiH4 and N2O are 10 sccm and 300 sccm, respectively, radio frequency power is 30 W.
  • 3. Formation of the medium layer pattern. As shown in FIGS. 4 to 7, the formed pattern is formed by periodically and spatially arranged SiO2 protrusions, with an arrangement manner of hexagonal close-packed structure and a period of 3 μm, the SiO2 protrusion has a bottom width of 2 μm and an interval of 1 μm.
  • To be specific, the step 3) comprises the following steps of:
  • As shown in FIGS. 4 and 5, firstly performing step 3-1), wherein a surface of the SiO2 layer 103 is coated with a photoresist layer 104 of 1 μm, which is made into a photoresist cylinder 105 of a hexagonal close-packed arrangement manner by using an exposure process, the hexagonal close-packed structure has a period of 3 μm, the photoresist cylinder has a diameter of 2 μm and an interval of 1 μm.
  • As shown in FIG. 6, then performing step 3-2), wherein the plurality of photoresist cylinders are reflown into a half ball by using a heating-reflow process, wherein a reflux temperature thereof is 130° C., and a reflux time thereof is 120 seconds.
  • After that, as shown in FIG. 7, performing step 3-3): the half ball shaped photoresist patterns are transferred to the SiO2 layer 103 by using an inductively coupled plasma (ICP) etching method, to form a plurality of SiO2 bump-shape protrusions and expose the buffer layer 102 between the SiO2 bump-shape protrusions, for the following epitaxial growth of the GaN epitaxial material. Processing conditions of the above ICP etching method is that: an etching gas is CHF3 (fluoroform), and a normal flow rate thereof is 50 ml/min; the ICP has an upper electrode power of 1000 w and a lower electrode power of 50 w.
  • 4. Finally, use acetone to clean residual photoresist on the SiO2 surface, and use diluted hydrochloric acid to clean other contaminants on the surfaces of the SiO2 protrusions and the exposed surface of the buffer layer for further epitaxial growth of the GaN.
  • By using the same MOCVD equipment, the GaN epitaxial layer with a thickness of 6 microns is respectively epitaxially grown on a patterned sapphirine substrate (PSS) and the novel patterned substrate prepared by the above steps of the invention. The specific growth conditions of the MOCVD is that: the growth temperature is 1050 degree, the heating and annealing time from the room temperature to the growth temperature is 15 minutes; the pressure of the reaction chamber is 500 torr, the normal flow rate of the ammonia gas is 56 L/min; the molar flow rate of the TMGa is 1.5e-3 mol/min, and the growth time is 150 minutes.
  • A XRD (X-ray double-crystal diffraction) spectrum is used to characterize the crystalline epitaxial layer quality, the smaller the half-width of the XRD spectrum is, the smaller the dislocation density of the crystalline epitaxial layer represents, and the higher the crystalline quality is. The testing results indicate that, the half-widths of the XRD (002) and (102) diffraction peaks of the GaN epitaxial layer grown on the conventional PSS substrate are 280 arc seconds and 302 arc seconds respectively, while the half-widths of the XRD (002) and (102) diffraction peaks of the GaN epitaxial layer grown on the prepared novel patterned substrate of the invention are 243 arc seconds and 258 arc seconds respectively. From the above experiments, it is apparent that the GaN epitaxial layer grown on the prepared novel patterned substrate by the above steps has better quality than the GaN epitaxial layer grown on the conventional PSS substrate.
  • Moreover, a measurement of the luminescent efficiency is performed on the LED devices grown on the two substrates. As compared to the conventional PSS substrate, the luminous efficiency of the LED prepared on the substrate of the invention is greatly improved. Average luminous flux of the packaged 3528 LED chip on the conventional PSS substrate is 18.30 lm; while the average luminous flux of the LED chip prepared on the substrate of the invention is 19.23 lm, the luminous efficiency thereof is improved by 5% or more.
  • Embodiment 2
  • As shown in FIGS. 1 to 7, the embodiment provides a manufacturing method of the substrate used for the GaN growth, and the basic steps are same as that in the embodiment 1, except that in the second step: the semiconductor medium layer 103 is a SiN layer prepared by using a PECVD method, wherein raw material for growing the SiN layer is NH3 (ammonia gas) and SiH4 (silane), the growth temperature is 400° C., the flow rate of SiH4 is 20 sccm, the flow rate of NH3 is 17 sccm, the flow rate of N2 is 980 sccm, and the pressure is 0.8 torr.
  • By using the same MOCVD equipment, a GaN epitaxial layer with a thickness of 6 microns is respectively epitaxially grown on the conventional PSS substrate and the novel patterned substrate prepared by the above steps by using substantially same conditions. In the above experiments, the half-widths of the XRD (002) and (102) diffraction peaks of the GaN epitaxial layer grown on the conventional PSS substrate are 280 arc seconds and 302 arc seconds respectively, while the half-widths of the XRD (002) and (102) diffraction peaks of the GaN epitaxial layer grown on the prepared novel patterned substrate of the invention are 270 arc seconds and 283 arc seconds respectively. From the above experiments, it is apparent that the prepared novel patterned substrate in the invention has further advantage over the conventional PSS substrate.
  • Embodiment 3
  • As shown in FIGS. 1 to 6, the embodiment provides a manufacturing method of the substrate used for the GaN growth, with substantially same steps as in embodiment 1, wherein, the buffer layer 102 is an AlN layer with a thickness of 200 angstroms prepared by using the physical vapor deposition (PVD) method, an adopted target is Al target, sputtering gas is N2, a substrate temperature is 600° C., and a sputtering power is 600 W. The obtained AlN is a columnar polycrystal with a prominent crystal orientation arrangement of (0001).
  • By using the same MOCVD equipment, a GaN epitaxial layer with a thickness 6 microns is respectively epitaxially grown on the conventional PSS substrate and the novel patterned substrate prepared by the above steps by using substantially same conditions. In the above experiments, the half-widths of the XRD (002) and (102) diffraction peaks of the GaN epitaxial layer grown on the conventional PSS substrate are 280 arc seconds and 302 arc seconds respectively, while the half-widths of the XRD (002) and (102) diffraction peaks of the GaN epitaxial layer grown on the prepared novel patterned substrate of the invention are 237 arc seconds and 253 arc seconds respectively. From the above experiments, it is apparent that the prepared novel patterned substrate in the invention has further advantage over the conventional PSS substrate.
  • The abovementioned embodiments only illustratively describe the principle and efficacy of the present invention, rather than being used to limit the present invention. Any person skilled in the art may modify or amend the abovementioned embodiments without departing from the spirit and scope of the present invention. Thus, all equivalent modifications or amendments accomplished by persons having common knowledge in the technical field concerned without departing from the spirit and technical thoughts revealed by the present invention shall still be covered by the claims of the present invention.

Claims (22)

1. A substrate used for III-V-nitride growth at least comprising:
a growth substrate;
a buffer layer used for growing a subsequent luminescent epitaxial structure, wherein a lower surface of the buffer layer is combined with a surface of the growth substrate; and
a plurality of semiconductor dielectric protrusions arranged at intervals on an upper surface of the buffer layer, bottom surfaces of the protrusions are combined with the upper surface of the buffer layer, and the buffer layer is exposed between protrusions.
2. The substrate used for III-V-nitride growth as in claim 1, wherein:
material of the growth substrate is one of a sapphirine, SiC, Si and ZnO.
3. The substrate used for III-V-nitride growth as in claim 1, wherein:
the buffer layer has a thickness of 50-600 angstroms.
4. The substrate used for III-V-nitride growth as in claim 1, wherein:
the buffer layer is amorphous or polycrystalline material selected from: AlxGa1-xN prepared by a metal-organic chemical vapor deposition method with 00.5 and a preparation temperature range of 450-700° C.; AN prepared by a metal-organic chemical vapor deposition method with a preparation temperature range of 700-1000° C.; an AlN layer prepared by a sputtering method with a (0001) crystal orientation; BN; or ZnO.
5. The substrate used for III-V-nitride growth as in claim 1, wherein:
the protrusion is at least one of SiO2, SiN or SiON.
6. The substrate used for III-V-nitride growth as in claim 1, wherein:
the protrusion has a height of 0.2-3 μm.
7. The substrate used for III-V-nitride growth as in claim 1, wherein:
the plurality of protrusions are periodically arranged at intervals, the protrusion has a width of 0.3-4 μm and an interval of 0.1-2 μm.
8. The substrate used for III-V-nitride growth as in claim 1, wherein:
the semiconductor dielectric protrusion is a semiconductor dielectric bump-shaped protrusion, semiconductor dielectric conoid-shaped protrusion or semiconductor dielectric pyramid-shaped protrusion.
9. The substrate used for III-V-nitride growth as in claim 1, wherein:
the protrusion has a bottom surface connected with the upper surface of the buffer layer, a shape of the bottom surface is one of a polygon, triangle or circle or a combination thereof.
10. The substrate used for III-V-nitride growth as in claim 9, wherein:
the protrusion further has a top surface paralleling to the bottom surface, the top surface is one of a polygon, triangle or circle or a combination thereof.
11. The substrate used for III-V-nitride growth as in claim 9, the top surface has a same shape with the bottom surface but a smaller area than the bottom surface.
12. The substrate used for III-V-nitride growth as in claim 9, the top surface has a different shape with the bottom surface and a smaller area than the bottom surface.
13. A manufacturing method for a substrate used for III-V-nitride growth, at least comprising steps of:
1) providing a growth substrate, and forming on a surface of the growth substrate a buffer layer used for subsequent growth of a luminescent epitaxial structure;
2) forming a semiconductor dielectric layer on the surface of the buffer layer;
3) by means of a photolithography process, etching a plurality of protrusions arranged at intervals on the dielectric layer, and exposing the buffer layer between the protrusions.
14. The manufacturing method for the substrate used for III-V-nitride growth as in claim 13, wherein: a material of the growth substrate is one of a sapphirine, SiC, Si and ZnO.
15. The manufacturing method for the substrate used for III-V-nitride growth as in claim 13, wherein: the buffer layer has a thickness of 50-600 angstroms.
16. The manufacturing method for the substrate used for III-V-nitride growth as in claim 13, wherein: the buffer layer is amorphous or polycrystalline material selected from at least one of: AlxGa1-xN prepared by a metal-organic chemical vapor deposition method with 00.5 and a preparation temperature range of 450-700° C.; AN prepared by a metal-organic chemical vapor deposition method with a preparation temperature range of 700-1000° C.; an AlN layer prepared by a sputtering method with a (0001) crystal orientation; BN; or ZnO.
17. The manufacturing method for the substrate used for III-V-nitride growth as in claim 13, wherein: in step 2), a plasma enhanced chemical vapor deposition method is adopted to form a dielectric layer on the buffer layer, the dielectric material is at least one of SiO2, SiN or SiON.
18. The manufacturing method for the substrate used for III-V-nitride growth as in claim 13, wherein: the dielectric layer in step 2) has a thickness of 0.2-3 μm.
19. The manufacturing method for the substrate used for III-V-nitride growth as in claim 13, wherein: the plurality of protrusions are periodically arranged at intervals, the protrusion has a width of 0.3-4 μm and an interval of 0.1-2 μm.
20. The manufacturing method for the substrate used for III-V-nitride growth as in claim 13, wherein: the protrusion in step 3) is a bump-shaped protrusion, a conoid-shaped protrusion or a pyramid-shaped protrusion.
21. The manufacturing method for the substrate used for III-V-nitride growth as in claim 20, wherein: the protrusion has a bottom surface connected with the upper surface of the buffer layer, the bottom surface is one of a polygon, triangle or circle or a combination thereof.
22. The manufacturing method for the substrate used for III-V-nitride growth as in claim 13, wherein: the protrusion is semiconductor dielectric bump-shaped protrusion, and the step 3) comprises steps of:
3-1) forming a photoresist layer on a surface of the semiconductor medium layer, making the photoresist layer into a plurality of photoresist pieces by an exposure process or nano-imprint process;
3-2) reflowing the plurality of photoresist pieces into a plurality of bump-shaped photoresist pieces by using a heating-reflow process;
3-3) transferring the shape of the bump-shaped photoresist piece to the semiconductor dielectric layer by using an inductively coupled plasma etching method, to form a plurality of semiconductor dielectric bump-shaped protrusions and to expose the buffer layer between SiO2 bump-shape protrusions for the growth of a subsequent luminescent epitaxial structure.
US15/035,314 2013-11-07 2014-11-06 Substrate used for group iii-v nitride growth and method for preparation thereof Abandoned US20160359083A1 (en)

Applications Claiming Priority (3)

Application Number Priority Date Filing Date Title
CN201310548758.4 2013-11-07
CN201310548758.4A CN104638068B (en) 2013-11-07 2013-11-07 A kind of substrat structure and preparation method thereof being used for the growth of III-V group-III nitride
PCT/CN2014/090414 WO2015067182A1 (en) 2013-11-07 2014-11-06 Substrate used for group iii-v nitride growth and method for preparation thereof

Publications (1)

Publication Number Publication Date
US20160359083A1 true US20160359083A1 (en) 2016-12-08

Family

ID=53040823

Family Applications (2)

Application Number Title Priority Date Filing Date
US15/035,314 Abandoned US20160359083A1 (en) 2013-11-07 2014-11-06 Substrate used for group iii-v nitride growth and method for preparation thereof
US15/035,274 Active US10230018B2 (en) 2013-11-07 2014-11-06 Substrate used for III-V-nitride growth and manufacturing method thereof

Family Applications After (1)

Application Number Title Priority Date Filing Date
US15/035,274 Active US10230018B2 (en) 2013-11-07 2014-11-06 Substrate used for III-V-nitride growth and manufacturing method thereof

Country Status (6)

Country Link
US (2) US20160359083A1 (en)
JP (2) JP2017504221A (en)
KR (2) KR20160122118A (en)
CN (2) CN104638068B (en)
TW (2) TWI574434B (en)
WO (3) WO2015066955A1 (en)

Cited By (2)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20170271623A1 (en) * 2016-12-23 2017-09-21 Shanghai Tianma AM-OLED Co., Ltd. Display panel and method for manufacturing the same
US20180090642A1 (en) * 2014-11-18 2018-03-29 Nichia Corporation Nitride semiconductor device and method for producing the same

Families Citing this family (18)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
CN104993023B (en) * 2015-05-29 2018-06-05 上海芯元基半导体科技有限公司 A kind of method that method using chemical attack removes growth substrates
CN105575797A (en) * 2015-12-23 2016-05-11 苏州工业园区纳米产业技术研究院有限公司 Photoresist backflow preparation method capable of reducing inclination angle of medium on etched wafer
EP3401966B1 (en) 2016-01-05 2020-08-19 LG Innotek Co., Ltd. Semiconductor device
CN106340571B (en) * 2016-09-12 2019-05-14 华灿光电(浙江)有限公司 Light emitting diode and manufacturing method thereof
CN106784217A (en) * 2016-12-12 2017-05-31 上海芯元基半导体科技有限公司 Compound substrate, semiconductor device structure and preparation method thereof
EP3346508B1 (en) 2017-01-10 2023-03-01 Samsung Electronics Co., Ltd. Optical sensor and image sensor including graphene quantum dots
CN110112271A (en) * 2019-06-14 2019-08-09 江西乾照光电有限公司 A kind of bottom has the LED epitaxial structure and preparation method thereof of recessed nano graph
FR3086097B1 (en) * 2018-09-18 2020-12-04 Commissariat Energie Atomique METHOD FOR MANUFACTURING AN ELECTROLUMINESCENT DEVICE
CN110923808A (en) * 2018-09-19 2020-03-27 中国科学院上海高等研究院 Seed crystal substrate with double-shell structure and preparation method thereof
JP7298111B2 (en) * 2019-06-07 2023-06-27 日亜化学工業株式会社 Light emitting device and manufacturing method thereof
CN110571311B (en) * 2019-07-30 2021-12-14 中国科学技术大学 Multi-quantum well structure, photoelectric device epitaxial wafer and photoelectric device
JP7137539B2 (en) * 2019-08-06 2022-09-14 日機装株式会社 Manufacturing method of nitride semiconductor light emitting device
CN112467005A (en) * 2020-11-18 2021-03-09 福建中晶科技有限公司 Preparation method of multi-composite-layer patterned sapphire substrate
CN112563377A (en) * 2020-12-09 2021-03-26 武汉大学 Flip-chip light emitting diode chips grown on a substrate with an array of heterogeneous materials
CN112687777B (en) * 2020-12-18 2021-12-03 华灿光电(苏州)有限公司 Light emitting diode epitaxial wafer and preparation method thereof
KR20230073549A (en) 2021-11-19 2023-05-26 주식회사루미지엔테크 Method for growing nitride film
CN115267953A (en) * 2022-07-29 2022-11-01 深圳通感微电子有限公司 Method for manufacturing microlens and microlens manufactured thereby
CN116978991B (en) * 2023-09-22 2023-12-12 江西兆驰半导体有限公司 LED epitaxial wafer, preparation method thereof and LED

Citations (10)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US5122845A (en) * 1989-03-01 1992-06-16 Toyoda Gosei Co., Ltd. Substrate for growing gallium nitride compound-semiconductor device and light emitting diode
US6153010A (en) * 1997-04-11 2000-11-28 Nichia Chemical Industries Ltd. Method of growing nitride semiconductors, nitride semiconductor substrate and nitride semiconductor device
US20020145148A1 (en) * 2000-12-15 2002-10-10 Hiroyuki Okuyama Semiconductor light emitting device and fabrication method thereof
US20040232428A1 (en) * 2003-03-28 2004-11-25 Toyoda Gosei Co., Ltd. Semiconductor light emitting element and method of making same
US20050093099A1 (en) * 2000-03-31 2005-05-05 Toyoda Gosei Co., Ltd. Method for fabricating group III nitride compound semiconductors and group III nitride compound semiconductor devices
US20080067522A1 (en) * 2004-05-27 2008-03-20 Takashi Udagawa Gallium Nitride-Based Semiconductor Stacked Structure, Production Method Thereof, and Compound Semiconductor and Light-Emitting Device Each Using the Stacked Structure
US20100163895A1 (en) * 2006-02-08 2010-07-01 Mitsubishi Chemical Corporation Light emitting device
US20130062657A1 (en) * 2011-09-14 2013-03-14 Lextar Electronics Corporation Light emitting diode structure and manufacturing method thereof
US8716042B2 (en) * 2010-03-31 2014-05-06 Cssolution Co., Ltd. Semiconductor template substrate, light-emitting device using a semiconductor template substrate, and manufacturing method therefor
US8963165B2 (en) * 2010-12-29 2015-02-24 Sharp Kabushiki Kaisha Nitride semiconductor structure, nitride semiconductor light emitting element, nitride semiconductor transistor element, method of manufacturing nitride semiconductor structure, and method of manufacturing nitride semiconductor element

Family Cites Families (30)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JP3196833B2 (en) * 1998-06-23 2001-08-06 日本電気株式会社 Method of growing III-V compound semiconductor and method of manufacturing semiconductor light emitting device using this method
JP2001196699A (en) * 2000-01-13 2001-07-19 Sony Corp Semiconductor element
US6890785B2 (en) * 2002-02-27 2005-05-10 Sony Corporation Nitride semiconductor, semiconductor device, and manufacturing methods for the same
CN1306624C (en) 2003-07-16 2007-03-21 璨圆光电股份有限公司 Selective growing LED structure
US7683386B2 (en) * 2003-08-19 2010-03-23 Nichia Corporation Semiconductor light emitting device with protrusions to improve external efficiency and crystal growth
US6977219B2 (en) * 2003-12-30 2005-12-20 Intel Corporation Solvent vapor-assisted plasticization of photoresist films to achieve critical dimension reduction during temperature reflow
JP2005223154A (en) * 2004-02-05 2005-08-18 Nichia Chem Ind Ltd Semiconductor substrate, method for forming the same and semiconductor element
KR100580751B1 (en) * 2004-12-23 2006-05-15 엘지이노텍 주식회사 Nitride semiconductor led and fabrication method thereof
KR100588377B1 (en) * 2005-05-10 2006-06-09 삼성전기주식회사 Vertically structured gan type light emitting diode and method of manufacturing the same
JP5023318B2 (en) * 2005-05-19 2012-09-12 国立大学法人三重大学 3-5 nitride semiconductor multilayer substrate, 3-5 nitride semiconductor free-standing substrate manufacturing method, and semiconductor device
CN102694087B (en) * 2006-04-25 2015-02-25 新加坡国立大学 Electronic device and method of manufacturing the same
JP2008034444A (en) * 2006-07-26 2008-02-14 Showa Denko Kk Group iii nitride semiconductor light emitting device, method of manufacturing same, and lamp
JP5311765B2 (en) * 2006-09-15 2013-10-09 住友化学株式会社 Semiconductor epitaxial crystal substrate and manufacturing method thereof
KR100902512B1 (en) * 2007-05-17 2009-06-15 삼성코닝정밀유리 주식회사 Method for growing GaN crystal on silicon substrate, method for manufacturing GaN-based light emitting device and GaN-based light emitting device
CN101471401A (en) * 2007-12-27 2009-07-01 深圳市方大国科光电技术有限公司 Epitaxial growth method of sapphire substrate LED chip
CN100563037C (en) * 2008-07-30 2009-11-25 鹤山丽得电子实业有限公司 A kind of light-emitting diode chip for backlight unit and manufacture method thereof
CN101964382B (en) * 2009-07-21 2012-12-26 展晶科技(深圳)有限公司 Semiconductor photoelectric structure for improving light extraction efficiency and manufacturing method thereof
JP2011119627A (en) * 2009-12-05 2011-06-16 Mtec:Kk Semiconductor device
CN101820041A (en) * 2010-04-01 2010-09-01 晶能光电(江西)有限公司 Method and structure for reducing epitaxial stress of silicon substrate LED
EP3352229A1 (en) * 2010-06-28 2018-07-25 Nichia Corporation Sapphire substrate and nitride semiconductor light emitting device
CN102485944A (en) 2010-12-03 2012-06-06 武汉迪源光电科技有限公司 Epitaxial structure having epitaxial defect barrier layer
US9142619B2 (en) * 2010-12-08 2015-09-22 El-Seed Corporation Group III nitride semiconductor device and method for manufacturing the same
CN102130245A (en) 2010-12-23 2011-07-20 映瑞光电科技(上海)有限公司 Light emitting diode and manufacturing method thereof
TWI514614B (en) 2011-08-30 2015-12-21 Lextar Electronics Corp Solid state light emitting semiconductor structure and epitaxy growth method thereof
CN102368526A (en) * 2011-10-27 2012-03-07 华灿光电股份有限公司 Manufacturing method for near ultraviolet LED device
JP2013187296A (en) * 2012-03-07 2013-09-19 Sharp Corp Wafer for nitride semiconductor element formation, manufacturing method of wafer for nitride semiconductor element formation, nitride semiconductor element and nitride semiconductor element manufacturing method
JP5874495B2 (en) * 2012-03-29 2016-03-02 豊田合成株式会社 Method for producing group III nitride semiconductor containing Ga
JP5811009B2 (en) * 2012-03-30 2015-11-11 豊田合成株式会社 Group III nitride semiconductor manufacturing method and group III nitride semiconductor
CN103840051A (en) * 2013-12-03 2014-06-04 上海蓝光科技有限公司 Manufacturing method of substrate structure used for III-V group nitride growth
CN103840041A (en) * 2013-12-03 2014-06-04 上海蓝光科技有限公司 Manufacturing method of composite substrate structure used for nitride growth

Patent Citations (10)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US5122845A (en) * 1989-03-01 1992-06-16 Toyoda Gosei Co., Ltd. Substrate for growing gallium nitride compound-semiconductor device and light emitting diode
US6153010A (en) * 1997-04-11 2000-11-28 Nichia Chemical Industries Ltd. Method of growing nitride semiconductors, nitride semiconductor substrate and nitride semiconductor device
US20050093099A1 (en) * 2000-03-31 2005-05-05 Toyoda Gosei Co., Ltd. Method for fabricating group III nitride compound semiconductors and group III nitride compound semiconductor devices
US20020145148A1 (en) * 2000-12-15 2002-10-10 Hiroyuki Okuyama Semiconductor light emitting device and fabrication method thereof
US20040232428A1 (en) * 2003-03-28 2004-11-25 Toyoda Gosei Co., Ltd. Semiconductor light emitting element and method of making same
US20080067522A1 (en) * 2004-05-27 2008-03-20 Takashi Udagawa Gallium Nitride-Based Semiconductor Stacked Structure, Production Method Thereof, and Compound Semiconductor and Light-Emitting Device Each Using the Stacked Structure
US20100163895A1 (en) * 2006-02-08 2010-07-01 Mitsubishi Chemical Corporation Light emitting device
US8716042B2 (en) * 2010-03-31 2014-05-06 Cssolution Co., Ltd. Semiconductor template substrate, light-emitting device using a semiconductor template substrate, and manufacturing method therefor
US8963165B2 (en) * 2010-12-29 2015-02-24 Sharp Kabushiki Kaisha Nitride semiconductor structure, nitride semiconductor light emitting element, nitride semiconductor transistor element, method of manufacturing nitride semiconductor structure, and method of manufacturing nitride semiconductor element
US20130062657A1 (en) * 2011-09-14 2013-03-14 Lextar Electronics Corporation Light emitting diode structure and manufacturing method thereof

Cited By (5)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20180090642A1 (en) * 2014-11-18 2018-03-29 Nichia Corporation Nitride semiconductor device and method for producing the same
US10164151B2 (en) * 2014-11-18 2018-12-25 Nichia Corporation Nitride semiconductor device and method for producing the same
US10510927B2 (en) 2014-11-18 2019-12-17 Nichia Corporation Method for producing nitride semiconductor device
US20170271623A1 (en) * 2016-12-23 2017-09-21 Shanghai Tianma AM-OLED Co., Ltd. Display panel and method for manufacturing the same
US10177344B2 (en) * 2016-12-23 2019-01-08 Shanghai Tianma AM-OLED Co., Ltd. Display panel and method for manufacturing the same

Also Published As

Publication number Publication date
JP3219854U (en) 2019-01-31
TW201521223A (en) 2015-06-01
US20160359082A1 (en) 2016-12-08
TWI574434B (en) 2017-03-11
CN105190915A (en) 2015-12-23
KR20160120271A (en) 2016-10-17
KR20160122118A (en) 2016-10-21
CN104638068B (en) 2018-08-24
US10230018B2 (en) 2019-03-12
WO2015066955A1 (en) 2015-05-14
JP2017504221A (en) 2017-02-02
WO2015067182A1 (en) 2015-05-14
TWI521734B (en) 2016-02-11
TW201521228A (en) 2015-06-01
CN104638068A (en) 2015-05-20
WO2015067183A1 (en) 2015-05-14

Similar Documents

Publication Publication Date Title
US10230018B2 (en) Substrate used for III-V-nitride growth and manufacturing method thereof
US9793359B2 (en) Semiconductor thin film structure and method of forming the same
TWI497753B (en) Iii-nitride light emitting device incorporating boron
WO2016192434A1 (en) Method for removing growth substrate by utilizing chemical corrosion
EP2389693B1 (en) Light emitting diode device and method for manufacturing the same
US10964843B2 (en) Patterned Si substrate-based LED epitaxial wafer and preparation method therefor
US20090272993A1 (en) Semiconductor light emitting device
CN102403428A (en) Group III nitride nanorod light emitting device and method of manufacturing thereof
US9190270B2 (en) Low-defect semiconductor device and method of manufacturing the same
US20190157069A1 (en) Semipolar amd nonpolar light-emitting devices
CN115000250A (en) GaN LED structure and manufacturing method thereof
CN111129238A (en) III-V group nitride semiconductor epitaxial wafer, device comprising epitaxial wafer and preparation method of device
KR100786797B1 (en) III-nitride semiconductor on Si related substrate including the step formation and its opto-devices and manufacturing method thereof
CN107910411B (en) Light emitting diode and preparation method thereof
TW202123488A (en) Led precursor incorporating strain relaxing structure
KR100730752B1 (en) Compound semiconductor having supper lattice layer and light emitting diode using the same and method for fabricating the ligth emitting diode
KR100782433B1 (en) Method for fabricating a light emitting diode of a nitride compound semiconductor and a light emitting diode fabricated by the method
KR20080049869A (en) A light emitting diode of a nitride compound and fabricating method therefor
KR20080082327A (en) Light emitting diode and method of fabricating the same
KR102185686B1 (en) Method for growing epitaxial layer and semiconductor structure
CN117747733A (en) Ferroelectric film/GaN-based LED integrated red light chip and preparation method thereof
KR20110115322A (en) Light emitting device and method for fabricating the same and light emitting device package
KR20130094084A (en) Nitride light emitting device and method for fabricating the same
KR20140073286A (en) Substrate for Growing Semiconductor, Light Emitting Diode using the Substrate and Manufacturing Method Thereof
KR20090048138A (en) Nitride-based semiconductor light emitting device and method of manufacturing the same

Legal Events

Date Code Title Description
AS Assignment

Owner name: CHIP FOUNDATION TECHNOLOGY LTD., CHINA

Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:HAO, MAOSHENG;ZHU, GUANGMIN;YUAN, GENRU;AND OTHERS;REEL/FRAME:039112/0263

Effective date: 20160531

Owner name: EPILIGHT TECHNOLOGY CO., LTD, CHINA

Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:HAO, MAOSHENG;ZHU, GUANGMIN;YUAN, GENRU;AND OTHERS;REEL/FRAME:039112/0263

Effective date: 20160531

STPP Information on status: patent application and granting procedure in general

Free format text: FINAL REJECTION MAILED

STCB Information on status: application discontinuation

Free format text: ABANDONED -- FAILURE TO RESPOND TO AN OFFICE ACTION