US20160261298A1 - Harmonic Reject Receiver Architecture and Mixer - Google Patents

Harmonic Reject Receiver Architecture and Mixer Download PDF

Info

Publication number
US20160261298A1
US20160261298A1 US15/155,102 US201615155102A US2016261298A1 US 20160261298 A1 US20160261298 A1 US 20160261298A1 US 201615155102 A US201615155102 A US 201615155102A US 2016261298 A1 US2016261298 A1 US 2016261298A1
Authority
US
United States
Prior art keywords
mixer
signal
input
output
mixers
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Abandoned
Application number
US15/155,102
Inventor
Kishore Seendripu
Raymond Montemayor
Sheng Ye
Glenn Chang
Curtis Ling
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
MaxLinear Inc
Original Assignee
MaxLinear Inc
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Family has litigation
First worldwide family litigation filed litigation Critical https://patents.darts-ip.com/?family=36021763&utm_source=google_patent&utm_medium=platform_link&utm_campaign=public_patent_search&patent=US20160261298(A1) "Global patent litigation dataset” by Darts-ip is licensed under a Creative Commons Attribution 4.0 International License.
Application filed by MaxLinear Inc filed Critical MaxLinear Inc
Priority to US15/155,102 priority Critical patent/US20160261298A1/en
Publication of US20160261298A1 publication Critical patent/US20160261298A1/en
Assigned to JPMORGAN CHASE BANK, N.A., AS COLLATERAL AGENT reassignment JPMORGAN CHASE BANK, N.A., AS COLLATERAL AGENT SECURITY AGREEMENT Assignors: ENTROPIC COMMUNICATIONS, LLC (F/K/A ENTROPIC COMMUNICATIONS, INC.), EXAR CORPORATION, MAXLINEAR, INC.
Assigned to MUFG UNION BANK, N.A. reassignment MUFG UNION BANK, N.A. SUCCESSION OF AGENCY (REEL 042453 / FRAME 0001) Assignors: JPMORGAN CHASE BANK, N.A.
Assigned to EXAR CORPORATION, MAXLINEAR, INC., MAXLINEAR COMMUNICATIONS LLC reassignment EXAR CORPORATION RELEASE BY SECURED PARTY (SEE DOCUMENT FOR DETAILS). Assignors: MUFG UNION BANK, N.A.
Abandoned legal-status Critical Current

Links

Images

Classifications

    • HELECTRICITY
    • H04ELECTRIC COMMUNICATION TECHNIQUE
    • H04BTRANSMISSION
    • H04B1/00Details of transmission systems, not covered by a single one of groups H04B3/00 - H04B13/00; Details of transmission systems not characterised by the medium used for transmission
    • H04B1/06Receivers
    • H04B1/16Circuits
    • H04B1/26Circuits for superheterodyne receivers
    • HELECTRICITY
    • H03ELECTRONIC CIRCUITRY
    • H03DDEMODULATION OR TRANSFERENCE OF MODULATION FROM ONE CARRIER TO ANOTHER
    • H03D3/00Demodulation of angle-, frequency- or phase- modulated oscillations
    • H03D3/007Demodulation of angle-, frequency- or phase- modulated oscillations by converting the oscillations into two quadrature related signals
    • HELECTRICITY
    • H03ELECTRONIC CIRCUITRY
    • H03DDEMODULATION OR TRANSFERENCE OF MODULATION FROM ONE CARRIER TO ANOTHER
    • H03D3/00Demodulation of angle-, frequency- or phase- modulated oscillations
    • H03D3/007Demodulation of angle-, frequency- or phase- modulated oscillations by converting the oscillations into two quadrature related signals
    • H03D3/008Compensating DC offsets
    • HELECTRICITY
    • H03ELECTRONIC CIRCUITRY
    • H03DDEMODULATION OR TRANSFERENCE OF MODULATION FROM ONE CARRIER TO ANOTHER
    • H03D3/00Demodulation of angle-, frequency- or phase- modulated oscillations
    • H03D3/007Demodulation of angle-, frequency- or phase- modulated oscillations by converting the oscillations into two quadrature related signals
    • H03D3/009Compensating quadrature phase or amplitude imbalances
    • HELECTRICITY
    • H03ELECTRONIC CIRCUITRY
    • H03DDEMODULATION OR TRANSFERENCE OF MODULATION FROM ONE CARRIER TO ANOTHER
    • H03D7/00Transference of modulation from one carrier to another, e.g. frequency-changing
    • H03D7/14Balanced arrangements
    • HELECTRICITY
    • H03ELECTRONIC CIRCUITRY
    • H03DDEMODULATION OR TRANSFERENCE OF MODULATION FROM ONE CARRIER TO ANOTHER
    • H03D7/00Transference of modulation from one carrier to another, e.g. frequency-changing
    • H03D7/14Balanced arrangements
    • H03D7/1425Balanced arrangements with transistors
    • H03D7/1441Balanced arrangements with transistors using field-effect transistors
    • HELECTRICITY
    • H03ELECTRONIC CIRCUITRY
    • H03DDEMODULATION OR TRANSFERENCE OF MODULATION FROM ONE CARRIER TO ANOTHER
    • H03D7/00Transference of modulation from one carrier to another, e.g. frequency-changing
    • H03D7/14Balanced arrangements
    • H03D7/1425Balanced arrangements with transistors
    • H03D7/1458Double balanced arrangements, i.e. where both input signals are differential
    • HELECTRICITY
    • H03ELECTRONIC CIRCUITRY
    • H03DDEMODULATION OR TRANSFERENCE OF MODULATION FROM ONE CARRIER TO ANOTHER
    • H03D7/00Transference of modulation from one carrier to another, e.g. frequency-changing
    • H03D7/14Balanced arrangements
    • H03D7/1425Balanced arrangements with transistors
    • H03D7/1475Subharmonic mixer arrangements
    • HELECTRICITY
    • H03ELECTRONIC CIRCUITRY
    • H03DDEMODULATION OR TRANSFERENCE OF MODULATION FROM ONE CARRIER TO ANOTHER
    • H03D7/00Transference of modulation from one carrier to another, e.g. frequency-changing
    • H03D7/16Multiple-frequency-changing
    • H03D7/165Multiple-frequency-changing at least two frequency changers being located in different paths, e.g. in two paths with carriers in quadrature
    • HELECTRICITY
    • H03ELECTRONIC CIRCUITRY
    • H03DDEMODULATION OR TRANSFERENCE OF MODULATION FROM ONE CARRIER TO ANOTHER
    • H03D7/00Transference of modulation from one carrier to another, e.g. frequency-changing
    • H03D7/16Multiple-frequency-changing
    • H03D7/165Multiple-frequency-changing at least two frequency changers being located in different paths, e.g. in two paths with carriers in quadrature
    • H03D7/166Multiple-frequency-changing at least two frequency changers being located in different paths, e.g. in two paths with carriers in quadrature using two or more quadrature frequency translation stages
    • HELECTRICITY
    • H03ELECTRONIC CIRCUITRY
    • H03HIMPEDANCE NETWORKS, e.g. RESONANT CIRCUITS; RESONATORS
    • H03H11/00Networks using active elements
    • H03H11/02Multiple-port networks
    • H03H11/16Networks for phase shifting
    • H03H11/22Networks for phase shifting providing two or more phase shifted output signals, e.g. n-phase output
    • HELECTRICITY
    • H04ELECTRIC COMMUNICATION TECHNIQUE
    • H04BTRANSMISSION
    • H04B1/00Details of transmission systems, not covered by a single one of groups H04B3/00 - H04B13/00; Details of transmission systems not characterised by the medium used for transmission
    • H04B1/06Receivers
    • H04B1/10Means associated with receiver for limiting or suppressing noise or interference
    • HELECTRICITY
    • H04ELECTRIC COMMUNICATION TECHNIQUE
    • H04BTRANSMISSION
    • H04B1/00Details of transmission systems, not covered by a single one of groups H04B3/00 - H04B13/00; Details of transmission systems not characterised by the medium used for transmission
    • H04B1/06Receivers
    • H04B1/10Means associated with receiver for limiting or suppressing noise or interference
    • H04B1/109Means associated with receiver for limiting or suppressing noise or interference by improving strong signal performance of the receiver when strong unwanted signals are present at the receiver input
    • HELECTRICITY
    • H04ELECTRIC COMMUNICATION TECHNIQUE
    • H04BTRANSMISSION
    • H04B1/00Details of transmission systems, not covered by a single one of groups H04B3/00 - H04B13/00; Details of transmission systems not characterised by the medium used for transmission
    • H04B1/06Receivers
    • H04B1/10Means associated with receiver for limiting or suppressing noise or interference
    • H04B1/12Neutralising, balancing, or compensation arrangements
    • HELECTRICITY
    • H04ELECTRIC COMMUNICATION TECHNIQUE
    • H04BTRANSMISSION
    • H04B1/00Details of transmission systems, not covered by a single one of groups H04B3/00 - H04B13/00; Details of transmission systems not characterised by the medium used for transmission
    • H04B1/06Receivers
    • H04B1/16Circuits
    • H04B1/30Circuits for homodyne or synchrodyne receivers
    • HELECTRICITY
    • H04ELECTRIC COMMUNICATION TECHNIQUE
    • H04BTRANSMISSION
    • H04B15/00Suppression or limitation of noise or interference
    • HELECTRICITY
    • H04ELECTRIC COMMUNICATION TECHNIQUE
    • H04JMULTIPLEX COMMUNICATION
    • H04J1/00Frequency-division multiplex systems
    • H04J1/18Frequency-division multiplex systems in which all the carriers are amplitude-modulated
    • HELECTRICITY
    • H04ELECTRIC COMMUNICATION TECHNIQUE
    • H04LTRANSMISSION OF DIGITAL INFORMATION, e.g. TELEGRAPHIC COMMUNICATION
    • H04L27/00Modulated-carrier systems
    • H04L27/32Carrier systems characterised by combinations of two or more of the types covered by groups H04L27/02, H04L27/10, H04L27/18 or H04L27/26
    • H04L27/34Amplitude- and phase-modulated carrier systems, e.g. quadrature-amplitude modulated carrier systems
    • HELECTRICITY
    • H03ELECTRONIC CIRCUITRY
    • H03DDEMODULATION OR TRANSFERENCE OF MODULATION FROM ONE CARRIER TO ANOTHER
    • H03D2200/00Indexing scheme relating to details of demodulation or transference of modulation from one carrier to another covered by H03D
    • H03D2200/0041Functional aspects of demodulators
    • H03D2200/0086Reduction or prevention of harmonic frequencies

Definitions

  • the disclosure relates to electronic signal processing. More particularly, the disclosure relates to a harmonic reject RF receiver, harmonic reject receiver architecture, and harmonic reject mixers.
  • RF communication systems often provide numerous frequency division multiplexed channels distributed over a predetermined operating band.
  • a receiver can typically be configured to tune to a desired channel to receive the information provided on that channel.
  • the operating band is a relatively narrow band. That is, the operating band typically does not occupy greater than an octave. However, in some communication systems, such as television, the operating frequency band may include hundreds of channels occupying several octaves.
  • a wide operating bandwidth can present particular problems not experienced in other systems having sub-octave operating frequency bands.
  • a wide operating bandwidth may include multiple in band interferers.
  • the undesired channels in a television operating band can appear as interferers to the desired channel.
  • the undesired channels can be at substantially the same power level, or even at a greater power level, than the power level of the desired channel.
  • a receiver typically filters or otherwise attenuates undesired channels and other interference sources. However, some interferers may contribute to in band interference due to operation of the receiver, such that filtering is ineffective. In particular, a receiver may unintentionally frequency convert the harmonics of the desired input signal to the same frequency band that is converts the desired signal.
  • the interferer can frequency convert to an in band interference signal, it is not possible to filter out the interference.
  • the input operating frequency band may span multiple octaves and may include the harmonics.
  • the receiver may not be able to sufficiently eliminate the effects of the harmonic interferers by filtering the input signal.
  • a harmonic mixer can include a plurality of mixers coupled to an input signal.
  • a plurality of phases of a local oscillator signal can be generated from a single local oscillator output. Each of the phases can be used to drive an input of one of the mixers.
  • the mixer outputs can be combined to generate a frequency converted output that has harmonic rejection.
  • aspects of the invention include a harmonic reject mixer that includes a plurality of mixers, each mixer having an input coupled to a common RF input, a phase shifter having an input coupled to a common LO input and a plurality of phase shifted outputs, each of the outputs coupled to a LO input on a corresponding mixer, and a combiner having a plurality of inputs, each input coupled to an output from an associated mixer, and configured to provide a combined output.
  • aspects of the invention include a method of harmonic rejection mixing.
  • the method includes generating a plurality of phases of a LO signal, mixing an input signal with each of the plurality of phases of the LO signal to generate a plurality of mixed output signals, and combining the plurality of mixed output signals to provide a mixer output.
  • aspects of the invention include a quadrature mixer that includes a plurality of harmonic reject mixers, each mixer having an input coupled to one of a plurality of phases of an input signal, and each mixer having an input coupled to a phase shifted LO, a first combiner having inputs coupled to outputs from a first subset of the plurality of harmonic reject mixers, and an output configured to provide a quadrature output, and a second combiner having inputs coupled to outputs from a second subset of the plurality of harmonic reject mixers, and an output configured to provide an in-phase output.
  • aspects of the invention include a receiver that includes a filter having an input coupled to an RF input, and a filtered output, and a harmonic reject down converter having an input coupled to the filtered output, a Local Oscillator (LO) input configured to receive an LO signal, a quadrature output, and an in-phase output,
  • LO Local Oscillator
  • FIG. 1 is a simplified functional block diagram of an embodiment of a receiver in a system.
  • FIG. 2 is simplified functional block diagram of an embodiment of a receiver.
  • FIG. 3 is a simplified functional block diagram of an embodiment of a receiver front end.
  • FIG. 4 is a simplified functional block diagram of an embodiment of a harmonic reject mixer.
  • FIG. 5 is a simplified functional block diagram of an embodiment of a harmonic reject mixer.
  • FIG. 6 is a simplified functional block diagram of a downconverter having harmonic reject mixers.
  • This disclosure describes harmonic reject mixers and receiver architectures which utilize harmonic reject mixers to permit an efficient implementation of a direct downconversion or low-IF receiver.
  • the current approach to receiver design may employ switching mixers within the receiver front end. This permits the system to achieve low noise and high linearity.
  • these switching mixers also efficiently downconvert input signals at undesired harmonic multiples of the local oscillator frequency to the desired output frequency band.
  • the frequency conversion of undesired signals poses a problem which is particularly important for television applications where the desired input range is so wide that the likelihood of undesired harmonics is high.
  • Receiver architectures and methods of processing harmonic rich input signals employing harmonic suppression mixers are disclosed herein. The disclosed receivers, mixers, and methods enable a receiver to achieve the advantages of switching mixers while greatly reducing the mixer response to the undesired harmonics.
  • FIG. 1 is a simplified functional block diagram of an embodiment of a receiver 100 implementing harmonic reject signal processing in a system 10 .
  • the system 10 is configured to operate as a television receiver.
  • the system 10 can be any of a plurality of systems.
  • the system 10 can be a television, television receiver, set top box, or television tuner integrated within a video recorder or sonic other television receiver.
  • the system 10 can be a radio receiver, wireless transceiver, telephone receiver, cellular telephone, cordless telephone, or some other communication device.
  • the system 10 can include a source switch 12 that can be coupled to one or more signal sources.
  • a first source input can be coupled to an antenna 2 and a second source input can be coupled to a wired source, such as a cable coupled to a cable television distributor.
  • the source switch 12 is not limited to coupling only one type of signal to the receiver 100 .
  • the source switch 12 can be coupled to a television signal source, for example, via the antenna 2 , and can be coupled to a radio source, for example, via the cable 4 .
  • the source switch 12 can be configured to couple any one of the signals from any signal source to the input of the receiver 100 .
  • the receiver 100 can be, for example, configured to selectively process television signals received from a signal source, such as analog television signals formatted according to an analog television standard, such as NTSC, PAL, SECAM, or some other analog television standard.
  • the receiver 100 can also be configured to process digital television signals, such as digital DVB-T television signals, received from one of the signal sources.
  • the receiver 100 can receive the RF signal from the source switch 12 and can downconvert the signal to an output IF.
  • the output IF from the receiver 100 can be coupled to a demodulator 50 and from the demodulator 50 to a baseband processor 60 .
  • the demodulator 50 can be configured to demodulate a television signal at a predetermined IF.
  • the demodulated television signals are communicated to a baseband processor 60 that can be configured, for example, to format the signals into video and audio signals for corresponding video and audio output devices (not shown).
  • the system 10 can also include a mode selection module 20 that can be configured to receive a mode selection input from an external source (not shown) that can be, for example, a user selection or user control.
  • the mode can correspond to an operating mode of the receiver 100 , and can be used to determine a particular operating band, channel spacing, channel bandwidths, and output IF frequency.
  • the mode select module 20 can be coupled to a channel select module 30 .
  • the channel select module 30 can be coupled to the mode select module 20 and can be configured to generate the desired local oscillator (LO) control signals.
  • the channel select module 30 can generate the control signals needed to tune the LO frequencies of the receiver 100 to enable reception of the desired RF signal and generation of the desired output IF.
  • the channel select module 30 can also receive one or more input signals from an external source (not shown), such as a user interface or some other module or device that can indicate a desired channel selection.
  • the channel select module 30 can independently control the RF and IF LOs within the receiver 100 .
  • the channel select module 30 can tune the RF LO to a frequency that is based on both a mode and a desired channel.
  • the channel select module 30 can also be configured to control the frequency of the IF LO and may be configured to control the IF LO based only on the desired mode.
  • the channel select module 30 can be configured to tune both the RF and LO frequencies for each channel.
  • the channel select module 30 can also be configured to control calibration of the receiver 100 .
  • the calibration can include DC offset calibration and In-phase (I) and Quadrature (Q) signal balancing.
  • the channel select module 30 can control an RF switch within the receiver 100 and can initiate the DC offset calibration.
  • a calibration module within the receiver 100 can receive the channel select signals and the filter control signals and can initiate DC offset calibration, including controlling the RF switch and filter bandwidths during the duration of the DC offset calibration,
  • a filter controller 40 can also be coupled to the mode select module 20 .
  • the filter controller 40 can be configured to provide the control signals to the receiver 100 that control one or more filter bandwidths within the receiver 100 .
  • the filter controller 40 can be configured to set the filter bandwidths based on the channel selectivity required in the receiver 100 , which can depend on the operating mode.
  • the filter controller 40 can also be in communication with the channel select module 30 .
  • the filter controller 40 can be configured to control the filters within the receiver 100 to predetermined bandwidths for a predetermined calibration duration following each channel change.
  • the filter controller 40 can be configured to tune the filters to a minimal bandwidth during DC offset calibration.
  • a calibration module within the receiver 100 can be configured to control the filter bandwidths during the calibration duration.
  • a processor 72 and associated memory 74 can be included within the system 10 and can be configured to perform one or more functions within each of the modules.
  • the memory 74 can include one or more processor 72 usable instructions in the form of software that can, when executed by the processor 72 , perform some or all of the functions of the various modules within the system 10 .
  • FIG. 2 is a simplified functional block diagram of an embodiment of a receiver 100 that can be implemented on one or more substrates of one or more integrated circuits (ICs).
  • ICs integrated circuits
  • the first and second substrates can be implemented in a single package or may be implemented in distinct packages.
  • a signal path within the receiver 100 can be implemented on a first substrate and one or more local oscillators can be implemented on a second substrate and couple to the first substrate through one or more interconnects.
  • signal interconnections shown in FIG. 2 appear as single ended signal interconnects, it is generally understood that some or all of the interconnections can be implemented as differential connections. It may be advantageous to implement differential interconnections, for example, for the purposes of noise reduction.
  • Portions of the receiver 100 can be implemented digitally, and can be configured to operate on digital representations of the signal.
  • the digital processing of the signals within the receiver 100 , and embodiments of receivers 100 having digital portions, are not explicitly illustrated in the receiver 100 to allow the description to focus on the functionality of the various blocks and modules.
  • the receiver 100 can be configured to provide significant harmonic rejection.
  • the input frequency band may span multiple octaves.
  • the input frequency band may have potentially numerous signals at harmonics of the desired input signal.
  • One or more of the signals at the harmonics of the desired input signal may have substantial signal strength and may even be stronger than the desired input signal.
  • the signals at the harmonics of the desired input signal can appear as interferers. Certain harmonic frequencies can be particularly troublesome interferers because signals at these harmonic frequencies can frequency convert to the same frequencies as the desired input signal.
  • the receiver architectures and harmonic reject mixers disclosed herein can be used to substantially reduce the effects of input signals at harmonics of the desired input signal.
  • the receiver 100 can include an RF amplifier 102 that is configured to receive a signal at the input to the receiver 100 and amplify it.
  • the RF amplifier 102 can be configured to receive a signal, for example, from an interconnect to an antenna or wired connection, such as a single ended wireline, a differential wireline, a twisted pair, a coaxial cable, a transmission line, a waveguide, an optical receiver configured to receive an optical signal over an optical fiber, and the like, or some other signal medium.
  • the RF amplifier 102 can be configured in any of several different embodiments or combination of embodiments, depending on the application.
  • the RF amplifier 102 can be a Low Noise Amplifier (LNA).
  • the RF amplifier 102 can be a variable gain amplifier, and the gain of the RF amplifier can be selected by one or more control lines (not shown) to the receiver 100 .
  • the gain of the RF amplifier 102 can be part of a gain control loop, such as an automatic gain control (AGC) loop (not shown).
  • AGC automatic gain control
  • the RF amplifier 102 can be configured as a single amplifier stage or can include multiple amplifier stages. Where multiple amplifier stages are used, the amplifier stages can include serial, parallel, or a combination of serial and parallel amplifier configurations.
  • the output of the RF amplifier 102 can be coupled to a filter 104 that can be configured as a programmable harmonic rejection filter.
  • the filter 104 can be configured, for example, as a programmable bandwidth lowpass filter, having a cutoff frequency that can be programmed to reduce undesired harmonic frequency components. As described below, the use of a harmonic reject frequency conversion stage can substantially reduce the constraints on the filter 104 .
  • the output of the filter 104 can be coupled to inputs of first and second frequency conversion modules, here shown as a first mixer 112 and a second mixer 114 .
  • the first and second mixers 112 and 114 are shown as mixers, but can be any type of frequency conversion device exhibiting harmonic rejection.
  • the first and second mixers 112 and 114 can be double balanced mixers, double-quadrature mixers, interferometers, or some other type of frequency conversion device configured to reject the harmonics of an input signal.
  • the first and second mixers 112 and 114 can be configured to generate in-phase (I) and quadrature (Q) frequency converted signal components.
  • the first mixer 112 is described as part of the in-phase signal path and the second mixer 114 is described as part of the quadrature signal path for purposes of discussion.
  • An RF LO 120 can be configured to generate a local oscillator signal to frequency convert the received RF signal to a baseband signal or a low Intermediate Frequency (IF) signal.
  • baseband signal refers to baseband signals as well as to signals that are substantially baseband signals.
  • a signal is substantially a baseband signal if the frequency conversion process to downconvert a signal is imperfect, for example, due to LO offset errors or differences at the transmitter or receiver and errors or differences in the RF signal relative to a specified frequency of operation.
  • an RF signal may be different from a specified operating channel due to LO frequency shifts at the transmitter or Doppler shifts.
  • the error or difference is a fraction of the baseband signal bandwidth.
  • a low IF signal can refer to an IF frequency that is less than twice the baseband signal bandwidth. However, in other embodiments, low IF can refer to less than 1.5, 2.5, 3, 4, 5, 10, or some other multiple of the baseband signal bandwidth. Typically, a low IF signal refers to a signal that is at a frequency sufficiently low to allow processing of the signal without additional frequency conversions.
  • the receiver 100 can be configured to operate using direct conversion to baseband in some operating modes while converting to a low IF in other operating modes.
  • the receiver 100 can operate in low-IF mode for analog TV applications, and substantially zero-IF for digital applications.
  • Using distinct frequency conversion modes for separate operating modes may be advantageous because the receiver 100 architecture can be optimized for signal characteristics.
  • Analog television standards such as NTSC or PAL require less channel selection and image rejection in its low-pass filtering, but are much more sensitive to DC offset which typically are present in a zero-IF implementation. This makes an analog television receiver 100 more suited for a low-IF implementation, which may suffer from poorer channel selectivity, but which also substantially eliminates the DC offset problems associated with zero-IF.
  • Digital TV (e.g., DVB-T) requires greater channel selection, but is less sensitive to DC offset that may be introduced by a zero-IF architecture. This makes digital TV well-suited for a zero-IF approach, which offers better channel selectivity and no image rejection limitations, but may introduce some DC offset to the signal.
  • the frequency of the RF LO 120 can be programmable, and the frequency can be programmed based in part on the frequency of the desired signal. In a direct conversion frequency conversion, the output of the RF LO 120 can be substantially equal to the center frequency of a double side band input signal. In other embodiments, the RF LO 120 can be tuned to a frequency that is a multiple of the desired input frequency, and the frequency divided to the desired LO frequency.
  • the output of the RF LO 120 can be coupled to a first phase shifter 122 that can be configured to generate at least two distinct versions of a LO signal that are substantially in quadrature. Because inaccuracies in the quadrature LO signals can contribute to undesired signal components in the recovered signal, it is desirable to generate accurate quadrature LO signals.
  • the first phase shifter 122 can include a phase shifted signal path and a direct signal path, where the phase shifted signal path results in a signal that is substantially 90 degrees shifted relative to the signal from the direct signal path.
  • the first phase shifter 122 can include a polyphase filter that is configured to generate the two LO signals in quadrature.
  • the in-phase LO signal can be coupled to an in-phase LO buffer amplifier 116 that amplifies the in-phase LO signal and couples it to a LO input port of the first mixer 112 .
  • the quadrature LO signal can be coupled to a quadrature LO buffer amplifier 118 that amplifies the quadrature LO signal and couples it to a LO port of the second mixer 114 .
  • the output of the first mixer 112 can be an in-phase baseband signal that is coupled to an in-phase filter 132 .
  • the in-phase filter 132 can be programmable filter whose bandwidth can be selected based on one or more control signals (not shown) provided to the receiver 100 .
  • the bandwidth of the in-phase filter 132 can be selected, for example, based on a communication standard or mode that the receiver 100 is configured to support. Therefore, where the receiver 100 is configured to support multiple standards having different channel bandwidths, the bandwidth of the in-phase filter 132 can be selected based in part on the presently supported mode.
  • the in-phase filter 132 can be configured as a low pass filter.
  • the in-phase filter 132 can be configured as a bandpass filter if the low IF signal has sufficient bandwidth to make the use of a low pass filter undesirable.
  • the output of the in-phase filter 132 can be coupled to a third mixer 152 configured to frequency convert the in-phase signal to a desired output IF.
  • the output of the in-phase filter 132 is a baseband signal and the third mixer is configured to upconvert the in-phase baseband signal to an output IF.
  • the third mixer 152 can be driven by a programmable LO that is generated in much the same manner that is used to generate the LO for the first and second mixers 112 and 114 .
  • the IF LO 140 can be programmable to allow the output IF to be selected based in part on the mode supported by the receiver 100 .
  • the receiver 100 can be configured to frequency convert the input signals to a predetermined IF that can depend on the manner in which the user configures the system having the receiver 100 .
  • a set top box for television signals can be configured to generate an output signal at a predetermined IF, such as 70 MHz, or at a frequency corresponding to a television channel.
  • the output of the IF LO 140 can be coupled to a second phase shifter 142 that is configured to generate substantially quadrature LO signals.
  • An in-phase LO output from the second phase shifter 142 can be coupled to an in-phase buffer amplifier 156 that amplifies the in-phase LO signal and couples it to the LO input of the third mixer 152 .
  • the output of the third mixer 152 is an in-phase IF signal that is coupled to a first input of a signal combiner 160 .
  • the quadrature signal path is configured to be substantially identical to the in-phase signal path.
  • the two signal paths are typically substantially matched to reduce undesirable signal components that can be generated due to I and Q mismatches.
  • the output of the second mixer 114 can be a baseband quadrature signal that is coupled to an input of a quadrature filter 134 .
  • the quadrature filter 134 can be configured as a programmable low pass filter having programmable bandwidth.
  • the configuration and bandwidths of the in-phase and quadrature filters 132 and 134 are the same such that the in-phase and quadrature signal paths remain substantially matched.
  • the output of the quadrature filter 134 can be coupled to an input of a fourth mixer 154 that is configured to upconvert the quadrature signal to the output IF.
  • the fourth mixer 154 is driven by an LO signal that is generated by the IF LO 140 .
  • the output of the IF LO 140 is coupled to a second phase shifter 142 that generates a quadrature LO signal.
  • the quadrature LO signal is coupled to a quadrature buffer amplifier 158 which amplifies the quadrature LO signal and couples it to an LO input of the fourth mixer 154 .
  • the output of the fourth mixer 154 can be a quadrature IF signal.
  • the quadrature IF signal can be coupled to a second input of the signal combiner 160 .
  • the signal combiner 160 can be configured to combine the in-phase and quadrature IF signals.
  • the signal combiner 160 can be, for example, a signal summer that sums the in-phase IF signal with the quadrature IF signal.
  • the signal combiner 160 sums the two signals while maintaining their phases.
  • the signal combiner 160 can invert one of the phases and sum the two signals.
  • the signal combiner 160 can generate the sum of the two signals and can invert the output signal.
  • the output of the signal combiner 160 represents the output IF signal.
  • the output IF signal can be coupled to an output filter 170 that can be, for example, a low pass filter or bandpass filter that is configured to remove undesired signal products from the IF output signal.
  • the output filter 170 can be configured as a fixed bandwidth filter or can be configured as a programmable bandwidth filter, where the bandwidth is determine, in part, based on a mode of the receiver 100 .
  • the output of the output filter 170 can be coupled to an IF amplifier 172 that can be configured to amplify the output.
  • the IF amplifier 172 can be a variable gain amplifier.
  • the gain of the IF amplifier 172 can be controlled using one or more control inputs (not shown) on the receiver 100 .
  • the output of the IF amplifier 172 can be the output of the receiver 100 .
  • the entire receiver 100 may be advantageous to implement the entire receiver 100 on a single integrated circuit, such that the processes and conditions used to manufacture the in-phase and quadrature signal components are closely matched, resulting in more closely matched I and Q signal paths. Additionally, it may be advantageous to implement the components on a single IC to minimize path length distances or variations that contribute to mismatches. A single IC implementation can also result in a smaller receiver 100 package.
  • FIG. 3 is a simplified functional block diagram of a harmonic reject receiver front end 300 configured to downconvert a desired signal to baseband or IF while substantially attenuating signals generated by the harmonics of the desired input signal.
  • the receiver front end 300 can be used, for example, in the receiver embodiments shown in FIGS. 1 and 2 .
  • the receiver front end 300 is configured to receive input signals via an antenna 301 . Although the receiver front end 300 is described as receiving signals via an antenna 310 , the receiver front end 300 can be configured to omit the antenna 310 and can receive signals via a wired link (not shown).
  • the output of the antenna 301 is coupled to an RF amplifier 102 , such as a LNA.
  • the RF amplifier 102 can be configured to amplify substantially the entire input frequency band.
  • a receiver front end 300 configured to support processing of television signals may need to support an input frequency band spanning multiple octaves.
  • the output of the RF amplifier 102 is coupled to a programmable harmonic reject filter 140 , which can be configured as a programmable bandwidth low pass filter.
  • the cutoff frequency of the programmable harmonic reject filter 140 can be controlled to a frequency that is based at least in part on the frequency of the desired input signal. In some embodiments, the cutoff frequency is programmable over a wide frequency range that spans multiple octaves.
  • Harmonic rejection is typically achieved by applying large amounts of filtering prior to mixing.
  • harmonic rejection is a natural byproduct of front-end filtering from band-select filters or the antenna 301 .
  • harmonic interferers constitute a significant problem, and harmonic rejection low-pass filtering needs to be programmable to allow the receiver to receive channels across the entire band while achieving the desired harmonic suppression.
  • the implementation of the programmable harmonic reject filter 140 incurs a power and area penalty. Additionally, rejecting input harmonics with solely a programmable harmonic reject filter 140 may have limited effectiveness, and can also results in signal path losses and associated noise degradation in performance.
  • the embodiment of the receiver front end 300 illustrated in FIG. 3 uses a harmonic rejection downconverter 310 to farther suppress the response to higher harmonics of the desired fundamental.
  • the harmonic reject downconverter 310 can relax the filter requirements imposed on the programmable harmonic reject filter 140 , or can improve the harmonic reject performance by providing harmonic suppression in addition to that provided by the programmable harmonic reject filter.
  • the harmonic rejection downconverter 310 is illustrated as a double quadrature mixer implementing harmonic reject mixers. The particular embodiment of the harmonic rejection downconverter 310 is described in further detail in association with FIG. 6 .
  • the output of the programmable harmonic reject filter 140 is coupled to an input of the harmonic rejection downconverter 310 .
  • the harmonic reject downconverter 310 is configured to generate quadrature output signals.
  • the output signals can be at baseband, a low IF, or an IF, depending on the frequencies of the desired input signal and the LO (not shown).
  • An in-phase filter 132 can be configured to filter the in-phase signal component and a quadrature filter 134 can be configured to filter the quadrature signal component.
  • the outputs of the filters 132 and 134 can be coupled to additional stages for further processing, such as those shown in FIG. 2 .
  • FIG. 4 is a simplified functional block diagram of an embodiment of a harmonic reject mixer 400 .
  • the harmonic reject mixer 400 can be used, for example, in the receiver of FIG. 2 or the receiver front end of FIG. 3 to provide rejection of undesired harmonics of the input signal.
  • the harmonic reject mixer 400 includes ( 2 n+ 1) switching mixers 410 ( 0 )- 410 ( 2 n ).
  • the RF input signal is coupled to an input of each of the switching mixers 410 ( 0 )- 410 ( 2 n ).
  • Each of the switching mixers 410 ( 0 )- 410 ( 2 n ) is driven by a phase offset version of a Local Oscillator (LO) 420 output signal.
  • the number of switching mixers 410 ( 0 )- 410 ( 2 n ) should be greater than one to achieve harmonic rejection.
  • Each of the switching mixers 410 ( 0 )- 410 ( 2 n ) can be, for example, a CMOS switching mixer.
  • the output from the LO 420 is coupled to ( 2 n+ 1) phase shifters 430 ( 0 )- 430 ( 2 n ).
  • the phase shifters can be distinct phase shifters or distinct phase outputs of one or more phase shifters having multiple outputs.
  • Each of the phase shifters 430 ( 0 )- 430 ( 2 n ) is configured to shift the phase of the LO 420 signal by a predetermined discrete phase.
  • the LO 420 signal, phase shifted in discrete steps ( ⁇ n - ⁇ ⁇ n ), is used to drive the LO inputs of the switching mixers 410 ( 0 )- 410 ( 2 n ).
  • the phase shifters 430 ( 0 )- 430 ( 2 n ) provide ( 2 n +1) versions of the LO signal equally spaced about a half cycle.
  • the phase shifters can be configured to provide LO phases equally spaced in the interval of ⁇ 90-+90 degrees. That is, each of the phase shifters 430 ( 0 )- 430 ( 2 n ) can be configured to provide a discrete phase shift (in degrees) determined by the formula
  • Each of the outputs from the switching mixers 410 ( 0 )- 410 ( 2 n ) is coupled to a corresponding amplifier 440 ( 0 )- 440 ( 2 n ).
  • the switching mixer output signals are scaled by their respective gains G n -G ⁇ n .
  • each of gains is configured to equalize the signal gain through each of the switching mixer amplifier paths.
  • all of the gains are substantially the same.
  • each of the individual gains can be set to a distinct value determined based on the phase shift provided by the corresponding phase shifter. For example, the gain of each amplifier can be based on cos( ⁇ j ).
  • the outputs of the amplifiers 440 ( 0 )- 440 ( 2 n ) are coupled to a combiner 450 , here shown as a signal summer.
  • the combiner 450 combines the amplified switching mixer outputs into a single frequency converted output signal.
  • the harmonic rejection arises from the fact that the mixer 400 approximates a linear mixer (ideal multiplication by a sinusoid) using shifted and scaled versions of the mixed RF signal.
  • the harmonic mixer 400 includes a plurality of switching mixers, each driven by a distinct phase of an LO signal. This accomplishes the dual purpose of permitting low-noise switching mixer designs driven by relatively simple LO circuits, while achieving high harmonic rejection across a wide range of harmonics.
  • FIG. 5 is a simplified functional block diagram of an embodiment of a harmonic reject mixer 500 using three distinct phases.
  • the RF input signal is coupled to three switching mixers 410 ( 0 )- 410 ( 2 ).
  • An output of a LO 420 is coupled to three distinct phase shifters 430 ( 0 )- 430 ( 2 ).
  • the three phase shifters 430 ( 0 )- 430 ( 2 ) provide phase shifts of +45, 0, and ⁇ 45 degrees.
  • the switching mixer 410 ( 0 )- 410 ( 2 ) outputs are coupled to corresponding amplifiers 440 ( 0 )- 440 ( 2 ).
  • the corresponding amplifier gains are scaled by (1/ ⁇ square root over (2) ⁇ ), 1, and (1/ ⁇ square root over (2) ⁇ ), respectively.
  • the outputs of the three amplifiers 440 ( 0 )- 440 ( 2 ) are coupled to an input of a signal summer 450 where they are summed to an output IF or baseband signal.
  • FIG. 6 is a simplified functional block diagram of a downconverter 600 having harmonic reject mixers 620 , 630 , 640 , and 650 .
  • Each of the harmonic mixers 620 , 630 , 640 , and 650 can be configured as shown in FIG. 4 or 5 .
  • the downconverter 600 of FIG. 6 is implemented as a double balanced quadrature mixer.
  • the double balanced quadrature mixer configuration shown in FIG. 6 provides additional harmonic rejection of the 5th and 9th harmonics.
  • the additional harmonic rejection provided by the double balanced quadrature configuration permits the use of more simple harmonic reject mixers 620 , 630 , 640 , and 650 in the core. This may be advantageous from a standpoint of fabrication, area, gate count, complexity, or cost.
  • an input RF signal is coupled to a polyphase filter 610 .
  • the polyphase filter 610 generates multiple phase outputs from the input signal.
  • the polyphase filter 610 is configured to generate in-phase and quadrature signal outputs.
  • the quadrature signal outputs are coupled to first and second harmonic mixers 620 and 630 .
  • the in-phase signal outputs are coupled to third and fourth harmonic mixers 640 and 650 .
  • the second and third harmonic mixers, 630 and 640 are driven with an in-phase LO signal.
  • the first and fourth harmonic mixers, 620 and 650 are driven with a quadrature LO signal.
  • the outputs of the first and third harmonic mixers, 620 and 640 are combined to generate the quadrature downconverted signal, while the outputs of the second and third harmonic mixers 630 and 650 are combined to generate the in-phase downconverted signal.
  • a harmonic mixer can include a plurality of switching mixers, each driven with a distinct phase of a common LO.
  • the outputs of the switching mixers can be combined or otherwise summed to a single output signal.
  • the output signal exhibits reduced contribution from input harmonics.
  • steps of a method, process, or algorithm described in connection with the embodiments disclosed herein may be embodied directly in hardware, in a software module executed by a processor, or in a combination of the two.
  • the various steps or acts in a method or process may be performed in the order shown, or may be performed in another order. Additionally, one or more process or method steps may be omitted or one or more process or method steps may he added to the methods and processes. An additional step, block, or action may be added in the beginning, end, or intervening existing elements of the methods and processes.

Landscapes

  • Engineering & Computer Science (AREA)
  • Power Engineering (AREA)
  • Computer Networks & Wireless Communication (AREA)
  • Signal Processing (AREA)
  • Superheterodyne Receivers (AREA)
  • Noise Elimination (AREA)
  • Circuits Of Receivers In General (AREA)

Abstract

Receiver architectures and methods of processing harmonic rich input signals employing harmonic suppression mixers are disclosed herein. The disclosed receivers, mixers, and methods enable a receiver to achieve the advantages of switching mixers while greatly reducing the mixer response to the undesired harmonics. A harmonic mixer can include a plurality of mixers coupled to an input signal. A plurality of phases of a local oscillator signal can be generated from a single local oscillator output. Each of the phases can be used to drive an input of one of the mixers. The mixer outputs can be combined to generate a frequency converted output that has harmonic rejection.

Description

    CROSS-REFERENCES TO RELATED APPLICATIONS
  • This application claims the benefit of U.S. Provisional Application No. 60/635,030, filed Dec. 10, 2004, entitled “HARMONIC-REJECT RECEIVER ARCHITECTURE AND MIXER DESIGN,” which is hereby incorporated herein by reference in its entirety.
  • BACKGROUND
  • The disclosure relates to electronic signal processing. More particularly, the disclosure relates to a harmonic reject RF receiver, harmonic reject receiver architecture, and harmonic reject mixers.
  • RF communication systems often provide numerous frequency division multiplexed channels distributed over a predetermined operating band. A receiver can typically be configured to tune to a desired channel to receive the information provided on that channel.
  • In many communication systems, the operating band is a relatively narrow band. That is, the operating band typically does not occupy greater than an octave. However, in some communication systems, such as television, the operating frequency band may include hundreds of channels occupying several octaves.
  • Such a wide operating bandwidth can present particular problems not experienced in other systems having sub-octave operating frequency bands. For example, a wide operating bandwidth may include multiple in band interferers. The undesired channels in a television operating band can appear as interferers to the desired channel. The undesired channels can be at substantially the same power level, or even at a greater power level, than the power level of the desired channel.
  • A receiver typically filters or otherwise attenuates undesired channels and other interference sources. However, some interferers may contribute to in band interference due to operation of the receiver, such that filtering is ineffective. In particular, a receiver may unintentionally frequency convert the harmonics of the desired input signal to the same frequency band that is converts the desired signal.
  • Because the interferer can frequency convert to an in band interference signal, it is not possible to filter out the interference. Additionally, the input operating frequency band may span multiple octaves and may include the harmonics. The receiver may not be able to sufficiently eliminate the effects of the harmonic interferers by filtering the input signal.
  • BRIEF SUMMARY
  • Receiver architectures and methods of processing harmonic rich input signals employing harmonic suppression mixers are disclosed herein. The disclosed receivers, mixers, and methods enable a receiver to achieve the advantages of switching mixers while greatly reducing the mixer response to the undesired harmonics. A harmonic mixer can include a plurality of mixers coupled to an input signal. A plurality of phases of a local oscillator signal can be generated from a single local oscillator output. Each of the phases can be used to drive an input of one of the mixers. The mixer outputs can be combined to generate a frequency converted output that has harmonic rejection.
  • Aspects of the invention include a harmonic reject mixer that includes a plurality of mixers, each mixer having an input coupled to a common RF input, a phase shifter having an input coupled to a common LO input and a plurality of phase shifted outputs, each of the outputs coupled to a LO input on a corresponding mixer, and a combiner having a plurality of inputs, each input coupled to an output from an associated mixer, and configured to provide a combined output.
  • Aspects of the invention include a method of harmonic rejection mixing. The method includes generating a plurality of phases of a LO signal, mixing an input signal with each of the plurality of phases of the LO signal to generate a plurality of mixed output signals, and combining the plurality of mixed output signals to provide a mixer output.
  • Aspects of the invention include a quadrature mixer that includes a plurality of harmonic reject mixers, each mixer having an input coupled to one of a plurality of phases of an input signal, and each mixer having an input coupled to a phase shifted LO, a first combiner having inputs coupled to outputs from a first subset of the plurality of harmonic reject mixers, and an output configured to provide a quadrature output, and a second combiner having inputs coupled to outputs from a second subset of the plurality of harmonic reject mixers, and an output configured to provide an in-phase output.
  • Aspects of the invention include a receiver that includes a filter having an input coupled to an RF input, and a filtered output, and a harmonic reject down converter having an input coupled to the filtered output, a Local Oscillator (LO) input configured to receive an LO signal, a quadrature output, and an in-phase output,
  • BRIEF DESCRIPTION OF THE DRAWINGS
  • The features, objects, and advantages of embodiments of the disclosure will become more apparent from the detailed description set forth below when taken in conjunction with the drawings, in which like elements bear like reference numerals,
  • FIG. 1 is a simplified functional block diagram of an embodiment of a receiver in a system.
  • FIG. 2 is simplified functional block diagram of an embodiment of a receiver.
  • FIG. 3 is a simplified functional block diagram of an embodiment of a receiver front end.
  • FIG. 4 is a simplified functional block diagram of an embodiment of a harmonic reject mixer.
  • FIG. 5 is a simplified functional block diagram of an embodiment of a harmonic reject mixer.
  • FIG. 6 is a simplified functional block diagram of a downconverter having harmonic reject mixers.
  • DETAILED DESCRIPTION OF EMBODIMENTS OF THE INVENTION
  • This disclosure describes harmonic reject mixers and receiver architectures which utilize harmonic reject mixers to permit an efficient implementation of a direct downconversion or low-IF receiver. The current approach to receiver design may employ switching mixers within the receiver front end. This permits the system to achieve low noise and high linearity. However, these switching mixers also efficiently downconvert input signals at undesired harmonic multiples of the local oscillator frequency to the desired output frequency band. The frequency conversion of undesired signals poses a problem which is particularly important for television applications where the desired input range is so wide that the likelihood of undesired harmonics is high. Receiver architectures and methods of processing harmonic rich input signals employing harmonic suppression mixers are disclosed herein. The disclosed receivers, mixers, and methods enable a receiver to achieve the advantages of switching mixers while greatly reducing the mixer response to the undesired harmonics.
  • FIG. 1 is a simplified functional block diagram of an embodiment of a receiver 100 implementing harmonic reject signal processing in a system 10. The following description describes an embodiment in which the system 10 is configured to operate as a television receiver. However, the system 10 can be any of a plurality of systems. For example, the system 10 can be a television, television receiver, set top box, or television tuner integrated within a video recorder or sonic other television receiver. In other embodiments, the system 10 can be a radio receiver, wireless transceiver, telephone receiver, cellular telephone, cordless telephone, or some other communication device.
  • The system 10 can include a source switch 12 that can be coupled to one or more signal sources. For example, a first source input can be coupled to an antenna 2 and a second source input can be coupled to a wired source, such as a cable coupled to a cable television distributor. The source switch 12 is not limited to coupling only one type of signal to the receiver 100. For example, the source switch 12 can be coupled to a television signal source, for example, via the antenna 2, and can be coupled to a radio source, for example, via the cable 4.
  • The source switch 12 can be configured to couple any one of the signals from any signal source to the input of the receiver 100. The receiver 100 can be, for example, configured to selectively process television signals received from a signal source, such as analog television signals formatted according to an analog television standard, such as NTSC, PAL, SECAM, or some other analog television standard. The receiver 100 can also be configured to process digital television signals, such as digital DVB-T television signals, received from one of the signal sources.
  • The receiver 100 can receive the RF signal from the source switch 12 and can downconvert the signal to an output IF. The output IF from the receiver 100 can be coupled to a demodulator 50 and from the demodulator 50 to a baseband processor 60. In one embodiment, the demodulator 50 can be configured to demodulate a television signal at a predetermined IF. The demodulated television signals are communicated to a baseband processor 60 that can be configured, for example, to format the signals into video and audio signals for corresponding video and audio output devices (not shown).
  • The system 10 can also include a mode selection module 20 that can be configured to receive a mode selection input from an external source (not shown) that can be, for example, a user selection or user control. The mode can correspond to an operating mode of the receiver 100, and can be used to determine a particular operating band, channel spacing, channel bandwidths, and output IF frequency.
  • The mode select module 20 can be coupled to a channel select module 30. The channel select module 30 can be coupled to the mode select module 20 and can be configured to generate the desired local oscillator (LO) control signals. The channel select module 30 can generate the control signals needed to tune the LO frequencies of the receiver 100 to enable reception of the desired RF signal and generation of the desired output IF. The channel select module 30 can also receive one or more input signals from an external source (not shown), such as a user interface or some other module or device that can indicate a desired channel selection.
  • The channel select module 30 can independently control the RF and IF LOs within the receiver 100. For example, the channel select module 30 can tune the RF LO to a frequency that is based on both a mode and a desired channel. The channel select module 30 can also be configured to control the frequency of the IF LO and may be configured to control the IF LO based only on the desired mode. In other embodiments, the channel select module 30 can be configured to tune both the RF and LO frequencies for each channel.
  • The channel select module 30 can also be configured to control calibration of the receiver 100. The calibration can include DC offset calibration and In-phase (I) and Quadrature (Q) signal balancing. For example, the channel select module 30 can control an RF switch within the receiver 100 and can initiate the DC offset calibration. In another embodiment, a calibration module within the receiver 100 can receive the channel select signals and the filter control signals and can initiate DC offset calibration, including controlling the RF switch and filter bandwidths during the duration of the DC offset calibration,
  • A filter controller 40 can also be coupled to the mode select module 20. The filter controller 40 can be configured to provide the control signals to the receiver 100 that control one or more filter bandwidths within the receiver 100. The filter controller 40 can be configured to set the filter bandwidths based on the channel selectivity required in the receiver 100, which can depend on the operating mode.
  • The filter controller 40 can also be in communication with the channel select module 30. The filter controller 40 can be configured to control the filters within the receiver 100 to predetermined bandwidths for a predetermined calibration duration following each channel change. For example, the filter controller 40 can be configured to tune the filters to a minimal bandwidth during DC offset calibration. Alternatively, a calibration module within the receiver 100 can be configured to control the filter bandwidths during the calibration duration.
  • A processor 72 and associated memory 74 can be included within the system 10 and can be configured to perform one or more functions within each of the modules. For example, the memory 74 can include one or more processor 72 usable instructions in the form of software that can, when executed by the processor 72, perform some or all of the functions of the various modules within the system 10.
  • FIG. 2 is a simplified functional block diagram of an embodiment of a receiver 100 that can be implemented on one or more substrates of one or more integrated circuits (ICs). In some embodiments, it may be advantageous to integrate the entire receiver on a single IC. In other embodiments, it may be advantageous to integrate a portion of the receiver 100 in a first IC or on a first substrate and integrate the remainder of the receiver 100 on a second IC or second substrate. The first and second substrates can be implemented in a single package or may be implemented in distinct packages. For example, a signal path within the receiver 100 can be implemented on a first substrate and one or more local oscillators can be implemented on a second substrate and couple to the first substrate through one or more interconnects.
  • Although the signal interconnections shown in FIG. 2 appear as single ended signal interconnects, it is generally understood that some or all of the interconnections can be implemented as differential connections. It may be advantageous to implement differential interconnections, for example, for the purposes of noise reduction.
  • Portions of the receiver 100 can be implemented digitally, and can be configured to operate on digital representations of the signal. The digital processing of the signals within the receiver 100, and embodiments of receivers 100 having digital portions, are not explicitly illustrated in the receiver 100 to allow the description to focus on the functionality of the various blocks and modules.
  • The receiver 100 can be configured to provide significant harmonic rejection. When the receiver 100 is configured to process signals over a wide input signal band, such as in a television receiver application, the input frequency band may span multiple octaves. As such, the input frequency band may have potentially numerous signals at harmonics of the desired input signal. One or more of the signals at the harmonics of the desired input signal may have substantial signal strength and may even be stronger than the desired input signal.
  • The signals at the harmonics of the desired input signal can appear as interferers. Certain harmonic frequencies can be particularly troublesome interferers because signals at these harmonic frequencies can frequency convert to the same frequencies as the desired input signal. The receiver architectures and harmonic reject mixers disclosed herein can be used to substantially reduce the effects of input signals at harmonics of the desired input signal.
  • The receiver 100 can include an RF amplifier 102 that is configured to receive a signal at the input to the receiver 100 and amplify it. The RF amplifier 102 can be configured to receive a signal, for example, from an interconnect to an antenna or wired connection, such as a single ended wireline, a differential wireline, a twisted pair, a coaxial cable, a transmission line, a waveguide, an optical receiver configured to receive an optical signal over an optical fiber, and the like, or some other signal medium.
  • The RF amplifier 102 can be configured in any of several different embodiments or combination of embodiments, depending on the application. In one embodiment, the RF amplifier 102 can be a Low Noise Amplifier (LNA). In another embodiment, the RF amplifier 102 can be a variable gain amplifier, and the gain of the RF amplifier can be selected by one or more control lines (not shown) to the receiver 100. In the embodiment where the RF amplifier 102 is a variable gain amplifier, the gain of the RF amplifier 102 can be part of a gain control loop, such as an automatic gain control (AGC) loop (not shown). The RF amplifier 102 can be configured as a single amplifier stage or can include multiple amplifier stages. Where multiple amplifier stages are used, the amplifier stages can include serial, parallel, or a combination of serial and parallel amplifier configurations.
  • The output of the RF amplifier 102 can be coupled to a filter 104 that can be configured as a programmable harmonic rejection filter. The filter 104 can be configured, for example, as a programmable bandwidth lowpass filter, having a cutoff frequency that can be programmed to reduce undesired harmonic frequency components. As described below, the use of a harmonic reject frequency conversion stage can substantially reduce the constraints on the filter 104.
  • The output of the filter 104 can be coupled to inputs of first and second frequency conversion modules, here shown as a first mixer 112 and a second mixer 114. The first and second mixers 112 and 114 are shown as mixers, but can be any type of frequency conversion device exhibiting harmonic rejection. For example, the first and second mixers 112 and 114 can be double balanced mixers, double-quadrature mixers, interferometers, or some other type of frequency conversion device configured to reject the harmonics of an input signal.
  • The first and second mixers 112 and 114 can be configured to generate in-phase (I) and quadrature (Q) frequency converted signal components. The first mixer 112 is described as part of the in-phase signal path and the second mixer 114 is described as part of the quadrature signal path for purposes of discussion.
  • An RF LO 120 can be configured to generate a local oscillator signal to frequency convert the received RF signal to a baseband signal or a low Intermediate Frequency (IF) signal. As used herein, the term baseband signal refers to baseband signals as well as to signals that are substantially baseband signals. A signal is substantially a baseband signal if the frequency conversion process to downconvert a signal is imperfect, for example, due to LO offset errors or differences at the transmitter or receiver and errors or differences in the RF signal relative to a specified frequency of operation. For example, an RF signal may be different from a specified operating channel due to LO frequency shifts at the transmitter or Doppler shifts. Typically, the error or difference is a fraction of the baseband signal bandwidth.
  • A low IF signal can refer to an IF frequency that is less than twice the baseband signal bandwidth. However, in other embodiments, low IF can refer to less than 1.5, 2.5, 3, 4, 5, 10, or some other multiple of the baseband signal bandwidth. Typically, a low IF signal refers to a signal that is at a frequency sufficiently low to allow processing of the signal without additional frequency conversions.
  • The receiver 100 can be configured to operate using direct conversion to baseband in some operating modes while converting to a low IF in other operating modes. For example, the receiver 100 can operate in low-IF mode for analog TV applications, and substantially zero-IF for digital applications. Using distinct frequency conversion modes for separate operating modes may be advantageous because the receiver 100 architecture can be optimized for signal characteristics.
  • Analog television standards such as NTSC or PAL require less channel selection and image rejection in its low-pass filtering, but are much more sensitive to DC offset which typically are present in a zero-IF implementation. This makes an analog television receiver 100 more suited for a low-IF implementation, which may suffer from poorer channel selectivity, but which also substantially eliminates the DC offset problems associated with zero-IF.
  • Digital TV (e.g., DVB-T) requires greater channel selection, but is less sensitive to DC offset that may be introduced by a zero-IF architecture. This makes digital TV well-suited for a zero-IF approach, which offers better channel selectivity and no image rejection limitations, but may introduce some DC offset to the signal.
  • The frequency of the RF LO 120 can be programmable, and the frequency can be programmed based in part on the frequency of the desired signal. In a direct conversion frequency conversion, the output of the RF LO 120 can be substantially equal to the center frequency of a double side band input signal. In other embodiments, the RF LO 120 can be tuned to a frequency that is a multiple of the desired input frequency, and the frequency divided to the desired LO frequency.
  • The output of the RF LO 120 can be coupled to a first phase shifter 122 that can be configured to generate at least two distinct versions of a LO signal that are substantially in quadrature. Because inaccuracies in the quadrature LO signals can contribute to undesired signal components in the recovered signal, it is desirable to generate accurate quadrature LO signals. In one embodiment, the first phase shifter 122 can include a phase shifted signal path and a direct signal path, where the phase shifted signal path results in a signal that is substantially 90 degrees shifted relative to the signal from the direct signal path. In another embodiment, the first phase shifter 122 can include a polyphase filter that is configured to generate the two LO signals in quadrature.
  • The in-phase LO signal can be coupled to an in-phase LO buffer amplifier 116 that amplifies the in-phase LO signal and couples it to a LO input port of the first mixer 112. Similarly, the quadrature LO signal can be coupled to a quadrature LO buffer amplifier 118 that amplifies the quadrature LO signal and couples it to a LO port of the second mixer 114.
  • The output of the first mixer 112 can be an in-phase baseband signal that is coupled to an in-phase filter 132. The in-phase filter 132 can be programmable filter whose bandwidth can be selected based on one or more control signals (not shown) provided to the receiver 100. The bandwidth of the in-phase filter 132 can be selected, for example, based on a communication standard or mode that the receiver 100 is configured to support. Therefore, where the receiver 100 is configured to support multiple standards having different channel bandwidths, the bandwidth of the in-phase filter 132 can be selected based in part on the presently supported mode.
  • When the signal is a baseband signal or a low IF signal, the in-phase filter 132 can be configured as a low pass filter. Alternatively, the in-phase filter 132 can be configured as a bandpass filter if the low IF signal has sufficient bandwidth to make the use of a low pass filter undesirable.
  • The output of the in-phase filter 132 can be coupled to a third mixer 152 configured to frequency convert the in-phase signal to a desired output IF. In one embodiment, the output of the in-phase filter 132 is a baseband signal and the third mixer is configured to upconvert the in-phase baseband signal to an output IF.
  • The third mixer 152 can be driven by a programmable LO that is generated in much the same manner that is used to generate the LO for the first and second mixers 112 and 114. The IF LO 140 can be programmable to allow the output IF to be selected based in part on the mode supported by the receiver 100. For example, the receiver 100 can be configured to frequency convert the input signals to a predetermined IF that can depend on the manner in which the user configures the system having the receiver 100. For example, a set top box for television signals can be configured to generate an output signal at a predetermined IF, such as 70 MHz, or at a frequency corresponding to a television channel.
  • The output of the IF LO 140 can be coupled to a second phase shifter 142 that is configured to generate substantially quadrature LO signals. An in-phase LO output from the second phase shifter 142 can be coupled to an in-phase buffer amplifier 156 that amplifies the in-phase LO signal and couples it to the LO input of the third mixer 152. The output of the third mixer 152 is an in-phase IF signal that is coupled to a first input of a signal combiner 160.
  • The quadrature signal path is configured to be substantially identical to the in-phase signal path. The two signal paths are typically substantially matched to reduce undesirable signal components that can be generated due to I and Q mismatches.
  • The output of the second mixer 114 can be a baseband quadrature signal that is coupled to an input of a quadrature filter 134. The quadrature filter 134 can be configured as a programmable low pass filter having programmable bandwidth. Typically, the configuration and bandwidths of the in-phase and quadrature filters 132 and 134 are the same such that the in-phase and quadrature signal paths remain substantially matched.
  • The output of the quadrature filter 134 can be coupled to an input of a fourth mixer 154 that is configured to upconvert the quadrature signal to the output IF. The fourth mixer 154 is driven by an LO signal that is generated by the IF LO 140. The output of the IF LO 140 is coupled to a second phase shifter 142 that generates a quadrature LO signal. The quadrature LO signal is coupled to a quadrature buffer amplifier 158 which amplifies the quadrature LO signal and couples it to an LO input of the fourth mixer 154. The output of the fourth mixer 154 can be a quadrature IF signal. The quadrature IF signal can be coupled to a second input of the signal combiner 160.
  • The signal combiner 160 can be configured to combine the in-phase and quadrature IF signals. The signal combiner 160 can be, for example, a signal summer that sums the in-phase IF signal with the quadrature IF signal. In one embodiment, the signal combiner 160 sums the two signals while maintaining their phases. In another embodiment, the signal combiner 160 can invert one of the phases and sum the two signals. In yet another embodiment, the signal combiner 160 can generate the sum of the two signals and can invert the output signal.
  • The output of the signal combiner 160 represents the output IF signal. The output IF signal can be coupled to an output filter 170 that can be, for example, a low pass filter or bandpass filter that is configured to remove undesired signal products from the IF output signal. The output filter 170 can be configured as a fixed bandwidth filter or can be configured as a programmable bandwidth filter, where the bandwidth is determine, in part, based on a mode of the receiver 100.
  • The output of the output filter 170 can be coupled to an IF amplifier 172 that can be configured to amplify the output. The IF amplifier 172 can be a variable gain amplifier. The gain of the IF amplifier 172 can be controlled using one or more control inputs (not shown) on the receiver 100. The output of the IF amplifier 172 can be the output of the receiver 100.
  • It may be advantageous to implement the entire receiver 100 on a single integrated circuit, such that the processes and conditions used to manufacture the in-phase and quadrature signal components are closely matched, resulting in more closely matched I and Q signal paths. Additionally, it may be advantageous to implement the components on a single IC to minimize path length distances or variations that contribute to mismatches. A single IC implementation can also result in a smaller receiver 100 package.
  • FIG. 3 is a simplified functional block diagram of a harmonic reject receiver front end 300 configured to downconvert a desired signal to baseband or IF while substantially attenuating signals generated by the harmonics of the desired input signal. The receiver front end 300 can be used, for example, in the receiver embodiments shown in FIGS. 1 and 2.
  • The receiver front end 300 is configured to receive input signals via an antenna 301. Although the receiver front end 300 is described as receiving signals via an antenna 310, the receiver front end 300 can be configured to omit the antenna 310 and can receive signals via a wired link (not shown).
  • The output of the antenna 301 is coupled to an RF amplifier 102, such as a LNA. The RF amplifier 102 can be configured to amplify substantially the entire input frequency band. A receiver front end 300 configured to support processing of television signals may need to support an input frequency band spanning multiple octaves.
  • The output of the RF amplifier 102 is coupled to a programmable harmonic reject filter 140, which can be configured as a programmable bandwidth low pass filter. The cutoff frequency of the programmable harmonic reject filter 140 can be controlled to a frequency that is based at least in part on the frequency of the desired input signal. In some embodiments, the cutoff frequency is programmable over a wide frequency range that spans multiple octaves.
  • Harmonic rejection is typically achieved by applying large amounts of filtering prior to mixing. In RF applications where the signal band is narrow compared with the carrier frequency of the desired input signal, harmonic rejection is a natural byproduct of front-end filtering from band-select filters or the antenna 301. In a broadband application, harmonic interferers constitute a significant problem, and harmonic rejection low-pass filtering needs to be programmable to allow the receiver to receive channels across the entire band while achieving the desired harmonic suppression. The implementation of the programmable harmonic reject filter 140 incurs a power and area penalty. Additionally, rejecting input harmonics with solely a programmable harmonic reject filter 140 may have limited effectiveness, and can also results in signal path losses and associated noise degradation in performance.
  • The embodiment of the receiver front end 300 illustrated in FIG. 3 uses a harmonic rejection downconverter 310 to farther suppress the response to higher harmonics of the desired fundamental. The harmonic reject downconverter 310 can relax the filter requirements imposed on the programmable harmonic reject filter 140, or can improve the harmonic reject performance by providing harmonic suppression in addition to that provided by the programmable harmonic reject filter. The harmonic rejection downconverter 310 is illustrated as a double quadrature mixer implementing harmonic reject mixers. The particular embodiment of the harmonic rejection downconverter 310 is described in further detail in association with FIG. 6.
  • In the embodiment of the receiver front end 300 shown in FIG. 3, the output of the programmable harmonic reject filter 140 is coupled to an input of the harmonic rejection downconverter 310. The harmonic reject downconverter 310 is configured to generate quadrature output signals. The output signals can be at baseband, a low IF, or an IF, depending on the frequencies of the desired input signal and the LO (not shown).
  • An in-phase filter 132 can be configured to filter the in-phase signal component and a quadrature filter 134 can be configured to filter the quadrature signal component. The outputs of the filters 132 and 134 can be coupled to additional stages for further processing, such as those shown in FIG. 2.
  • FIG. 4 is a simplified functional block diagram of an embodiment of a harmonic reject mixer 400. The harmonic reject mixer 400 can be used, for example, in the receiver of FIG. 2 or the receiver front end of FIG. 3 to provide rejection of undesired harmonics of the input signal.
  • The harmonic reject mixer 400 includes (2 n+1) switching mixers 410(0)-410(2 n). The RF input signal is coupled to an input of each of the switching mixers 410(0)-410(2 n). Each of the switching mixers 410(0)-410(2 n) is driven by a phase offset version of a Local Oscillator (LO) 420 output signal. The number of switching mixers 410(0)-410(2 n) should be greater than one to achieve harmonic rejection. Each of the switching mixers 410(0)-410(2 n) can be, for example, a CMOS switching mixer.
  • The output from the LO 420 is coupled to (2 n+1) phase shifters 430(0)-430(2 n). The phase shifters can be distinct phase shifters or distinct phase outputs of one or more phase shifters having multiple outputs. Each of the phase shifters 430(0)-430(2 n) is configured to shift the phase of the LO 420 signal by a predetermined discrete phase. The LO 420 signal, phase shifted in discrete steps (φn−n), is used to drive the LO inputs of the switching mixers 410(0)-410(2 n).
  • in one embodiment, the phase shifters 430(0)-430(2 n) provide (2 n+1) versions of the LO signal equally spaced about a half cycle. For example, the phase shifters can be configured to provide LO phases equally spaced in the interval of −90-+90 degrees. That is, each of the phase shifters 430(0)-430(2 n) can be configured to provide a discrete phase shift (in degrees) determined by the formula

  • φn(n/2)×360/[2(n+1)].
  • Each of the outputs from the switching mixers 410(0)-410(2 n) is coupled to a corresponding amplifier 440(0)-440(2 n). The switching mixer output signals are scaled by their respective gains Gn-G−n. In one embodiment, each of gains is configured to equalize the signal gain through each of the switching mixer amplifier paths. In another embodiment, all of the gains are substantially the same. In still another embodiment, each of the individual gains can be set to a distinct value determined based on the phase shift provided by the corresponding phase shifter. For example, the gain of each amplifier can be based on cos(φj).
  • The outputs of the amplifiers 440(0)-440(2 n) are coupled to a combiner 450, here shown as a signal summer. The combiner 450 combines the amplified switching mixer outputs into a single frequency converted output signal.
  • The harmonic rejection arises from the fact that the mixer 400 approximates a linear mixer (ideal multiplication by a sinusoid) using shifted and scaled versions of the mixed RF signal. The LO 420 control the transitions of the various switching mixers 440(0)-440(2 n) based on the phase shifts. In one embodiment, there are (2 n+1) switching mixer transitions in each LO period. For the case of n=0, the harmonic reject mixer is substantially identical to the response of a single switching mixer.
  • The harmonic mixer 400 includes a plurality of switching mixers, each driven by a distinct phase of an LO signal. This accomplishes the dual purpose of permitting low-noise switching mixer designs driven by relatively simple LO circuits, while achieving high harmonic rejection across a wide range of harmonics.
  • FIG. 5 is a simplified functional block diagram of an embodiment of a harmonic reject mixer 500 using three distinct phases. Thus, the embodiment of FIG. 5 corresponds to the generalized harmonic reject mixer of FIG. 4 with n=1.
  • Thus, the RF input signal is coupled to three switching mixers 410(0)-410(2). An output of a LO 420 is coupled to three distinct phase shifters 430(0)-430(2). Using the formula provided above, the three phase shifters 430(0)-430(2) provide phase shifts of +45, 0, and −45 degrees. The switching mixer 410(0)-410(2) outputs are coupled to corresponding amplifiers 440(0)-440(2). The corresponding amplifier gains are scaled by (1/√{square root over (2)}), 1, and (1/√{square root over (2)}), respectively. The outputs of the three amplifiers 440(0)-440(2) are coupled to an input of a signal summer 450 where they are summed to an output IF or baseband signal.
  • FIG. 6 is a simplified functional block diagram of a downconverter 600 having harmonic reject mixers 620, 630, 640, and 650. Each of the harmonic mixers 620, 630, 640, and 650, can be configured as shown in FIG. 4 or 5.
  • The downconverter 600 of FIG. 6 is implemented as a double balanced quadrature mixer. The double balanced quadrature mixer configuration shown in FIG. 6 provides additional harmonic rejection of the 5th and 9th harmonics. The additional harmonic rejection provided by the double balanced quadrature configuration permits the use of more simple harmonic reject mixers 620, 630, 640, and 650 in the core. This may be advantageous from a standpoint of fabrication, area, gate count, complexity, or cost.
  • In the downconverter 600 configured as a double balanced quadrature mixer, an input RF signal is coupled to a polyphase filter 610. The polyphase filter 610 generates multiple phase outputs from the input signal. In the embodiment shown in FIG. 6, the polyphase filter 610 is configured to generate in-phase and quadrature signal outputs.
  • The quadrature signal outputs are coupled to first and second harmonic mixers 620 and 630. The in-phase signal outputs are coupled to third and fourth harmonic mixers 640 and 650.
  • The second and third harmonic mixers, 630 and 640, are driven with an in-phase LO signal. The first and fourth harmonic mixers, 620 and 650, are driven with a quadrature LO signal. The outputs of the first and third harmonic mixers, 620 and 640, are combined to generate the quadrature downconverted signal, while the outputs of the second and third harmonic mixers 630 and 650 are combined to generate the in-phase downconverted signal.
  • Harmonic mixers, receivers using harmonic mixers, and methods of processing input signals to reduce the contribution of input harmonics have been described. A harmonic mixer can include a plurality of switching mixers, each driven with a distinct phase of a common LO. The outputs of the switching mixers can be combined or otherwise summed to a single output signal. The output signal exhibits reduced contribution from input harmonics.
  • The steps of a method, process, or algorithm described in connection with the embodiments disclosed herein may be embodied directly in hardware, in a software module executed by a processor, or in a combination of the two. The various steps or acts in a method or process may be performed in the order shown, or may be performed in another order. Additionally, one or more process or method steps may be omitted or one or more process or method steps may he added to the methods and processes. An additional step, block, or action may be added in the beginning, end, or intervening existing elements of the methods and processes.
  • The above description of the disclosed embodiments is provided to enable any person of ordinary skill in the art to make or use the disclosure. Various modifications to these embodiments will be readily apparent to those of ordinary skill in the art, and the generic principles defined herein may be applied to other embodiments without departing from the spirit or scope of the disclosure. Thus, the disclosure is not intended to he limited to the embodiments shown herein but is to be accorded the widest scope consistent with the principles and novel features disclosed herein.

Claims (23)

What is claimed is:
1. A harmonic reject mixer comprising:
a plurality of mixers, each mixer having an input coupled to a common RF input;
a phase shifter having an input coupled to a common LO input and a plurality of phase shifted outputs, each of the outputs coupled to a LO input on a corresponding mixer; and
a combiner having a plurality of inputs, each input coupled to an output from an associated mixer, and configured to provide a combined output.
2. The mixer of claim 1, wherein each of the plurality of mixers comprises a switching mixer.
3. The mixer of claim 1, wherein each of the plurality of mixers comprises a CMOS switching mixer.
4. The mixer of claim 1, wherein the phase shifter comprises a plurality of distinct phase shifters, each configured to provide a distinct predetermined phase shift.
5. The mixer of claim 1, wherein the phase shifter is configured to generate a plurality of phase shifted outputs equally spaced about the span of −90 to +90 degrees.
6. The mixer of claim 1, wherein:
the plurality of mixers comprise three distinct mixers; and
the plurality of phase shifted outputs comprise outputs shifted by −45, 0, and +45 degrees.
7. The mixer of claim 1, further comprising a plurality of amplifiers, each of the plurality of amplifiers coupled to a distinct one of the plurality of mixers and configured to amplify a mixer output by a gain based at least in part on an LO phase shift.
8. A method of harmonic rejection mixing, the method comprising:
generating a plurality of phases of a LO signal;
mixing an input signal with each of the plurality of phases of the LO signal to generate a plurality of mixed output signals; and
combining the plurality of mixed output signals to provide a mixer output.
9. The method of claim 8, wherein mixing the input signal comprises:
coupling the input signal to a plurality of switching mixers; and
driving each of the plurality of switching mixers with a distinct one of the plurality of phase of the LO signal.
10. The method of claim 8, wherein generating the plurality of phases of the LO signal comprises phase shifting the LO signal using a plurality of distinct phase shifters, each of the plurality of distinct phase shifters providing a distinct phase shift.
11. The method of claim 8, wherein generating the plurality of phases of the LO signal comprises generating an odd number of distinct phases of the LO signal equally spaced about a span of −90 to +90 degrees.
12. The method of claim 8, wherein combining the plurality of mixed output signals comprises summing the plurality of mixed output signals.
13. The method of claim 8, further comprising amplifying each of the plurality of mixed output signals by a gain based on an LO phase shift.
14. The method of claim 8, wherein the input signal comprises an RF signal in a multi-octave operating band.
15. The method of claim 8, wherein the input signal comprises a television signal.
16. A quadrature mixer comprising:
a plurality of harmonic reject mixers, each mixer having an input coupled to one of a plurality of phases of an input signal, and each mixer having an input coupled to a phase shifted LO;
a first combiner having inputs coupled to outputs from a first subset of the plurality of harmonic reject mixers, and an output configured to provide a quadrature output; and
a second combiner having inputs coupled to outputs from a second subset of the plurality of harmonic reject mixers, and an output configured to provide an in-phase output.
17. The quadrature mixer of claim 16, wherein each of the plurality of harmonic reject mixers comprises:
a plurality of switching mixers, each switching mixer having an input coupled to a common RF input;
a phase shifter having an input coupled to a common LO input and a plurality of phase shifted outputs, each of the outputs coupled to a LO input on a corresponding mixer; and
a combiner having a plurality of inputs, each input coupled to an output from one of the plurality of switching mixers, and configured to provide a combined output.
18. The quadrature mixer of claim 16, further comprising a polyphase filter having an input arid a plurality of outputs, each of the plurality of outputs configured to provide the plurality of phases of the input signal.
19. A method of quadrature mixing, the method comprising:
phase shifting an input signal to generate a plurality of phases of the input signal;
generating a plurality of phases of an LO signal;
mixing each of the plurality of phases of the input signal with a phase of the LO from the plurality of phases of the LO signal to generate a plurality of mixer outputs;
combining a first subset of mixer outputs to generate a quadrature mixer output; and
combining a second subset of mixer outputs to generate an in-phase mixer output.
20. A receiver comprising:
a filter having an input coupled to an RF input, and a filtered output; and
a harmonic reject down converter having an input coupled to the filtered output, a Local Oscillator (LO) input configured to receive an LO signal, a quadrature output, and an in-phase output.
21. The receiver of claim 20, wherein the filter comprises a programmable bandwidth filter.
22. The receiver of claim 20, wherein the harmonic reject down converter comprises:
a plurality of switching mixers, each switching mixer having an input coupled to a common RF input;
a phase shifter having an input coupled to a common LO input and a plurality of phase shifted outputs, each of the outputs coupled to a LO input on a corresponding mixer; and
a combiner having a plurality of inputs, each input coupled to an output from one of the plurality of switching mixers, and configured to provide a combined output.
23. The receiver of claim 20, wherein the RF input signal comprises a television signal.
US15/155,102 2004-12-10 2016-05-16 Harmonic Reject Receiver Architecture and Mixer Abandoned US20160261298A1 (en)

Priority Applications (1)

Application Number Priority Date Filing Date Title
US15/155,102 US20160261298A1 (en) 2004-12-10 2016-05-16 Harmonic Reject Receiver Architecture and Mixer

Applications Claiming Priority (12)

Application Number Priority Date Filing Date Title
US63503004P 2004-12-10 2004-12-10
US11/302,531 US20060160518A1 (en) 2004-12-10 2005-12-12 Harmonic reject receiver architecture and mixer
US12/432,666 US8285240B2 (en) 2004-12-10 2009-04-29 Harmonic reject receiver architecture and mixer
US13/568,562 US8374570B2 (en) 2004-12-10 2012-08-07 Harmonic reject receiver architecture and mixer
US13/735,388 US8909187B2 (en) 2004-12-10 2013-01-07 Harmonic reject receiver architecture and mixer
US201414541430A 2014-11-14 2014-11-14
US201514703363A 2015-05-04 2015-05-04
US14/797,207 US20150318825A1 (en) 2004-12-10 2015-07-13 Harmonic Reject Receiver Architecture and Mixer
US14/867,795 US20160020799A1 (en) 2004-12-10 2015-09-28 Harmonic Reject Receiver Architecture and Mixer
US14/966,660 US20160099737A1 (en) 2004-12-10 2015-12-11 Harmonic Reject Receiver Architecture and Mixer
US15/056,229 US20160182160A1 (en) 2004-12-10 2016-02-29 Harmonic Reject Receiver Architecture and Mixer
US15/155,102 US20160261298A1 (en) 2004-12-10 2016-05-16 Harmonic Reject Receiver Architecture and Mixer

Related Parent Applications (1)

Application Number Title Priority Date Filing Date
US15/056,229 Continuation US20160182160A1 (en) 2004-12-10 2016-02-29 Harmonic Reject Receiver Architecture and Mixer

Publications (1)

Publication Number Publication Date
US20160261298A1 true US20160261298A1 (en) 2016-09-08

Family

ID=36021763

Family Applications (11)

Application Number Title Priority Date Filing Date
US11/302,531 Abandoned US20060160518A1 (en) 2004-12-10 2005-12-12 Harmonic reject receiver architecture and mixer
US12/432,666 Active US8285240B2 (en) 2004-12-10 2009-04-29 Harmonic reject receiver architecture and mixer
US13/568,562 Active US8374570B2 (en) 2004-12-10 2012-08-07 Harmonic reject receiver architecture and mixer
US13/568,286 Active US8374568B2 (en) 2004-12-10 2012-08-07 Harmonic reject receiver architecture and mixer
US13/568,456 Active US8374569B2 (en) 2004-12-10 2012-08-07 Harmonic reject receiver architecture and mixer
US13/735,388 Active US8909187B2 (en) 2004-12-10 2013-01-07 Harmonic reject receiver architecture and mixer
US14/797,207 Abandoned US20150318825A1 (en) 2004-12-10 2015-07-13 Harmonic Reject Receiver Architecture and Mixer
US14/867,795 Abandoned US20160020799A1 (en) 2004-12-10 2015-09-28 Harmonic Reject Receiver Architecture and Mixer
US14/966,660 Abandoned US20160099737A1 (en) 2004-12-10 2015-12-11 Harmonic Reject Receiver Architecture and Mixer
US15/056,229 Abandoned US20160182160A1 (en) 2004-12-10 2016-02-29 Harmonic Reject Receiver Architecture and Mixer
US15/155,102 Abandoned US20160261298A1 (en) 2004-12-10 2016-05-16 Harmonic Reject Receiver Architecture and Mixer

Family Applications Before (10)

Application Number Title Priority Date Filing Date
US11/302,531 Abandoned US20060160518A1 (en) 2004-12-10 2005-12-12 Harmonic reject receiver architecture and mixer
US12/432,666 Active US8285240B2 (en) 2004-12-10 2009-04-29 Harmonic reject receiver architecture and mixer
US13/568,562 Active US8374570B2 (en) 2004-12-10 2012-08-07 Harmonic reject receiver architecture and mixer
US13/568,286 Active US8374568B2 (en) 2004-12-10 2012-08-07 Harmonic reject receiver architecture and mixer
US13/568,456 Active US8374569B2 (en) 2004-12-10 2012-08-07 Harmonic reject receiver architecture and mixer
US13/735,388 Active US8909187B2 (en) 2004-12-10 2013-01-07 Harmonic reject receiver architecture and mixer
US14/797,207 Abandoned US20150318825A1 (en) 2004-12-10 2015-07-13 Harmonic Reject Receiver Architecture and Mixer
US14/867,795 Abandoned US20160020799A1 (en) 2004-12-10 2015-09-28 Harmonic Reject Receiver Architecture and Mixer
US14/966,660 Abandoned US20160099737A1 (en) 2004-12-10 2015-12-11 Harmonic Reject Receiver Architecture and Mixer
US15/056,229 Abandoned US20160182160A1 (en) 2004-12-10 2016-02-29 Harmonic Reject Receiver Architecture and Mixer

Country Status (7)

Country Link
US (11) US20060160518A1 (en)
EP (2) EP1820277B1 (en)
JP (2) JP2008523734A (en)
AT (2) ATE543262T1 (en)
CA (1) CA2590456C (en)
DE (1) DE602005019252D1 (en)
WO (1) WO2006063358A1 (en)

Cited By (3)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
WO2021133397A1 (en) * 2019-12-27 2021-07-01 Intel Corporation Methods and devices for selecting a desired sub-harmonic of a high-frequency clock
US11804804B2 (en) 2020-09-14 2023-10-31 Analog Devices, Inc. Programmable harmonic rejection mixer (HRM)/subharmonic mixer (SHM) topology
WO2024064480A1 (en) * 2022-09-22 2024-03-28 Qualcomm Incorporated Symmetrical resistive harmonic rejection mixer (hrm)

Families Citing this family (77)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
WO2004034404A2 (en) * 2002-10-08 2004-04-22 Impinj, Inc. Use of analog-valued floating-gate transistors to match the electrical characteristics of interleaved and pipelined
US7187237B1 (en) * 2002-10-08 2007-03-06 Impinj, Inc. Use of analog-valued floating-gate transistors for parallel and serial signal processing
EP1738471B1 (en) 2004-04-13 2010-05-26 Maxlinear, Inc. Method and apparatus for dc offset removal
CA2583654C (en) 2004-10-12 2015-02-17 Maxlinear, Inc. A receiver architecture with digitally generated intermediate frequency
WO2006044373A1 (en) * 2004-10-12 2006-04-27 Maxlinear, Inc. A hybrid receiver architecture using upconversion followed by direct downconversion
WO2006063358A1 (en) * 2004-12-10 2006-06-15 Maxlinear Inc. Harmonic reject receiver architecture and mixer
DE102006004951A1 (en) * 2006-02-01 2007-08-09 Atmel Germany Gmbh Integrated circuit arrangement for converting a high-frequency bandpass signal into a low-frequency quadrature signal
US7580692B2 (en) * 2006-05-16 2009-08-25 Research In Motion Limited Mobile wireless communications device having low-IF receiver circuitry that adapts to radio environment
US7620381B2 (en) * 2006-05-21 2009-11-17 Realtek Semiconductor Corp. Tri-state chopper for frequency conversion
US7738851B2 (en) 2006-09-27 2010-06-15 Silicon Laboratories Inc. Harmonic rejection mixer
US20080194222A1 (en) * 2007-02-14 2008-08-14 Realtek Semiconductor Corp. Mixing apparatus and method
US7860480B2 (en) 2007-06-29 2010-12-28 Silicon Laboratories Inc. Method and apparatus for controlling a harmonic rejection mixer
US7756504B2 (en) 2007-06-29 2010-07-13 Silicon Laboratories Inc. Rotating harmonic rejection mixer
EP2195931A1 (en) 2007-10-01 2010-06-16 Maxlinear, Inc. I/q calibration techniques
EP2198515A1 (en) 2007-10-10 2010-06-23 Maxlinear, Inc. Gain partitioning in a receiver
JP4525731B2 (en) * 2007-10-29 2010-08-18 カシオ計算機株式会社 Receiver circuit and clock
US20090156155A1 (en) * 2007-12-17 2009-06-18 Infineon Technologies Ag Receiver, tuner and method of processing a television signal
GB2460297A (en) * 2008-05-29 2009-12-02 Cambridge Silicon Radio Ltd Creation of an interference cancelling signal by frequency conversion to the passband of an intermediate filter.
US8217683B2 (en) 2008-08-27 2012-07-10 Nxp B.V. Phase-detector for detecting phase difference of [PI]2N
WO2010051387A2 (en) * 2008-10-31 2010-05-06 Synopsys, Inc. Programmable if output receiver, and applications thereof
US8107914B2 (en) * 2008-12-16 2012-01-31 Daniel Firoiu RF filter with low-IF mixing, tuning and calibration
JP5670417B2 (en) * 2009-03-17 2015-02-18 スカイワークス ソリューションズ, インコーポレイテッドSkyworks Solutions, Inc. SAW-less, LNA-less low noise receiver
US8526898B2 (en) 2009-04-17 2013-09-03 Maxlinear, Inc. Wideband tuner architecture
KR20110065070A (en) * 2009-12-09 2011-06-15 삼성전자주식회사 Mixer and rf receiver using the mixer
KR101378294B1 (en) * 2009-12-18 2014-03-27 한국전자통신연구원 Wideband receiver
US8306498B2 (en) * 2009-12-18 2012-11-06 Electronics And Telecommunications Research Institute Wideband receiver
US8432218B1 (en) * 2010-04-13 2013-04-30 University Of Washington Through Its Center For Commercialization Harmonic-rejection power amplifier
US9036390B2 (en) 2010-06-29 2015-05-19 Nec Corporation Frequency converter that suppresses crosstalk that occurs between a local oscillation signal and a received signal, and receiver that uses the frequency converter
WO2012002026A1 (en) * 2010-06-29 2012-01-05 日本電気株式会社 Frequency converter and receiver using same
EP2408118B1 (en) * 2010-07-12 2013-02-13 Nxp B.V. Conversion system
US8552790B2 (en) * 2010-07-21 2013-10-08 Mediatek Singapore Pte. Ltd. Harmonic rejection of signal converting device and method thereof
JP5522256B2 (en) 2010-07-29 2014-06-18 富士通株式会社 Signal generation circuit and wireless transmission / reception apparatus having the same
JP2012049899A (en) 2010-08-27 2012-03-08 Toshiba Corp Frequency converter, receiving device and television apparatus
JP5751255B2 (en) * 2010-09-09 2015-07-22 日本電気株式会社 Signal processing circuit, signal processing method, and control program recording medium
JP2012065017A (en) 2010-09-14 2012-03-29 Renesas Electronics Corp Harmonic rejection mixer and phase adjustment method
US8600333B2 (en) * 2010-09-15 2013-12-03 Electronics And Telecommunications Research Institute Apparatus for mixing frequency
JP5633270B2 (en) * 2010-09-16 2014-12-03 株式会社リコー Transceiver
US8583072B1 (en) * 2010-12-21 2013-11-12 Csr Technology Inc. Multiphase local oscillator generator circuit for a broadband tuner device
US9794057B1 (en) * 2011-04-29 2017-10-17 Keysight Technologies, Inc. Method and system for synthetically sampling input signal
KR101829829B1 (en) * 2011-10-04 2018-02-20 에스케이하이닉스 주식회사 Filtering circuit and semiconductor integrated circuit including the same
JP5786691B2 (en) * 2011-12-01 2015-09-30 ソニー株式会社 Transmission / reception device and transmission / reception system
US8666352B2 (en) * 2011-12-16 2014-03-04 Stephen A. Jantzi Harmonic cancellation for frequency conversion harmonic cancellation
US8963610B2 (en) 2012-05-10 2015-02-24 Qualcomm Incorporated Adaptable mixer and local oscillator devices and methods
JPWO2013183225A1 (en) * 2012-06-05 2016-01-28 パナソニックIpマネジメント株式会社 Harmonic rejection mixer
US8909186B2 (en) * 2012-07-16 2014-12-09 Intel Mobile Communications GmbH Receiver, method and mobile communication device
US20140153929A1 (en) * 2012-08-14 2014-06-05 Titan Photonics, Inc. Single Sideband Up-Down Converter for Sub-Octave Bandwidth Transmission of Low Frequency Signals
US9383433B2 (en) * 2013-03-15 2016-07-05 Autoliv Asp, Inc. System and method for calibration and built-in self test of automobile radar system
US8976897B2 (en) * 2013-07-24 2015-03-10 Qualcomm Incorporated Suppression of spurious harmonics generated in TX driver amplifiers
US9071197B2 (en) * 2013-09-27 2015-06-30 Qualcomm Incorporated Harmonic rejective passive up converter
KR102073903B1 (en) * 2013-10-31 2020-03-02 삼성전자주식회사 Apparatus and method for controlling signal gain in wireless transmitting device
US10382246B2 (en) * 2014-01-07 2019-08-13 Quantumsine Acquisitions Inc. Combined amplitude-time and phase modulation
US11140018B2 (en) * 2014-01-07 2021-10-05 Quantumsine Acquisitions Inc. Method and apparatus for intra-symbol multi-dimensional modulation
US10106680B2 (en) 2014-04-07 2018-10-23 Dow Global Technologies Llc Sizing compositions for carbon fibers
WO2016052786A1 (en) * 2014-10-02 2016-04-07 주식회사 케이엠더블유 Wireless frequency transmitter and receiver supporting multi-frequency band
US10116289B2 (en) * 2014-12-09 2018-10-30 Mediatek Inc. Signal processing circuit for mitigating pulling effect and associated method
US9817502B2 (en) 2014-12-29 2017-11-14 Synaptics Incorporated Switched-capacitor harmonic-reject mixer
US9461680B1 (en) * 2015-03-30 2016-10-04 Broadcom Corporation Wireless receiver
CN104821792B (en) * 2015-04-27 2017-12-22 西安空间无线电技术研究所 A kind of frequency mixer and method for suppressing output local oscillator harmonic amplitude by offseting
US10164674B2 (en) 2015-06-12 2018-12-25 Maxlinear, Inc. Receiver nonlinearity estimation and cancellation
US9876518B2 (en) * 2015-09-22 2018-01-23 The Regents Of The University Of California Capacitive passive mixer baseband receiver with broadband harmonic rejection
WO2017062386A1 (en) * 2015-10-04 2017-04-13 Jianxun Zhu Circuits for wireless communication on multiple frequency bands
US10389395B1 (en) * 2016-02-22 2019-08-20 Rockwell Collins, Inc. Radio frequency active filter
WO2017201534A1 (en) 2016-05-20 2017-11-23 Jianxun Zhu Circuits for wireless communication on multiple frequency bands
US10044321B2 (en) * 2016-08-02 2018-08-07 Samsung Electronics Co., Ltd System and method for linearizing a transmitter by rejecting harmonics at mixer output
US10158434B2 (en) 2016-10-24 2018-12-18 Infineon Technologies Ag Circuit, system, and method for operating and calibrating a radio frequency transceiver
GB2555413B (en) * 2016-10-25 2022-05-04 Cambridge Consultants Sampling circuitry
US10476538B2 (en) * 2018-02-22 2019-11-12 Lg Electronics Inc. Method of controlling harmonics and mobile terminal performing thereof
WO2019197040A1 (en) * 2018-04-13 2019-10-17 Huawei Technologies Co., Ltd. Electrical circuit for filtering a local oscillator signal and harmonic rejection mixer
US10778188B1 (en) 2019-02-22 2020-09-15 Qualcomm Incorporated Harmonic rejection filter with transimpedence amplifiers
KR102338073B1 (en) * 2019-10-11 2021-12-10 충남대학교 산학협력단 A quadrature passive mixer and frequency down-converter for enhancing IIP2
US11228331B2 (en) * 2019-10-18 2022-01-18 Knu-Industry Cooperation Foundation Low-power double-quadrature receiver
CN111211737B (en) * 2020-03-03 2024-05-31 芯原微电子(上海)股份有限公司 High harmonic rejection ratio mixer circuit
CN111431484A (en) * 2020-04-01 2020-07-17 济南浪潮高新科技投资发展有限公司 Image frequency suppression mixer
US11502717B2 (en) * 2021-01-22 2022-11-15 Qualcomm Incoporated Multiple element mixer with digital local oscillator synthesis
WO2022221815A1 (en) * 2021-04-13 2022-10-20 Newracom, Inc. Switched capacitor based harmonic rejection mixer with the clocks having two different duty cycles
US11973524B2 (en) * 2021-05-03 2024-04-30 Rockwell Collins, Inc. Spur dispersing mixer
US11923884B2 (en) * 2021-09-24 2024-03-05 Qualcomm Incorporated Configurable harmonic rejection mixer (HRM)

Citations (6)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20040142673A1 (en) * 2002-11-26 2004-07-22 Sanae Asayama Mixer circuit and high frequency signal receiver using the same
US20040214547A1 (en) * 2003-04-28 2004-10-28 Samsung Electronics Co., Ltd. Circuit and method for receiving and mixing radio frequencies in a direct conversion receiver
US20050023943A1 (en) * 2003-07-29 2005-02-03 Chen-Lu Fan Computer enclosure with latch device
US20050239430A1 (en) * 2004-03-12 2005-10-27 Rf Magic, Inc. Harmonic suppression mixer and tuner
US7369837B2 (en) * 2004-08-17 2008-05-06 Samsung Electronics, Co., Ltd. Frequency-mixing method and frequency-mixing device using the same
US20100110307A1 (en) * 2008-10-31 2010-05-06 Synopsys, Inc. Programmable if output receiver, and applications thereof

Family Cites Families (99)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
NL8301651A (en) * 1983-05-10 1984-12-03 Philips Nv MIXING DEVICE EQUIPPED WITH FIRST AND SECOND SQUARE STAGES.
US4653117A (en) * 1985-11-18 1987-03-24 Motorola, Inc. Dual conversion FM receiver using phase locked direct conversion IF
US5101499A (en) * 1987-09-15 1992-03-31 Jerry R. Iggulden Television local wireless transmission and control
US4979230A (en) 1989-12-04 1990-12-18 General Instrument Corporation Up-conversion homodyne receiver for cable television converter with frequency offset to avoid adjacent channel interference
US5179730A (en) * 1990-03-23 1993-01-12 Rockwell International Corporation Selectivity system for a direct conversion receiver
EP0473373A3 (en) 1990-08-24 1993-03-03 Rockwell International Corporation Calibration system for direct conversion receiver
DE69228816T2 (en) 1992-10-28 1999-08-19 Alcatel DC offset correction for direct mix TDMA receivers
FR2705176B1 (en) * 1993-05-12 1995-07-21 Suisse Electronique Microtech FM RADIO RECEIVER COMPRISING A SUPERCHAMPLE CIRCUIT.
DE69420727T2 (en) * 1993-06-04 2000-01-05 Rca Thomson Licensing Corp., Princeton TUNER WITH DIRECT IMPLEMENTATION
JP3360944B2 (en) * 1994-07-05 2003-01-07 株式会社日立メディコ Ultrasonic signal processor
JPH0936663A (en) * 1995-07-18 1997-02-07 Victor Co Of Japan Ltd Frequency conversion circuit
WO1997006604A1 (en) 1995-08-04 1997-02-20 Numa Technologies, Inc. Universal rf receiver
US6498929B1 (en) * 1996-06-21 2002-12-24 Kabushiki Kaisha Toshiba Receiver having DC offset decreasing function and communication system using the same
JP2993443B2 (en) 1996-10-31 1999-12-20 日本電気株式会社 Communication device
JP4236059B2 (en) * 1997-03-12 2009-03-11 エヌエックスピー ビー ヴィ Frequency conversion circuit
WO1998045942A2 (en) * 1997-04-07 1998-10-15 Koninklijke Philips Electronics N.V. Receiver and filter arrangement comprising polyphase filters
JPH10313261A (en) * 1997-05-12 1998-11-24 Toshiba Corp Interference wave suppression circuit, interference wave suppression method and radio receiver
JPH118516A (en) * 1997-06-18 1999-01-12 Nec Corp Frequency converter
US6240100B1 (en) * 1997-07-31 2001-05-29 Motorola, Inc. Cellular TDMA base station receiver with dynamic DC offset correction
US6275540B1 (en) * 1997-10-01 2001-08-14 Motorola, Inc. Selective call receiver having an apparatus for modifying an analog signal to a digital signal and method therefor
SE514795C2 (en) * 1997-10-03 2001-04-23 Ericsson Telefon Ab L M Device and method for up and down conversion
JP3216597B2 (en) * 1998-02-09 2001-10-09 日本電気株式会社 Direct conversion receiver
JP3545606B2 (en) * 1998-03-04 2004-07-21 株式会社東芝 Receiver
EP0964557A1 (en) 1998-06-12 1999-12-15 Lucent Technologies Inc. Receiver DC offset compensation
US6226509B1 (en) * 1998-09-15 2001-05-01 Nortel Networks Limited Image reject mixer, circuit, and method for image rejection
DE69920273T2 (en) * 1998-11-12 2005-09-22 Broadcom Corp., Irvine INTEGRATED TUNER ARCHITECTURE
US6587678B1 (en) * 1999-03-02 2003-07-01 Skyworks Solutions, Inc. Direct conversion receiver employing subharmonic frequency translator architecture and related preprocessor
JP2000286643A (en) * 1999-03-31 2000-10-13 Toshiba Corp Frequency converter circuit
US6166668A (en) * 1999-06-01 2000-12-26 Motorola, Inc. Method and apparatus for providing DC offset correction and hold capability
JP3615099B2 (en) * 1999-06-28 2005-01-26 株式会社東芝 Receiving machine
DE69921495T2 (en) * 1999-12-23 2005-02-24 Freescale Semiconductor, Inc., Austin Dual mode with a single receiver circuit
US6940916B1 (en) * 2000-01-27 2005-09-06 Pmc-Sierra, Inc. Wideband analog quadrature modulator/demodulator with pre-compensation/post-compensation correction
US6356218B1 (en) * 2000-05-11 2002-03-12 Maxtor Corporation Correction of DC offset in data bus structures at the receiver
US6668164B2 (en) * 2000-06-01 2003-12-23 Motorola, Inc. Method and apparatus for reducing intermodulation distortion in a low current drain automatic gain control system
US6868128B1 (en) * 2000-07-05 2005-03-15 Rfmd Wpan, Inc. Method and apparatus for calibrating DC-offsets in a direct conversion receiver
GR1003688B (en) 2000-07-14 2001-10-05 Ιντρακομ Α.Ε. Ελληνικη Βιομηχανια Τηλεπικοινωνιων Και Συστηματ... Dc offset correction circuit and agg in zero-if-wireless receivers
US6606359B1 (en) * 2000-07-26 2003-08-12 Motorola, Inc Area-optimum rapid acquisition cellular multi-protocol digital DC offset correction scheme
GB0020527D0 (en) 2000-08-22 2000-10-11 Mitel Semiconductor Ltd Digital tuner
US6735422B1 (en) 2000-10-02 2004-05-11 Baldwin Keith R Calibrated DC compensation system for a wireless communication device configured in a zero intermediate frequency architecture
US7035615B2 (en) * 2001-02-20 2006-04-25 Integrant Technologies Inc. Mixer circuit having improved even order noise, DC offset, and linearity characteristic
US6560447B2 (en) * 2001-03-05 2003-05-06 Motorola, Inc. DC offset correction scheme for wireless receivers
US7522900B2 (en) * 2001-03-20 2009-04-21 Broadcom Corporation DC offset correction for use in a radio architecture
US6766158B1 (en) * 2001-03-30 2004-07-20 Skyworks Solutions, Inc. Harmonic cancellation mixer
US20040125240A1 (en) * 2001-05-11 2004-07-01 Stikvoort Edward Ferdinand Integrated tuner circuit
US20030003891A1 (en) * 2001-07-02 2003-01-02 Nokia Corporation Method to improve I/Q-amplitude balance and receiver quadrature channel performance
US7020186B2 (en) * 2001-07-13 2006-03-28 Thomson Licensing Multi-mode bi-directional communications device including a diplexer having switchable low pass filters
EP1294151A1 (en) 2001-09-12 2003-03-19 STMicroelectronics N.V. DC offset correction for a direct-conversion receiver
EP1300956A1 (en) 2001-10-02 2003-04-09 Matsushita Electric Industrial Co., Ltd. Receiving apparatus
US7013120B2 (en) * 2002-01-08 2006-03-14 Intel Corporation Walking weaver image reject mixer for radio
US7038733B2 (en) * 2002-01-30 2006-05-02 Ericsson Inc. Television receivers and methods for processing signal sample streams synchronously with line/frame patterns
US7130359B2 (en) * 2002-03-12 2006-10-31 Motorola Inc. Self calibrating receive path correction system in a receiver
JP4146145B2 (en) * 2002-03-19 2008-09-03 三星電子株式会社 Software defined radio and software radio signal processing method
JP2003298441A (en) * 2002-04-01 2003-10-17 Hitachi Ltd Low power consumption receiver
US7158586B2 (en) * 2002-05-03 2007-01-02 Atheros Communications, Inc. Systems and methods to provide wideband magnitude and phase imbalance calibration and compensation in quadrature receivers
US7194044B2 (en) * 2002-05-22 2007-03-20 Alexander Neil Birkett Up/down conversion circuitry for radio transceiver
US7130604B1 (en) * 2002-06-06 2006-10-31 National Semiconductor Corporation Harmonic rejection mixer and method of operation
US20050232382A1 (en) * 2002-07-04 2005-10-20 Koninklijke Philips Electroics Tuning arrangement
JP4335135B2 (en) * 2002-08-08 2009-09-30 エヌエックスピー ビー ヴィ Improved mixer having multiple local oscillators and system based thereon
GB2392566A (en) 2002-08-24 2004-03-03 Zarlink Semiconductor Ltd A tuner in which one band is up-converted and this or a second band is selected for direct conversion to baseband
US20040038649A1 (en) * 2002-08-26 2004-02-26 Qiang Lin Zero intermediate frequency to low intermediate frequency receiver architecture
US7715836B2 (en) * 2002-09-03 2010-05-11 Broadcom Corporation Direct-conversion transceiver enabling digital calibration
US20040087296A1 (en) * 2002-10-25 2004-05-06 Gct Semiconductor, Inc. Radio receiver and method for AM suppression and DC-offset removal
KR100475124B1 (en) * 2003-01-15 2005-03-10 삼성전자주식회사 Direct conversion receiver for calibrating phase and gain mismatch
DE10302647A1 (en) * 2003-01-23 2004-08-19 Fraunhofer-Gesellschaft zur Förderung der angewandten Forschung e.V. Device and method for down-mixing an input signal into an output signal
US7146146B2 (en) * 2003-01-31 2006-12-05 Ditrans Ip, Inc. Systems and methods for coherent adaptive calibration in a receiver
US7187916B2 (en) * 2003-02-07 2007-03-06 Broadcom Corporation Method and system for measuring receiver mixer IQ mismatch
US7447493B2 (en) * 2003-02-28 2008-11-04 Silicon Laboratories, Inc. Tuner suitable for integration and method for tuning a radio frequency signal
US7548742B2 (en) * 2003-02-28 2009-06-16 Silicon Laboratories, Inc. Tuner for radio frequency receivers and associated method
US7358885B2 (en) 2003-02-28 2008-04-15 Silicon Laboratories, Inc. Mixing DAC architectures for a radio frequency receiver
US7167694B2 (en) * 2003-04-14 2007-01-23 Silicon Laboratories Inc. Integrated multi-tuner satellite receiver architecture and associated method
US7190943B2 (en) * 2003-09-16 2007-03-13 Microtune (Texas), L.P. System and method for frequency translation with harmonic suppression using mixer stages
US7164899B2 (en) * 2003-09-16 2007-01-16 Microtune (Texas), L.P. System and method for frequency translation with harmonic suppression using mixer stages
US7142835B2 (en) * 2003-09-29 2006-11-28 Silicon Laboratories, Inc. Apparatus and method for digital image correction in a receiver
US7362826B2 (en) * 2003-09-29 2008-04-22 Silicon Laboratories, Inc. Receiver including an oscillation circuit for generating an image rejection calibration tone
US7194243B2 (en) * 2004-04-02 2007-03-20 Maryland Semiconductor Inc. DC offset and 1/f noise compensation of a direct conversion receiver
EP1738471B1 (en) * 2004-04-13 2010-05-26 Maxlinear, Inc. Method and apparatus for dc offset removal
US7421259B2 (en) * 2004-04-16 2008-09-02 Broadcom Corporation RF mixer with high local oscillator linearity using multiple local oscillator phases
US7181205B1 (en) * 2004-05-11 2007-02-20 Rf Micro Devices, Inc. I/Q calibration
US7342614B2 (en) * 2004-05-20 2008-03-11 Analog Devices, Inc. Methods and apparatus for tuning signals
US7236763B2 (en) * 2004-06-04 2007-06-26 Motorola, Inc. Method and apparatus providing improved mixer performance for radio receivers
US20070218850A1 (en) * 2004-10-08 2007-09-20 Jianping Pan Integrated Tuner for Terrestrial and Cable Television
WO2006044373A1 (en) 2004-10-12 2006-04-27 Maxlinear, Inc. A hybrid receiver architecture using upconversion followed by direct downconversion
CA2583654C (en) 2004-10-12 2015-02-17 Maxlinear, Inc. A receiver architecture with digitally generated intermediate frequency
US7327198B2 (en) * 2004-10-29 2008-02-05 Broadcom Corporation Method and system for a polyphase clock for a second intermediate frequency (IF) mixer to improve signal quality
WO2006063358A1 (en) 2004-12-10 2006-06-15 Maxlinear Inc. Harmonic reject receiver architecture and mixer
US7369820B2 (en) * 2005-04-01 2008-05-06 Freescale Semiconductor, Inc. System and method for DC offset correction in transmit baseband
US20080132189A1 (en) 2006-11-30 2008-06-05 Silicon Laboratories, Inc. Mixing dac and polyphase filter architectures for a radio frequency receiver
US7643600B2 (en) 2006-11-30 2010-01-05 Silicon Laboratories, Inc. Techniques for performing gain and phase correction in a complex radio frequency receiver
US7773968B2 (en) 2006-11-30 2010-08-10 Silicon Laboratories, Inc. Interface/synchronization circuits for radio frequency receivers with mixing DAC architectures
US20080180579A1 (en) 2007-01-31 2008-07-31 Silicon Laboratories, Inc. Techniques for Improving Harmonic and Image Rejection Performance of an RF Receiver Mixing DAC
US7599676B2 (en) 2007-01-31 2009-10-06 Silicon Laboratories, Inc. Power consumption reduction techniques for an RF receiver implementing a mixing DAC architecture
US20080181337A1 (en) 2007-01-31 2008-07-31 Silicon Laboratories, Inc. Spur and Distortion Management Techniques for an RF Receiver
US20080181340A1 (en) 2007-01-31 2008-07-31 Silicon Laboratories, Inc. Spur Rejection Techniques for an RF Receiver
CN101842975A (en) * 2007-10-29 2010-09-22 Nxp股份有限公司 Passive harmonic-rejection mixer
US20090286490A1 (en) * 2008-05-19 2009-11-19 Yuan-Hung Chung Oscillator circuit, transceiver, and method for generating oscillatory signal
US8121241B2 (en) * 2008-09-29 2012-02-21 Motorola Solutions, Inc. Method and apparatus for processing radio frequency signals
US8155615B2 (en) * 2008-11-04 2012-04-10 Motorola Solutions, Inc. Generation of a composite mitigation signal with a desired spectral energy distrubution
WO2010089700A1 (en) * 2009-02-04 2010-08-12 Nxp B.V. Polyphase harmonic rejection mixer
US8237485B2 (en) * 2010-07-08 2012-08-07 Quintic Holdings System and method for multiple-phase clock generation

Patent Citations (6)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20040142673A1 (en) * 2002-11-26 2004-07-22 Sanae Asayama Mixer circuit and high frequency signal receiver using the same
US20040214547A1 (en) * 2003-04-28 2004-10-28 Samsung Electronics Co., Ltd. Circuit and method for receiving and mixing radio frequencies in a direct conversion receiver
US20050023943A1 (en) * 2003-07-29 2005-02-03 Chen-Lu Fan Computer enclosure with latch device
US20050239430A1 (en) * 2004-03-12 2005-10-27 Rf Magic, Inc. Harmonic suppression mixer and tuner
US7369837B2 (en) * 2004-08-17 2008-05-06 Samsung Electronics, Co., Ltd. Frequency-mixing method and frequency-mixing device using the same
US20100110307A1 (en) * 2008-10-31 2010-05-06 Synopsys, Inc. Programmable if output receiver, and applications thereof

Cited By (3)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
WO2021133397A1 (en) * 2019-12-27 2021-07-01 Intel Corporation Methods and devices for selecting a desired sub-harmonic of a high-frequency clock
US11804804B2 (en) 2020-09-14 2023-10-31 Analog Devices, Inc. Programmable harmonic rejection mixer (HRM)/subharmonic mixer (SHM) topology
WO2024064480A1 (en) * 2022-09-22 2024-03-28 Qualcomm Incorporated Symmetrical resistive harmonic rejection mixer (hrm)

Also Published As

Publication number Publication date
ATE457099T1 (en) 2010-02-15
EP1820277B1 (en) 2010-02-03
US8374568B2 (en) 2013-02-12
US20160099737A1 (en) 2016-04-07
CA2590456C (en) 2014-10-07
ATE543262T1 (en) 2012-02-15
US20100003943A1 (en) 2010-01-07
US20150318825A1 (en) 2015-11-05
US8909187B2 (en) 2014-12-09
CA2590456A1 (en) 2006-06-15
JP2012034406A (en) 2012-02-16
US20160020799A1 (en) 2016-01-21
US20060160518A1 (en) 2006-07-20
US8285240B2 (en) 2012-10-09
EP2173038B1 (en) 2012-01-25
US8374569B2 (en) 2013-02-12
US20120302193A1 (en) 2012-11-29
DE602005019252D1 (en) 2010-03-25
WO2006063358A1 (en) 2006-06-15
JP2008523734A (en) 2008-07-03
US20160182160A1 (en) 2016-06-23
EP1820277A1 (en) 2007-08-22
US20120300887A1 (en) 2012-11-29
US20130122847A1 (en) 2013-05-16
US20120302192A1 (en) 2012-11-29
EP2173038A1 (en) 2010-04-07
JP5902430B2 (en) 2016-04-13
US8374570B2 (en) 2013-02-12

Similar Documents

Publication Publication Date Title
US8285240B2 (en) Harmonic reject receiver architecture and mixer
US8306157B2 (en) Receiver architecture with digitally generated intermediate frequency
US8311156B2 (en) Hybrid receiver architecture using upconversion followed by direct downconversion
US20070218850A1 (en) Integrated Tuner for Terrestrial and Cable Television
CA2562487A1 (en) Dual conversion receiver with programmable intermediate frequency and channel selection
US20070132889A1 (en) Integrated digital television tuner
US6876844B1 (en) Cascading-synchronous mixer and method of operation
US7830456B1 (en) System and method for frequency multiplexing in double-conversion receivers

Legal Events

Date Code Title Description
AS Assignment

Owner name: JPMORGAN CHASE BANK, N.A., AS COLLATERAL AGENT, IL

Free format text: SECURITY AGREEMENT;ASSIGNORS:MAXLINEAR, INC.;ENTROPIC COMMUNICATIONS, LLC (F/K/A ENTROPIC COMMUNICATIONS, INC.);EXAR CORPORATION;REEL/FRAME:042453/0001

Effective date: 20170512

Owner name: JPMORGAN CHASE BANK, N.A., AS COLLATERAL AGENT, ILLINOIS

Free format text: SECURITY AGREEMENT;ASSIGNORS:MAXLINEAR, INC.;ENTROPIC COMMUNICATIONS, LLC (F/K/A ENTROPIC COMMUNICATIONS, INC.);EXAR CORPORATION;REEL/FRAME:042453/0001

Effective date: 20170512

STPP Information on status: patent application and granting procedure in general

Free format text: NON FINAL ACTION MAILED

STPP Information on status: patent application and granting procedure in general

Free format text: RESPONSE TO NON-FINAL OFFICE ACTION ENTERED AND FORWARDED TO EXAMINER

STCV Information on status: appeal procedure

Free format text: NOTICE OF APPEAL FILED

STCB Information on status: application discontinuation

Free format text: ABANDONED -- FAILURE TO RESPOND TO AN OFFICE ACTION

AS Assignment

Owner name: MUFG UNION BANK, N.A., CALIFORNIA

Free format text: SUCCESSION OF AGENCY (REEL 042453 / FRAME 0001);ASSIGNOR:JPMORGAN CHASE BANK, N.A.;REEL/FRAME:053115/0842

Effective date: 20200701

AS Assignment

Owner name: MAXLINEAR, INC., CALIFORNIA

Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:MUFG UNION BANK, N.A.;REEL/FRAME:056656/0204

Effective date: 20210623

Owner name: EXAR CORPORATION, CALIFORNIA

Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:MUFG UNION BANK, N.A.;REEL/FRAME:056656/0204

Effective date: 20210623

Owner name: MAXLINEAR COMMUNICATIONS LLC, CALIFORNIA

Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:MUFG UNION BANK, N.A.;REEL/FRAME:056656/0204

Effective date: 20210623