US20140242752A1 - Method of fabricating semiconductor package - Google Patents
Method of fabricating semiconductor package Download PDFInfo
- Publication number
- US20140242752A1 US20140242752A1 US13/837,179 US201313837179A US2014242752A1 US 20140242752 A1 US20140242752 A1 US 20140242752A1 US 201313837179 A US201313837179 A US 201313837179A US 2014242752 A1 US2014242752 A1 US 2014242752A1
- Authority
- US
- United States
- Prior art keywords
- wafer
- semiconductor chip
- tsvs
- passivation layer
- exposing
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Abandoned
Links
- 239000004065 semiconductor Substances 0.000 title claims abstract description 121
- 238000004519 manufacturing process Methods 0.000 title claims abstract description 23
- 238000002161 passivation Methods 0.000 claims abstract description 47
- XUIMIQQOPSSXEZ-UHFFFAOYSA-N Silicon Chemical compound [Si] XUIMIQQOPSSXEZ-UHFFFAOYSA-N 0.000 claims abstract description 9
- 229910052710 silicon Inorganic materials 0.000 claims abstract description 9
- 239000010703 silicon Substances 0.000 claims abstract description 9
- 235000012431 wafers Nutrition 0.000 claims description 108
- 238000000034 method Methods 0.000 claims description 41
- 230000001681 protective effect Effects 0.000 claims description 3
- 239000000463 material Substances 0.000 description 13
- ARXHIJMGSIYYRZ-UHFFFAOYSA-N 1,2,4-trichloro-3-(3,4-dichlorophenyl)benzene Chemical compound C1=C(Cl)C(Cl)=CC=C1C1=C(Cl)C=CC(Cl)=C1Cl ARXHIJMGSIYYRZ-UHFFFAOYSA-N 0.000 description 11
- 229910000679 solder Inorganic materials 0.000 description 7
- 238000010586 diagram Methods 0.000 description 6
- 229910052751 metal Inorganic materials 0.000 description 4
- 239000002184 metal Substances 0.000 description 4
- PXHVJJICTQNCMI-UHFFFAOYSA-N Nickel Chemical compound [Ni] PXHVJJICTQNCMI-UHFFFAOYSA-N 0.000 description 3
- KDLHZDBZIXYQEI-UHFFFAOYSA-N Palladium Chemical compound [Pd] KDLHZDBZIXYQEI-UHFFFAOYSA-N 0.000 description 3
- 238000005229 chemical vapour deposition Methods 0.000 description 3
- 238000005516 engineering process Methods 0.000 description 3
- BASFCYQUMIYNBI-UHFFFAOYSA-N platinum Chemical compound [Pt] BASFCYQUMIYNBI-UHFFFAOYSA-N 0.000 description 3
- 150000003071 polychlorinated biphenyls Chemical class 0.000 description 3
- 229910052581 Si3N4 Inorganic materials 0.000 description 2
- VYPSYNLAJGMNEJ-UHFFFAOYSA-N Silicium dioxide Chemical compound O=[Si]=O VYPSYNLAJGMNEJ-UHFFFAOYSA-N 0.000 description 2
- 238000000231 atomic layer deposition Methods 0.000 description 2
- 239000000919 ceramic Substances 0.000 description 2
- 239000010949 copper Substances 0.000 description 2
- 239000011521 glass Substances 0.000 description 2
- 239000010931 gold Substances 0.000 description 2
- 239000011810 insulating material Substances 0.000 description 2
- 239000011572 manganese Substances 0.000 description 2
- 150000004767 nitrides Chemical class 0.000 description 2
- 238000000623 plasma-assisted chemical vapour deposition Methods 0.000 description 2
- 238000005498 polishing Methods 0.000 description 2
- 230000003252 repetitive effect Effects 0.000 description 2
- 239000010948 rhodium Substances 0.000 description 2
- HQVNEWCFYHHQES-UHFFFAOYSA-N silicon nitride Chemical compound N12[Si]34N5[Si]62N3[Si]51N64 HQVNEWCFYHHQES-UHFFFAOYSA-N 0.000 description 2
- 229910052814 silicon oxide Inorganic materials 0.000 description 2
- 239000010936 titanium Substances 0.000 description 2
- JBRZTFJDHDCESZ-UHFFFAOYSA-N AsGa Chemical compound [As]#[Ga] JBRZTFJDHDCESZ-UHFFFAOYSA-N 0.000 description 1
- RYGMFSIKBFXOCR-UHFFFAOYSA-N Copper Chemical compound [Cu] RYGMFSIKBFXOCR-UHFFFAOYSA-N 0.000 description 1
- 101000934888 Homo sapiens Succinate dehydrogenase cytochrome b560 subunit, mitochondrial Proteins 0.000 description 1
- PWHULOQIROXLJO-UHFFFAOYSA-N Manganese Chemical compound [Mn] PWHULOQIROXLJO-UHFFFAOYSA-N 0.000 description 1
- ZOKXTWBITQBERF-UHFFFAOYSA-N Molybdenum Chemical compound [Mo] ZOKXTWBITQBERF-UHFFFAOYSA-N 0.000 description 1
- KJTLSVCANCCWHF-UHFFFAOYSA-N Ruthenium Chemical compound [Ru] KJTLSVCANCCWHF-UHFFFAOYSA-N 0.000 description 1
- 229910000577 Silicon-germanium Inorganic materials 0.000 description 1
- 102100025393 Succinate dehydrogenase cytochrome b560 subunit, mitochondrial Human genes 0.000 description 1
- RTAQQCXQSZGOHL-UHFFFAOYSA-N Titanium Chemical compound [Ti] RTAQQCXQSZGOHL-UHFFFAOYSA-N 0.000 description 1
- LEVVHYCKPQWKOP-UHFFFAOYSA-N [Si].[Ge] Chemical compound [Si].[Ge] LEVVHYCKPQWKOP-UHFFFAOYSA-N 0.000 description 1
- 229910052782 aluminium Inorganic materials 0.000 description 1
- XAGFODPZIPBFFR-UHFFFAOYSA-N aluminium Chemical compound [Al] XAGFODPZIPBFFR-UHFFFAOYSA-N 0.000 description 1
- 229910052790 beryllium Inorganic materials 0.000 description 1
- ATBAMAFKBVZNFJ-UHFFFAOYSA-N beryllium atom Chemical compound [Be] ATBAMAFKBVZNFJ-UHFFFAOYSA-N 0.000 description 1
- 230000015572 biosynthetic process Effects 0.000 description 1
- 229910052797 bismuth Inorganic materials 0.000 description 1
- JCXGWMGPZLAOME-UHFFFAOYSA-N bismuth atom Chemical compound [Bi] JCXGWMGPZLAOME-UHFFFAOYSA-N 0.000 description 1
- 229910017052 cobalt Inorganic materials 0.000 description 1
- 239000010941 cobalt Substances 0.000 description 1
- GUTLYIVDDKVIGB-UHFFFAOYSA-N cobalt atom Chemical compound [Co] GUTLYIVDDKVIGB-UHFFFAOYSA-N 0.000 description 1
- 239000004020 conductor Substances 0.000 description 1
- 229910052802 copper Inorganic materials 0.000 description 1
- 238000013500 data storage Methods 0.000 description 1
- 238000009826 distribution Methods 0.000 description 1
- 229910052732 germanium Inorganic materials 0.000 description 1
- GNPVGFCGXDBREM-UHFFFAOYSA-N germanium atom Chemical compound [Ge] GNPVGFCGXDBREM-UHFFFAOYSA-N 0.000 description 1
- 239000003292 glue Substances 0.000 description 1
- PCHJSUWPFVWCPO-UHFFFAOYSA-N gold Chemical compound [Au] PCHJSUWPFVWCPO-UHFFFAOYSA-N 0.000 description 1
- 229910052737 gold Inorganic materials 0.000 description 1
- 229910052735 hafnium Inorganic materials 0.000 description 1
- VBJZVLUMGGDVMO-UHFFFAOYSA-N hafnium atom Chemical compound [Hf] VBJZVLUMGGDVMO-UHFFFAOYSA-N 0.000 description 1
- 229910052738 indium Inorganic materials 0.000 description 1
- APFVFJFRJDLVQX-UHFFFAOYSA-N indium atom Chemical compound [In] APFVFJFRJDLVQX-UHFFFAOYSA-N 0.000 description 1
- 238000009413 insulation Methods 0.000 description 1
- 229910052748 manganese Inorganic materials 0.000 description 1
- 229910052750 molybdenum Inorganic materials 0.000 description 1
- 239000011733 molybdenum Substances 0.000 description 1
- 229910052759 nickel Inorganic materials 0.000 description 1
- 229910052763 palladium Inorganic materials 0.000 description 1
- 238000005268 plasma chemical vapour deposition Methods 0.000 description 1
- 239000004033 plastic Substances 0.000 description 1
- 229910052697 platinum Inorganic materials 0.000 description 1
- 229910052702 rhenium Inorganic materials 0.000 description 1
- WUAPFZMCVAUBPE-UHFFFAOYSA-N rhenium atom Chemical compound [Re] WUAPFZMCVAUBPE-UHFFFAOYSA-N 0.000 description 1
- 229910052703 rhodium Inorganic materials 0.000 description 1
- MHOVAHRLVXNVSD-UHFFFAOYSA-N rhodium atom Chemical compound [Rh] MHOVAHRLVXNVSD-UHFFFAOYSA-N 0.000 description 1
- 229910052707 ruthenium Inorganic materials 0.000 description 1
- VSZWPYCFIRKVQL-UHFFFAOYSA-N selanylidenegallium;selenium Chemical compound [Se].[Se]=[Ga].[Se]=[Ga] VSZWPYCFIRKVQL-UHFFFAOYSA-N 0.000 description 1
- 238000000926 separation method Methods 0.000 description 1
- 238000004544 sputter deposition Methods 0.000 description 1
- 230000003068 static effect Effects 0.000 description 1
- 238000003860 storage Methods 0.000 description 1
- 239000000126 substance Substances 0.000 description 1
- 239000000758 substrate Substances 0.000 description 1
- 229910052715 tantalum Inorganic materials 0.000 description 1
- GUVRBAGPIYLISA-UHFFFAOYSA-N tantalum atom Chemical compound [Ta] GUVRBAGPIYLISA-UHFFFAOYSA-N 0.000 description 1
- JBQYATWDVHIOAR-UHFFFAOYSA-N tellanylidenegermanium Chemical compound [Te]=[Ge] JBQYATWDVHIOAR-UHFFFAOYSA-N 0.000 description 1
- 229910052714 tellurium Inorganic materials 0.000 description 1
- PORWMNRCUJJQNO-UHFFFAOYSA-N tellurium atom Chemical compound [Te] PORWMNRCUJJQNO-UHFFFAOYSA-N 0.000 description 1
- 229910052719 titanium Inorganic materials 0.000 description 1
- WFKWXMTUELFFGS-UHFFFAOYSA-N tungsten Chemical compound [W] WFKWXMTUELFFGS-UHFFFAOYSA-N 0.000 description 1
- 229910052721 tungsten Inorganic materials 0.000 description 1
- 239000010937 tungsten Substances 0.000 description 1
Images
Classifications
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L24/00—Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
- H01L24/93—Batch processes
- H01L24/95—Batch processes at chip-level, i.e. with connecting carried out on a plurality of singulated devices, i.e. on diced chips
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/48—Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/04—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
- H01L21/48—Manufacture or treatment of parts, e.g. containers, prior to assembly of the devices, using processes not provided for in a single one of the subgroups H01L21/06 - H01L21/326
- H01L21/4814—Conductive parts
- H01L21/4846—Leads on or in insulating or insulated substrates, e.g. metallisation
- H01L21/486—Via connections through the substrate with or without pins
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/04—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
- H01L21/50—Assembly of semiconductor devices using processes or apparatus not provided for in a single one of the subgroups H01L21/06 - H01L21/326, e.g. sealing of a cap to a base of a container
- H01L21/56—Encapsulations, e.g. encapsulation layers, coatings
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/70—Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
- H01L21/71—Manufacture of specific parts of devices defined in group H01L21/70
- H01L21/768—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics
- H01L21/76897—Formation of self-aligned vias or contact plugs, i.e. involving a lithographically uncritical step
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/70—Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
- H01L21/71—Manufacture of specific parts of devices defined in group H01L21/70
- H01L21/768—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics
- H01L21/76898—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics formed through a semiconductor substrate
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/70—Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
- H01L21/77—Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate
- H01L21/78—Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate with subsequent division of the substrate into plural individual devices
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/28—Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection
- H01L23/31—Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection characterised by the arrangement or shape
- H01L23/3107—Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection characterised by the arrangement or shape the device being completely enclosed
- H01L23/3121—Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection characterised by the arrangement or shape the device being completely enclosed a substrate forming part of the encapsulation
- H01L23/3128—Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection characterised by the arrangement or shape the device being completely enclosed a substrate forming part of the encapsulation the substrate having spherical bumps for external connection
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/28—Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection
- H01L23/31—Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection characterised by the arrangement or shape
- H01L23/3107—Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection characterised by the arrangement or shape the device being completely enclosed
- H01L23/3135—Double encapsulation or coating and encapsulation
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/48—Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor
- H01L23/488—Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor consisting of soldered or bonded constructions
- H01L23/498—Leads, i.e. metallisations or lead-frames on insulating substrates, e.g. chip carriers
- H01L23/49827—Via connections through the substrates, e.g. pins going through the substrate, coaxial cables
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L24/00—Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
- H01L24/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L24/10—Bump connectors ; Manufacturing methods related thereto
- H01L24/11—Manufacturing methods
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L24/00—Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
- H01L24/80—Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected
- H01L24/81—Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected using a bump connector
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L24/00—Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
- H01L24/93—Batch processes
- H01L24/94—Batch processes at wafer-level, i.e. with connecting carried out on a wafer comprising a plurality of undiced individual devices
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L24/00—Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
- H01L24/93—Batch processes
- H01L24/95—Batch processes at chip-level, i.e. with connecting carried out on a plurality of singulated devices, i.e. on diced chips
- H01L24/97—Batch processes at chip-level, i.e. with connecting carried out on a plurality of singulated devices, i.e. on diced chips the devices being connected to a common substrate, e.g. interposer, said common substrate being separable into individual assemblies after connecting
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L25/00—Assemblies consisting of a plurality of individual semiconductor or other solid state devices ; Multistep manufacturing processes thereof
- H01L25/50—Multistep manufacturing processes of assemblies consisting of devices, each device being of a type provided for in group H01L27/00 or H01L29/00
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/10—Bump connectors; Manufacturing methods related thereto
- H01L2224/11—Manufacturing methods
- H01L2224/118—Post-treatment of the bump connector
- H01L2224/1182—Applying permanent coating, e.g. in-situ coating
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/10—Bump connectors; Manufacturing methods related thereto
- H01L2224/12—Structure, shape, material or disposition of the bump connectors prior to the connecting process
- H01L2224/13—Structure, shape, material or disposition of the bump connectors prior to the connecting process of an individual bump connector
- H01L2224/13001—Core members of the bump connector
- H01L2224/1302—Disposition
- H01L2224/13024—Disposition the bump connector being disposed on a redistribution layer on the semiconductor or solid-state body
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/10—Bump connectors; Manufacturing methods related thereto
- H01L2224/15—Structure, shape, material or disposition of the bump connectors after the connecting process
- H01L2224/16—Structure, shape, material or disposition of the bump connectors after the connecting process of an individual bump connector
- H01L2224/161—Disposition
- H01L2224/16135—Disposition the bump connector connecting between different semiconductor or solid-state bodies, i.e. chip-to-chip
- H01L2224/16145—Disposition the bump connector connecting between different semiconductor or solid-state bodies, i.e. chip-to-chip the bodies being stacked
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/10—Bump connectors; Manufacturing methods related thereto
- H01L2224/15—Structure, shape, material or disposition of the bump connectors after the connecting process
- H01L2224/16—Structure, shape, material or disposition of the bump connectors after the connecting process of an individual bump connector
- H01L2224/161—Disposition
- H01L2224/16151—Disposition the bump connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive
- H01L2224/16221—Disposition the bump connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked
- H01L2224/16225—Disposition the bump connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being non-metallic, e.g. insulating substrate with or without metallisation
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/10—Bump connectors; Manufacturing methods related thereto
- H01L2224/15—Structure, shape, material or disposition of the bump connectors after the connecting process
- H01L2224/16—Structure, shape, material or disposition of the bump connectors after the connecting process of an individual bump connector
- H01L2224/161—Disposition
- H01L2224/16151—Disposition the bump connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive
- H01L2224/16221—Disposition the bump connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked
- H01L2224/16225—Disposition the bump connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being non-metallic, e.g. insulating substrate with or without metallisation
- H01L2224/16227—Disposition the bump connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being non-metallic, e.g. insulating substrate with or without metallisation the bump connector connecting to a bond pad of the item
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/10—Bump connectors; Manufacturing methods related thereto
- H01L2224/15—Structure, shape, material or disposition of the bump connectors after the connecting process
- H01L2224/16—Structure, shape, material or disposition of the bump connectors after the connecting process of an individual bump connector
- H01L2224/161—Disposition
- H01L2224/16151—Disposition the bump connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive
- H01L2224/16221—Disposition the bump connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked
- H01L2224/16225—Disposition the bump connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being non-metallic, e.g. insulating substrate with or without metallisation
- H01L2224/16235—Disposition the bump connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being non-metallic, e.g. insulating substrate with or without metallisation the bump connector connecting to a via metallisation of the item
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/26—Layer connectors, e.g. plate connectors, solder or adhesive layers; Manufacturing methods related thereto
- H01L2224/31—Structure, shape, material or disposition of the layer connectors after the connecting process
- H01L2224/32—Structure, shape, material or disposition of the layer connectors after the connecting process of an individual layer connector
- H01L2224/321—Disposition
- H01L2224/32135—Disposition the layer connector connecting between different semiconductor or solid-state bodies, i.e. chip-to-chip
- H01L2224/32145—Disposition the layer connector connecting between different semiconductor or solid-state bodies, i.e. chip-to-chip the bodies being stacked
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/26—Layer connectors, e.g. plate connectors, solder or adhesive layers; Manufacturing methods related thereto
- H01L2224/31—Structure, shape, material or disposition of the layer connectors after the connecting process
- H01L2224/32—Structure, shape, material or disposition of the layer connectors after the connecting process of an individual layer connector
- H01L2224/321—Disposition
- H01L2224/32151—Disposition the layer connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive
- H01L2224/32221—Disposition the layer connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked
- H01L2224/32225—Disposition the layer connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being non-metallic, e.g. insulating substrate with or without metallisation
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/73—Means for bonding being of different types provided for in two or more of groups H01L2224/10, H01L2224/18, H01L2224/26, H01L2224/34, H01L2224/42, H01L2224/50, H01L2224/63, H01L2224/71
- H01L2224/732—Location after the connecting process
- H01L2224/73201—Location after the connecting process on the same surface
- H01L2224/73203—Bump and layer connectors
- H01L2224/73204—Bump and layer connectors the bump connector being embedded into the layer connector
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/93—Batch processes
- H01L2224/94—Batch processes at wafer-level, i.e. with connecting carried out on a wafer comprising a plurality of undiced individual devices
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/93—Batch processes
- H01L2224/95—Batch processes at chip-level, i.e. with connecting carried out on a plurality of singulated devices, i.e. on diced chips
- H01L2224/97—Batch processes at chip-level, i.e. with connecting carried out on a plurality of singulated devices, i.e. on diced chips the devices being connected to a common substrate, e.g. interposer, said common substrate being separable into individual assemblies after connecting
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/10—Details of semiconductor or other solid state devices to be connected
- H01L2924/11—Device type
- H01L2924/12—Passive devices, e.g. 2 terminal devices
- H01L2924/1204—Optical Diode
- H01L2924/12042—LASER
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/15—Details of package parts other than the semiconductor or other solid state devices to be connected
- H01L2924/151—Die mounting substrate
- H01L2924/153—Connection portion
- H01L2924/1531—Connection portion the connection portion being formed only on the surface of the substrate opposite to the die mounting surface
- H01L2924/15311—Connection portion the connection portion being formed only on the surface of the substrate opposite to the die mounting surface being a ball array, e.g. BGA
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/15—Details of package parts other than the semiconductor or other solid state devices to be connected
- H01L2924/181—Encapsulation
- H01L2924/1815—Shape
- H01L2924/1816—Exposing the passive side of the semiconductor or solid-state body
- H01L2924/18161—Exposing the passive side of the semiconductor or solid-state body of a flip chip
Definitions
- the present inventive concept relates to a method of fabricating a semiconductor package.
- Exemplary embodiments of the present inventive concept provide a method of fabricating a semiconductor package, the method comprising: providing a wafer which comprises an upper area having through silicon vias (TSVs) and a lower area not having the TSVs; mounting a semiconductor chip on the upper area of the wafer; forming a passivation layer to a predetermined thickness to cover the semiconductor chip; exposing the TSVs by removing the lower area of the wafer in a state where no support is attached to the wafer; and exposing a top surface of the semiconductor chip by partially removing the passivation layer.
- TSVs through silicon vias
- Exemplary embodiments of the present inventive concept also provide a method of fabricating a semiconductor package, the method comprising: providing a wafer which comprises an upper area having TSVs and a lower area not having the TSVs; mounting a semiconductor chip on the upper area of the wafer; forming a passivation layer to a predetermined thickness to cover the semiconductor chip; exposing the TSVs by removing the lower area of the wafer in a state where no support is attached to the wafer; forming bottom pads and bump balls, which are electrically connected to the exposed TSVs, on a bottom surface of the wafer; and exposing a top surface of the semiconductor chip by partially removing the passivation layer.
- Exemplary embodiments of the present inventive concept also provide a method of fabricating a semiconductor package, the method comprising: providing a wafer which comprises a first area having through silicon vias (TSVs) and a second area not having the TSVs; mounting a semiconductor chip on the first area of the wafer, the semiconductor chip being wider than the wafer to extend beyond sides thereof; forming a passivation layer to a predetermined thickness to cover the wafer and exposed portions of the semiconductor chip extending beyond the wafer; and exposing the TSVs by removing the second area of the wafer and corresponding portion of the passivation layer in a state where no support is attached to the wafer.
- TSVs through silicon vias
- the method may further include forming through vias in the remaining passivation layer to be electrically connected to power/ground pads of the semiconductor chip when the through vias in the first area are being exposed.
- the method may further include forming connection terminals to be electrically connected to the exposed TSVs on a bottom surface of the wafer; and forming connection terminals to be electrically connected to the exposed through vias of the passivation layer.
- the mounting of the semiconductor chip comprises mounting the semiconductor chip in the form of a flip-chip.
- the wafer may include: top pads which are electrically connected to the semiconductor chip; and a redistribution layer which electrically connects the TSVs and the top pads through redistribution lines included therein.
- FIG. 1 is a flowchart illustrating a method of fabricating a semiconductor package according to an embodiment of the present inventive concept
- FIGS. 2 through 13 are views illustrating operations of the method of fabricating a semiconductor package according to the embodiment of FIG. 1 ;
- FIGS. 14 through 17 are views illustrating operations of a method of fabricating a semiconductor package according to another embodiment of the present inventive concept
- FIGS. 18 and 19 are views illustrating operations of a method of fabricating a semiconductor package according to yet another embodiment of the present inventive concept
- FIG. 20 is a schematic diagram illustrating a memory card to which semiconductor packages according to embodiments of the present inventive concept are applied;
- FIG. 21 is a block diagram of an electronic system to which semiconductor packages according to embodiments of the present inventive concept are applied.
- FIG. 22 is a diagram illustrating an example of an application of the electronic system of FIG. 21 to a smartphone.
- spatially relative terms such as “beneath,” “below,” “lower,” “above,” “upper” and the like, may be used herein for ease of description to describe one element or feature's relationship to another element(s) or feature(s) as illustrated in the figures. It will be understood that the spatially relative terms are intended to encompass different orientations of the device in use or operation in addition to the orientation depicted in the figures. For example, if the device in the figures is turned over, elements described as “below” or “beneath” other elements or features would then be oriented “above” the other elements or features. Thus, the exemplary term “below” can encompass both an orientation of above and below. The device may be otherwise oriented (rotated 90 degrees or at other orientations) and the spatially relative descriptors used herein interpreted accordingly.
- first, second, etc. may be used herein to describe various elements, these elements should not be limited by these terms. These terms are only used to distinguish one element from another element. Thus, for example, a first element, a first component or a first section discussed below could be termed a second element, a second component or a second section without departing from the teachings of the present inventive concept.
- FIG. 1 is a flowchart illustrating a method of fabricating a semiconductor package according to an embodiment of the present inventive concept.
- FIGS. 2 through 13 are views illustrating operations of the method of fabricating a semiconductor package according to an embodiment of the present inventive concept.
- FIG. 3 is a cross-sectional view taken along line III-III′ of FIG. 2
- FIG. 5 is a cross-sectional view taken along line V-V′ of FIG. 4
- FIG. 12 is a cross-sectional view taken along line XII-XII′ of FIG. 11 .
- a wafer is provided (operation S 100 ). Specifically, referring to FIG. 2 , a wafer 10 including a plurality of unit wafers UW is provided. The unit wafers UW may be divided by a scribing line 12 and placed on the wafer 10 .
- the wafer 10 (or the unit wafers UVV) may include a lower area 30 , an upper area 40 disposed on the lower area 30 , and a redistribution layer 50 disposed on the upper area 40 .
- the upper area 40 of the wafer 10 may include a plurality of through silicon vias (TSVs) 42 , and the lower area 30 of the wafer 10 may not include the TSVs 42 .
- TSVs through silicon vias
- Each of the TSVs 42 may include an insulating layer, a seed layer, and a conductive layer formed sequentially.
- the insulating layer may electrically insulate the conductive layer.
- the insulating layer may include oxide, nitride or oxynitride.
- the insulating layer may include, e.g., silicon oxide, silicon nitride, or silicon oxynitride.
- the conductive layer may include a conductive material, such as a metal.
- Examples of the metal that forms the TSVs 42 may include, but is not limited to, aluminum (Al), gold (Au), beryllium (Be), bismuth (Bi), cobalt (Co), copper (Cu), hafnium (Hf), indium (In), manganese (Mn), molybdenum (Mo), nickel (Ni), lead (Pb), palladium (Pd), platinum (Pt), rhodium (Rh), rhenium (Re), ruthenium (Ru), tantalum (Ta), tellurium (Te), titanium (Ti), tungsten (VV), zinc (Zn), and zirconium (Zr).
- the insulating layer, the seed layer and the conductive layer that form each of the TSVs 42 may be formed by, but is not limited to, chemical vapor deposition (CVD), plasma enhanced CVD (PECVD), high-density plasma CVD (HDP-CVD), sputtering, metal organic CVD (MOCVD), or atomic layer deposition (ALD).
- CVD chemical vapor deposition
- PECVD plasma enhanced CVD
- HDP-CVD high-density plasma CVD
- MOCVD metal organic CVD
- ALD atomic layer deposition
- the lower area 30 and the upper area 40 of the wafer 10 may be formed of a semiconductor material or an insulating material. That is, in some embodiments of the present invention, the lower area 30 and the upper area 40 may include, e.g., silicon, germanium, silicon-germanium, gallium-arsenide (GaAs), glass, ceramic, etc.
- the lower area 30 and the upper area 40 may include, e.g., silicon, germanium, silicon-germanium, gallium-arsenide (GaAs), glass, ceramic, etc.
- the redistribution layer 50 may include a plurality of top pads 56 .
- the top pads 56 may be electrically connected to the TSVs 42 by redistribution lines included in the redistribution layer 50 .
- a first interval P1 between the top pads 56 may be different from a second interval P2 between the TSVs 42 .
- the first interval P1 may be smaller than the second interval P2 as shown in the drawing.
- the top pads 56 and the TSVs 42 arranged at different intervals may be independently and electrically connected to each other by the redistribution lines included in the redistribution layer 50 .
- the redistribution layer 50 may further include an insulating layer in order for insulation between the redistribution lines included therein.
- the insulating layer may include oxide, nitride or oxynitride, for example, silicon oxide, silicon nitride or silicon oxynitride.
- the redistribution lines may include, for example, a metal.
- the redistribution lines may be formed of, but is not limited to, the same material as the material that forms the TSVs 42 .
- a semiconductor chip is mounted on the wafer (operation S 110 ). Specifically, referring to FIGS. 4 and 5 , a semiconductor chip 130 is mounted on the upper area 40 of the wafer 10 . Here, the semiconductor chip 130 may be mounted on each of the unit wafers UW as shown in FIG. 4 .
- the semiconductor chip 130 may be mounted on the wafer 10 in the form of a flip-chip.
- the top pads 56 in the redistribution layer 50 may be electrically connected to the semiconductor chip 130 by, for example, balls formed under the semiconductor chip 130 .
- the semiconductor chip 130 may be, for example, a logic semiconductor chip or a memory semiconductor chip.
- the logic semiconductor chip may be a microprocessor, such as a central processing unit (CPU), a controller, or an application specific integrated circuit (ASIC).
- the memory semiconductor chip may be a volatile memory, such as a dynamic random access memory (DRAM) or a static random access memory (SRAM), or a nonvolatile memory such as a flash memory.
- the semiconductor chip 130 may be a semiconductor chip packaged by combining the above-described logic semiconductor chips or memory semiconductor chips. That is, the type of the semiconductor chip 130 according to the current embodiment is not limited to the above examples.
- An underfill material 132 may be formed between the semiconductor chip 130 and the wafer 10 .
- the underfill material 132 protects the balls formed under the semiconductor chip 130 and the top pads 56 of the redistribution layer 50 from the outside environment, thereby increasing reliability of electrical connection between the balls formed under the semiconductor chip 130 and the top pads 56 of the redistribution layer 50 .
- the semiconductor chip 130 may be smaller in size than each of the unit wafers UW. That is, a width W2 of the semiconductor chip 130 may be smaller than a width W1 of each of the unit wafers UW.
- a first passivation layer is formed to a predetermined thickness (operation S 120 ). Specifically, referring to FIG. 6 , a first passivation layer 150 is formed on the wafer 10 to a predetermined first thickness T1.
- the first thickness T may be a thickness large enough to entirely cover the semiconductor chip 130 and to enable, in a subsequent process, the lower area 30 of the wafer 10 to be removed in a state where no support is attached to the wafer 10 .
- the semiconductor chip 130 may be completely sealed with the first passivation layer 150 .
- the first passivation layer 150 may include a material different from the above-described underfill material 132 .
- the present inventive concept is not limited thereto.
- the first passivation layer 150 may include the same material as the above-described underfill material 132 .
- TSVs placed in an upper area of the wafer are exposed (operation S 130 ). Specifically, referring to FIG. 7 , the TSVs 42 placed in the upper area 40 of the wafer 10 are exposed by removing the lower area 30 of the wafer 10 .
- the lower area 30 of the wafer 10 is removed in a state where no support is attached to the wafer 10 .
- the lower area 30 of the wafer 10 can be removed in the state where no support is attached to the wafer 10 because the first passivation layer 150 was formed to the first thickness T1 (see FIG. 6 ) which is large enough to negate the need for a support.
- the lower area 30 of the wafer 10 may be removed by, but is not limited to, mechanical polishing, chemical mechanical polishing (CMP), or a separation method, such as smart cut, which separates the lower area 30 from the wafer 10 by forming a weak layer in the wafer 10 .
- CMP chemical mechanical polishing
- connection terminals including bottom pads and bumps are formed on a bottom surface of the wafer (operation S 140 ).
- bottom pads 123 electrically connected to the TSVs 42 are formed in regions of a bottom surface of the wafer 10 in which the TSVs 42 are exposed.
- bumps 128 are formed to be electrically connected to the bottom pads 123 .
- the bumps 128 may be solder balls and may be attached to the bottom pads 123 by a thermocompression bonding process and/or a reflow process.
- a top surface of the semiconductor chip is exposed by partially removing the first passivation layer (operation S 150 ). Specifically, referring to FIG. 9 , a portion of the first passivation layer 150 disposed on a top surface of the semiconductor chip 130 is removed, thereby exposing the top surface of the semiconductor chip 130 .
- the first passivation layer 150 may be partially removed by, e.g., CMP.
- the bottom pads 123 and the bumps 128 formed on the bottom surface of the wafer 10 may be protected with a protective tape. That is, the protective tape may be attached to the bottom pads 123 and the bumps 128 formed on the bottom surface of the wafer 10 in order to protect the bottom pads 123 and the bumps 128 .
- the first passivation layer 150 may be partially removed by, for example, CMP.
- the partial removal of the first passivation layer 150 may result in a reduction in the thickness of the first passivation layer 150 from the first thickness T1 (see FIG. 6 ) to a second thickness T2.
- the upper area 40 of the semiconductor chip 130 may be partially removed in the process of partially removing the first passivation layer 150 .
- the semiconductor chip 130 may be thinned.
- the topmost surface of the semiconductor chip 130 and the topmost surface of the first passivation layer 150 may be made to lie in the same plane by the removal of the first passivation layer 150 .
- the wafer may be sawed (operation S 160 ). Specifically, referring to FIG. 10 , the wafer 10 is sawed along the scribing line 12 , thereby separating the unit wafers UW from each other. Each of the unit wafers UW separated from each other may be one sub-package on which the semiconductor chip 130 is mounted.
- the sawing process may be performed using a cutter 60 as shown in the drawing, or by using a laser.
- a sub-package is mounted on a printed circuit board (PCB), and a second passivation layer is formed (operation S 170 ).
- a sub-package obtained by sawing the wafer 10 may be mounted on a PCB 110 such that the bumps 128 of the sub-package are electrically connected to top pads 112 of the PCB 110 .
- the top pads 112 may be electrically connected to bottom pads 114 by distribution lines included in the PCB 110 .
- a second passivation layer 170 may be formed on the PCB 110 to seal the sub-package.
- the second passivation layer 170 may be formed to cover the bottom, side, and top surfaces of the sub-package, as shown in the drawings.
- the second passivation layer 170 may include an insulating material. In some embodiments of the present inventive concept, the second passivation layer 170 may include a material different from the first passivation layer 150 . However, the present inventive concept is not limited thereto. In some other embodiments of the present inventive concept, the second passivation layer 170 may include the same material as the first passivation layer 150 .
- the PCB 110 may include a plurality of unit PCBs UP as shown in FIG. 11 , and one sub-package may be mounted on each of the unit PCBs UP.
- the PCB 110 may be formed by forming a printed circuit of a predetermined shape on a substrate made of glass, ceramic, plastic, etc.
- the present inventive concept is not limited to this example.
- solder balls are formed on the PCB (operation S 180 ). Specifically, referring to FIG. 13 , solder balls 116 electrically connected to the bottom pads 114 of the PCB 110 may be formed on a bottom surface of the PCB 110 .
- the solder balls 116 may be formed as a grid array such as a pin grid array, a ball grid array or a land grid array.
- the semiconductor chip 130 can be electrically connected to an external device by the top pads 56 included in the redistribution layer 50 , the redistribution lines included in the redistribution layer 50 , the TSVs 42 , the bottom pads 123 formed on the bottom surface of the wafer 10 , the bumps 128 , the top and bottom pads 112 and 114 of the PCB 110 , the solder balls 116 , etc.
- the PCB may be sawed (operation S 190 ).
- the semiconductor package 1 as shown in FIG. 13 may be fabricated.
- FIGS. 14 through 16 A method of fabricating a semiconductor package according to another embodiment of the present inventive concept will now be described with reference to FIGS. 14 through 16 .
- FIGS. 14 through 16 are views illustrating operations of a method of fabricating a semiconductor package according to another embodiment of the present inventive concept.
- the current embodiment will hereinafter be described, focusing mainly on differences with the pervious embodiment.
- a semiconductor chip 130 may be larger in size than a unit wafer UW. That is, a width W2 of the semiconductor chip 130 may be greater than a width W1 of the unit wafer UW.
- an underfill material 132 may be formed to a width greater than the width W1 of the unit wafer UW, as shown in the drawing.
- the underfill material 132 protects balls formed under the semiconductor chip 130 and top pads 56 of a redistribution layer 50 from the outside environment, thereby increasing reliability of electrical connection between the balls formed under the semiconductor chip 130 and the top pads 56 of the redistribution layer 50 .
- the orientation of the unit wafer UW is changed. Accordingly, relative positions of an upper area 40 and a lower area 30 in the previous embodiment are changed. That is, in the current embodiment, the lower area 30 may be placed on the upper area 40 .
- a first passivation layer 150 may be formed to entirely cover the unit wafer UW.
- a third thickness T3 of the first passivation layer 150 may be a thickness large enough to enable, in a subsequent process, the lower area 30 of the unit wafer UW to be removed in a state where no support is attached to the unit wafer UW.
- TSVs 42 placed in the upper area 40 of a wafer 10 are exposed by removing the lower area 30 of the wafer 10 .
- the lower area 30 of the wafer 10 is removed in a state where no support is attached to the wafer 10 .
- the lower area 30 of the wafer 10 can be removed in the state where no support is attached to the wafer 10 because the first passivation layer 150 was formed to the third thickness T3 (see FIG. 15 ) which is large enough to negate the need for a support.
- the fabrication process according to the previous embodiment may be performed to produce a semiconductor package 2 as shown in FIG. 17 .
- processes performed can be fully inferred from the previous embodiment by those of ordinary skill in the art to which the present inventive concept pertains, and thus a repetitive description thereof will be omitted.
- FIGS. 18 and 19 A method of fabricating a semiconductor package according to another embodiment of the present inventive concept will now be described with reference to FIGS. 18 and 19 .
- FIGS. 18 and 19 are views illustrating operations of a method of fabricating a semiconductor package according to another embodiment of the present inventive concept.
- the current embodiment will hereinafter be described, focusing mainly on differences with the previous embodiments.
- the current embodiment is different from the previous embodiments in that through vias 200 electrically connected to power/ground pads 136 of a semiconductor chip 130 are additionally formed in the current embodiment when TSVs 42 placed in an upper area 40 of a wafer 10 are exposed by removing a lower area 30 of the wafer 10 .
- the present inventive concept is not limited thereto. In some embodiments of the present inventive concept, the through vias 200 may be replaced by joint balls.
- the fabrication processes according to the previous embodiments may be performed to produce a semiconductor package 3 as shown in FIG. 19 .
- the through vias 200 may be electrically connected to the outside (for example, a power/ground terminal) of the semiconductor package 3 by being electrically connected to, e.g., solder balls 116 as shown in the drawing.
- Other processes necessary to fabricate the semiconductor package 3 according to the current embodiment can be fully inferred from the previous embodiments by those of ordinary skill in the art to which the present inventive concept pertains, and thus a repetitive description thereof will be omitted.
- FIG. 20 is a schematic diagram illustrating a memory card 800 to which semiconductor packages according to embodiments of the present inventive concept are applied.
- the memory card 800 may include a controller 820 and a memory 830 in a housing 810 .
- the controller 820 and the memory 830 may exchange electrical signals.
- the memory 830 and the controller 820 may exchange data according to a command of the controller 820 .
- the memory card 800 may store data in the memory 830 or output data from the memory 830 .
- the controller 820 or the memory 830 may include semiconductor packages according to embodiments of the present inventive concept.
- the controller 820 may include a system in package (SIP), and the memory 830 may include a multi-chip package (MCP).
- SIP system in package
- MCP multi-chip package
- the controller 820 and/or the memory 830 may be provided as a stack package (SP).
- the memory card 800 may be used as a data storage medium of various portable devices. Examples of the memory card 800 may include a multimedia card (MMC) and a secure digital (SD) card.
- MMC multimedia card
- SD secure digital
- FIG. 21 is a block diagram of an electronic system 900 to which semiconductor packages according to embodiments of the present inventive concept are applied.
- the electronic system 900 may employ the semiconductor packages according to the above-described embodiments of the present inventive concept.
- the electronic system 900 may include a memory system 912 , a processor 914 , a RAM 916 and a user interface 918 .
- the memory system 912 , the processor 914 , the RAM 916 and the user interface 917 may communicate data with each other via a bus 920 .
- the processor 914 may execute programs, and may control the electronic system 900 .
- the RAM 916 may be used as an operating memory for the processor 914 .
- the processor 914 and the RAM 916 may be packaged into a single semiconductor device or a semiconductor package using the methods of fabricating a semiconductor package according to the above-described embodiments of the present inventive concept.
- the user interface 918 may be used to input data to or output data from the electronic system 900 .
- the memory system 912 may include a controller to drive the memory system 912 , and may also include an error correction block.
- the error correction block may be configured to detect error from data present in the memory system 912 by means of error correction code (ECC) and to correct the detected error.
- ECC error correction code
- the memory system 912 may be integrated into a single semiconductor device.
- the memory system 912 may be integrated into a single semiconductor device so as to form a memory card.
- the memory system 912 may be integrated into a single semiconductor device so as to form a memory card such as a PC memory card international association (PCMCIA) card, a compact flash (CF) card, a smart media (SM) card such as SMC), a memory stick, a multimedia card (MMC) (such as RS-MMC or MMCmicro), a secure digital (SD) card (such as miniSD, microSC or SDHC), or a universal flash storage (UFS).
- PCMCIA PC memory card international association
- CF compact flash
- SM smart media
- MMC multimedia card
- SD secure digital
- miniSD miniSD, microSC or SDHC
- UFS universal flash storage
- the electronic system 900 of FIG. 21 may be applied to electronic control devices for various electronic devices.
- FIG. 22 is a diagram illustrating an example of the application of the electronic system 900 of FIG. 21 to a smartphone 1000 .
- the electronic system 900 of FIG. 21 may be, but is not limited to, an application processor (AP).
- AP application processor
- the electronic system 900 of FIG. 21 may be provided as a computer, an Ultra Mobile PC (UMPC), a work station, a net-book computer, a Personal Digital Assistant (PDA), a portable computer, a web tablet, a wireless phone, a mobile phone, a smart phone, an e-book, a portable multimedia player (PMP), a portable game console, a navigation device, a black box, a digital camera, a 3 -dimensional television set, a digital audio recorder, a digital audio player, a digital picture recorder, a digital picture player, a digital video recorder, a digital video player, a device capable of transmitting and receiving data in a wireless environment, one of a variety of electronic devices that constitute a home network, one of a variety of electronic devices that constitute a computer network, one of a variety of electronic devices that constitute a telematics network, a radio frequency identification (RFID) device, or one of a variety of electronic devices that constitute a computing system.
- RFID radio frequency identification
Landscapes
- Engineering & Computer Science (AREA)
- Microelectronics & Electronic Packaging (AREA)
- Computer Hardware Design (AREA)
- Power Engineering (AREA)
- Physics & Mathematics (AREA)
- Condensed Matter Physics & Semiconductors (AREA)
- General Physics & Mathematics (AREA)
- Manufacturing & Machinery (AREA)
- Ceramic Engineering (AREA)
- Internal Circuitry In Semiconductor Integrated Circuit Devices (AREA)
Abstract
A method of fabricating a semiconductor package includes providing a wafer which includes an upper area having through silicon vias (TSVs) and a lower area not having the TSVs; mounting a semiconductor chip on the upper area of the wafer; forming a passivation layer to a predetermined thickness to cover the semiconductor chip; exposing the TSVs by removing the lower area of the wafer in a state where no support is attached to the wafer; and exposing a top surface of the semiconductor chip by partially removing the passivation layer.
Description
- This application claims priority from Korean Patent Application No. 10-2013-0020632 filed on Feb. 26, 2013 in the Korean Intellectual Property Office, the disclosure of which is incorporated herein by reference in its entirety.
- 1. Field of the Invention
- The present inventive concept relates to a method of fabricating a semiconductor package.
- 2. Description of the Related Art
- One of the major challenges in the semiconductor industry is to fabricate small, multi-function, high-capacity and highly reliable products at low costs. One of the most important technologies that make it possible to achieve such a complex goal is semiconductor package technology. Of package technologies, a chip-stacked semiconductor package in which a plurality of chips are stacked is being suggested as a way to achieve the above complex goal.
- Features of the present inventive concept provide a method of fabricating a semiconductor package at reduced costs and improved process speed.
- Additional features and utilities of the present general inventive concept will be set forth in part in the description which follows and, in part, will be obvious from the description, or may be learned by practice of the general inventive concept.
- Exemplary embodiments of the present inventive concept provide a method of fabricating a semiconductor package, the method comprising: providing a wafer which comprises an upper area having through silicon vias (TSVs) and a lower area not having the TSVs; mounting a semiconductor chip on the upper area of the wafer; forming a passivation layer to a predetermined thickness to cover the semiconductor chip; exposing the TSVs by removing the lower area of the wafer in a state where no support is attached to the wafer; and exposing a top surface of the semiconductor chip by partially removing the passivation layer.
- Exemplary embodiments of the present inventive concept also provide a method of fabricating a semiconductor package, the method comprising: providing a wafer which comprises an upper area having TSVs and a lower area not having the TSVs; mounting a semiconductor chip on the upper area of the wafer; forming a passivation layer to a predetermined thickness to cover the semiconductor chip; exposing the TSVs by removing the lower area of the wafer in a state where no support is attached to the wafer; forming bottom pads and bump balls, which are electrically connected to the exposed TSVs, on a bottom surface of the wafer; and exposing a top surface of the semiconductor chip by partially removing the passivation layer.
- Exemplary embodiments of the present inventive concept also provide a method of fabricating a semiconductor package, the method comprising: providing a wafer which comprises a first area having through silicon vias (TSVs) and a second area not having the TSVs; mounting a semiconductor chip on the first area of the wafer, the semiconductor chip being wider than the wafer to extend beyond sides thereof; forming a passivation layer to a predetermined thickness to cover the wafer and exposed portions of the semiconductor chip extending beyond the wafer; and exposing the TSVs by removing the second area of the wafer and corresponding portion of the passivation layer in a state where no support is attached to the wafer.
- In an exemplary embodiment, the method may further include forming through vias in the remaining passivation layer to be electrically connected to power/ground pads of the semiconductor chip when the through vias in the first area are being exposed.
- In an exemplary embodiment, the method may further include forming connection terminals to be electrically connected to the exposed TSVs on a bottom surface of the wafer; and forming connection terminals to be electrically connected to the exposed through vias of the passivation layer.
- In an exemplary embodiment, the mounting of the semiconductor chip comprises mounting the semiconductor chip in the form of a flip-chip.
- In another exemplary embodiment, the wafer may include: top pads which are electrically connected to the semiconductor chip; and a redistribution layer which electrically connects the TSVs and the top pads through redistribution lines included therein.
- These and/or other features and utilities of the present general inventive concept will become apparent and more readily appreciated from the following description of the embodiments, taken in conjunction with the accompanying drawings of which:
-
FIG. 1 is a flowchart illustrating a method of fabricating a semiconductor package according to an embodiment of the present inventive concept; -
FIGS. 2 through 13 are views illustrating operations of the method of fabricating a semiconductor package according to the embodiment ofFIG. 1 ; -
FIGS. 14 through 17 are views illustrating operations of a method of fabricating a semiconductor package according to another embodiment of the present inventive concept; -
FIGS. 18 and 19 are views illustrating operations of a method of fabricating a semiconductor package according to yet another embodiment of the present inventive concept; -
FIG. 20 is a schematic diagram illustrating a memory card to which semiconductor packages according to embodiments of the present inventive concept are applied; -
FIG. 21 is a block diagram of an electronic system to which semiconductor packages according to embodiments of the present inventive concept are applied; and -
FIG. 22 is a diagram illustrating an example of an application of the electronic system ofFIG. 21 to a smartphone. - Features and utilities of the present inventive concept and methods of accomplishing the same may be understood more readily by reference to the following detailed description of preferred embodiments and the accompanying drawings. The present inventive concept may, however, be embodied in many different forms and should not be construed as being limited to the embodiments set forth herein. Rather, these embodiments are provided so that this disclosure will be thorough and complete and will fully convey the concept of the inventive concept to those skilled in the art, and the present inventive concept will only be defined by the appended claims. In the drawings, the thickness of layers and regions are exaggerated for clarity.
- It will be understood that when an element or layer is referred to as being “on” or “connected to” another element or layer, it can be directly on or connected to the other element or layer or intervening elements or layers may be present. In contrast, when an element is referred to as being “directly on” or “directly connected to” another element or layer, there are no intervening elements or layers present. Like numbers refer to like elements throughout. As used herein, the term “and/or” includes any and all combinations of one or more of the associated listed items.
- Spatially relative terms, such as “beneath,” “below,” “lower,” “above,” “upper” and the like, may be used herein for ease of description to describe one element or feature's relationship to another element(s) or feature(s) as illustrated in the figures. It will be understood that the spatially relative terms are intended to encompass different orientations of the device in use or operation in addition to the orientation depicted in the figures. For example, if the device in the figures is turned over, elements described as “below” or “beneath” other elements or features would then be oriented “above” the other elements or features. Thus, the exemplary term “below” can encompass both an orientation of above and below. The device may be otherwise oriented (rotated 90 degrees or at other orientations) and the spatially relative descriptors used herein interpreted accordingly.
- The use of the terms “a” and “an” and “the” and similar referents in the context of describing the invention (especially in the context of the following claims) are to be construed to cover both the singular and the plural, unless otherwise indicated herein or clearly contradicted by context. The terms “comprising,” “having,” “including,” and “containing” are to be construed as open-ended terms (i.e., meaning “including, but not limited to,”) unless otherwise noted.
- It will be understood that, although the terms first, second, etc. may be used herein to describe various elements, these elements should not be limited by these terms. These terms are only used to distinguish one element from another element. Thus, for example, a first element, a first component or a first section discussed below could be termed a second element, a second component or a second section without departing from the teachings of the present inventive concept.
- Unless defined otherwise, all technical and scientific terms used herein have the same meaning as commonly understood by one of ordinary skill in the art to which this inventive concept belongs. It is noted that the use of any and all examples, or exemplary terms provided herein is intended merely to better illuminate the inventive concept and is not a limitation on the scope of the inventive concept unless otherwise specified. Further, unless defined otherwise, all terms defined in generally used dictionaries may not be overly interpreted.
-
FIG. 1 is a flowchart illustrating a method of fabricating a semiconductor package according to an embodiment of the present inventive concept.FIGS. 2 through 13 are views illustrating operations of the method of fabricating a semiconductor package according to an embodiment of the present inventive concept. Specifically,FIG. 3 is a cross-sectional view taken along line III-III′ ofFIG. 2 ,FIG. 5 is a cross-sectional view taken along line V-V′ ofFIG. 4 , andFIG. 12 is a cross-sectional view taken along line XII-XII′ ofFIG. 11 . - Referring to
FIG. 1 , a wafer is provided (operation S100). Specifically, referring toFIG. 2 , awafer 10 including a plurality of unit wafers UW is provided. The unit wafers UW may be divided by ascribing line 12 and placed on thewafer 10. - Referring to
FIG. 3 , the wafer 10 (or the unit wafers UVV) may include alower area 30, anupper area 40 disposed on thelower area 30, and aredistribution layer 50 disposed on theupper area 40. - In the current embodiment, the
upper area 40 of thewafer 10 may include a plurality of through silicon vias (TSVs) 42, and thelower area 30 of thewafer 10 may not include theTSVs 42. - Each of the
TSVs 42 may include an insulating layer, a seed layer, and a conductive layer formed sequentially. The insulating layer may electrically insulate the conductive layer. The insulating layer may include oxide, nitride or oxynitride. Specifically, the insulating layer may include, e.g., silicon oxide, silicon nitride, or silicon oxynitride. The conductive layer may include a conductive material, such as a metal. Examples of the metal that forms theTSVs 42 may include, but is not limited to, aluminum (Al), gold (Au), beryllium (Be), bismuth (Bi), cobalt (Co), copper (Cu), hafnium (Hf), indium (In), manganese (Mn), molybdenum (Mo), nickel (Ni), lead (Pb), palladium (Pd), platinum (Pt), rhodium (Rh), rhenium (Re), ruthenium (Ru), tantalum (Ta), tellurium (Te), titanium (Ti), tungsten (VV), zinc (Zn), and zirconium (Zr). - The insulating layer, the seed layer and the conductive layer that form each of the
TSVs 42 may be formed by, but is not limited to, chemical vapor deposition (CVD), plasma enhanced CVD (PECVD), high-density plasma CVD (HDP-CVD), sputtering, metal organic CVD (MOCVD), or atomic layer deposition (ALD). - The
lower area 30 and theupper area 40 of thewafer 10 may be formed of a semiconductor material or an insulating material. That is, in some embodiments of the present invention, thelower area 30 and theupper area 40 may include, e.g., silicon, germanium, silicon-germanium, gallium-arsenide (GaAs), glass, ceramic, etc. - The
redistribution layer 50 may include a plurality oftop pads 56. Thetop pads 56 may be electrically connected to theTSVs 42 by redistribution lines included in theredistribution layer 50. In some embodiments of the present inventive concept, a first interval P1 between thetop pads 56 may be different from a second interval P2 between theTSVs 42. Specifically, the first interval P1 may be smaller than the second interval P2 as shown in the drawing. Thetop pads 56 and theTSVs 42 arranged at different intervals may be independently and electrically connected to each other by the redistribution lines included in theredistribution layer 50. - The
redistribution layer 50 may further include an insulating layer in order for insulation between the redistribution lines included therein. The insulating layer may include oxide, nitride or oxynitride, for example, silicon oxide, silicon nitride or silicon oxynitride. - The redistribution lines may include, for example, a metal. In some embodiments of the present inventive concept, the redistribution lines may be formed of, but is not limited to, the same material as the material that forms the
TSVs 42. - Referring back to
FIG. 1 , a semiconductor chip is mounted on the wafer (operation S110). Specifically, referring toFIGS. 4 and 5 , asemiconductor chip 130 is mounted on theupper area 40 of thewafer 10. Here, thesemiconductor chip 130 may be mounted on each of the unit wafers UW as shown inFIG. 4 . - In some embodiments of the present inventive concept, the
semiconductor chip 130 may be mounted on thewafer 10 in the form of a flip-chip. Here, thetop pads 56 in theredistribution layer 50 may be electrically connected to thesemiconductor chip 130 by, for example, balls formed under thesemiconductor chip 130. - In some embodiments of the present inventive concept, the
semiconductor chip 130 may be, for example, a logic semiconductor chip or a memory semiconductor chip. The logic semiconductor chip may be a microprocessor, such as a central processing unit (CPU), a controller, or an application specific integrated circuit (ASIC). The memory semiconductor chip may be a volatile memory, such as a dynamic random access memory (DRAM) or a static random access memory (SRAM), or a nonvolatile memory such as a flash memory. In some other embodiments of the present inventive concept, thesemiconductor chip 130 may be a semiconductor chip packaged by combining the above-described logic semiconductor chips or memory semiconductor chips. That is, the type of thesemiconductor chip 130 according to the current embodiment is not limited to the above examples. - An
underfill material 132 may be formed between thesemiconductor chip 130 and thewafer 10. Theunderfill material 132 protects the balls formed under thesemiconductor chip 130 and thetop pads 56 of theredistribution layer 50 from the outside environment, thereby increasing reliability of electrical connection between the balls formed under thesemiconductor chip 130 and thetop pads 56 of theredistribution layer 50. - In the current embodiment, the
semiconductor chip 130 may be smaller in size than each of the unit wafers UW. That is, a width W2 of thesemiconductor chip 130 may be smaller than a width W1 of each of the unit wafers UW. - Referring back to
FIG. 1 , a first passivation layer is formed to a predetermined thickness (operation S120). Specifically, referring toFIG. 6 , afirst passivation layer 150 is formed on thewafer 10 to a predetermined first thickness T1. The first thickness T may be a thickness large enough to entirely cover thesemiconductor chip 130 and to enable, in a subsequent process, thelower area 30 of thewafer 10 to be removed in a state where no support is attached to thewafer 10. - The
semiconductor chip 130 may be completely sealed with thefirst passivation layer 150. In some embodiments of the present inventive concept, thefirst passivation layer 150 may include a material different from the above-describedunderfill material 132. However, the present inventive concept is not limited thereto. In some other embodiments of the present inventive concept, thefirst passivation layer 150 may include the same material as the above-describedunderfill material 132. - Referring back to
FIG. 1 , TSVs placed in an upper area of the wafer are exposed (operation S130). Specifically, referring toFIG. 7 , theTSVs 42 placed in theupper area 40 of thewafer 10 are exposed by removing thelower area 30 of thewafer 10. In the current embodiment, thelower area 30 of thewafer 10 is removed in a state where no support is attached to thewafer 10. Thelower area 30 of thewafer 10 can be removed in the state where no support is attached to thewafer 10 because thefirst passivation layer 150 was formed to the first thickness T1 (seeFIG. 6 ) which is large enough to negate the need for a support. - If no support is required in the process of exposing the
TSVs 42 by removing thelower area 30 of thewafer 10, glue is not also required to attach a support to thewafer 10. Therefore, costs can be saved in the process of fabricating a semiconductor package 1 (seeFIG. 13 ), and process speed of fabricating a semiconductor package can be improved. - The
lower area 30 of thewafer 10 may be removed by, but is not limited to, mechanical polishing, chemical mechanical polishing (CMP), or a separation method, such as smart cut, which separates thelower area 30 from thewafer 10 by forming a weak layer in thewafer 10. - Referring back to
FIG. 1 , connection terminals including bottom pads and bumps are formed on a bottom surface of the wafer (operation S140). Specifically, referring toFIG. 8 ,bottom pads 123 electrically connected to theTSVs 42 are formed in regions of a bottom surface of thewafer 10 in which theTSVs 42 are exposed. Then, bumps 128 are formed to be electrically connected to thebottom pads 123. Thebumps 128 may be solder balls and may be attached to thebottom pads 123 by a thermocompression bonding process and/or a reflow process. - Referring back to
FIG. 1 , a top surface of the semiconductor chip is exposed by partially removing the first passivation layer (operation S150). Specifically, referring toFIG. 9 , a portion of thefirst passivation layer 150 disposed on a top surface of thesemiconductor chip 130 is removed, thereby exposing the top surface of thesemiconductor chip 130. - The
first passivation layer 150 may be partially removed by, e.g., CMP. Here, thebottom pads 123 and thebumps 128 formed on the bottom surface of thewafer 10 may be protected with a protective tape. That is, the protective tape may be attached to thebottom pads 123 and thebumps 128 formed on the bottom surface of thewafer 10 in order to protect thebottom pads 123 and thebumps 128. In this state, thefirst passivation layer 150 may be partially removed by, for example, CMP. - The partial removal of the
first passivation layer 150 may result in a reduction in the thickness of thefirst passivation layer 150 from the first thickness T1 (seeFIG. 6 ) to a second thickness T2. - In some embodiments of the present inventive concept, the
upper area 40 of thesemiconductor chip 130 may be partially removed in the process of partially removing thefirst passivation layer 150. As a result, thesemiconductor chip 130 may be thinned. In some other embodiments of the present inventive concept, the topmost surface of thesemiconductor chip 130 and the topmost surface of thefirst passivation layer 150 may be made to lie in the same plane by the removal of thefirst passivation layer 150. - Referring back to
FIG. 1 , the wafer may be sawed (operation S160). Specifically, referring toFIG. 10 , thewafer 10 is sawed along thescribing line 12, thereby separating the unit wafers UW from each other. Each of the unit wafers UW separated from each other may be one sub-package on which thesemiconductor chip 130 is mounted. The sawing process may be performed using acutter 60 as shown in the drawing, or by using a laser. - Referring back to
FIG. 1 , a sub-package is mounted on a printed circuit board (PCB), and a second passivation layer is formed (operation S170). Specifically, referring toFIGS. 11 and 12 , a sub-package obtained by sawing thewafer 10 may be mounted on aPCB 110 such that thebumps 128 of the sub-package are electrically connected totop pads 112 of thePCB 110. Thetop pads 112 may be electrically connected tobottom pads 114 by distribution lines included in thePCB 110. - A
second passivation layer 170 may be formed on thePCB 110 to seal the sub-package. Thesecond passivation layer 170 may be formed to cover the bottom, side, and top surfaces of the sub-package, as shown in the drawings. - The
second passivation layer 170 may include an insulating material. In some embodiments of the present inventive concept, thesecond passivation layer 170 may include a material different from thefirst passivation layer 150. However, the present inventive concept is not limited thereto. In some other embodiments of the present inventive concept, thesecond passivation layer 170 may include the same material as thefirst passivation layer 150. - The
PCB 110 may include a plurality of unit PCBs UP as shown inFIG. 11 , and one sub-package may be mounted on each of the unit PCBs UP. ThePCB 110 may be formed by forming a printed circuit of a predetermined shape on a substrate made of glass, ceramic, plastic, etc. However, the present inventive concept is not limited to this example. - Referring back to
FIG. 1 , solder balls are formed on the PCB (operation S180). Specifically, referring toFIG. 13 ,solder balls 116 electrically connected to thebottom pads 114 of thePCB 110 may be formed on a bottom surface of thePCB 110. Thesolder balls 116 may be formed as a grid array such as a pin grid array, a ball grid array or a land grid array. - With the formation of the
solder balls 116 on the bottom surface of thePCB 110, thesemiconductor chip 130 can be electrically connected to an external device by thetop pads 56 included in theredistribution layer 50, the redistribution lines included in theredistribution layer 50, theTSVs 42, thebottom pads 123 formed on the bottom surface of thewafer 10, thebumps 128, the top andbottom pads PCB 110, thesolder balls 116, etc. - Referring back to
FIG. 1 , the PCB may be sawed (operation S190). As a result of sawing thePCB 110 into the unit PCBs UP, thesemiconductor package 1 as shown inFIG. 13 may be fabricated. - A method of fabricating a semiconductor package according to another embodiment of the present inventive concept will now be described with reference to
FIGS. 14 through 16 . -
FIGS. 14 through 16 are views illustrating operations of a method of fabricating a semiconductor package according to another embodiment of the present inventive concept. The current embodiment will hereinafter be described, focusing mainly on differences with the pervious embodiment. - Referring to
FIG. 14 , in the method of fabricating a semiconductor package according to the current embodiment, asemiconductor chip 130 may be larger in size than a unit wafer UW. That is, a width W2 of thesemiconductor chip 130 may be greater than a width W1 of the unit wafer UW. - In this case, an
underfill material 132 may be formed to a width greater than the width W1 of the unit wafer UW, as shown in the drawing. Theunderfill material 132 protects balls formed under thesemiconductor chip 130 andtop pads 56 of aredistribution layer 50 from the outside environment, thereby increasing reliability of electrical connection between the balls formed under thesemiconductor chip 130 and thetop pads 56 of theredistribution layer 50. - In the current embodiment, the orientation of the unit wafer UW is changed. Accordingly, relative positions of an
upper area 40 and alower area 30 in the previous embodiment are changed. That is, in the current embodiment, thelower area 30 may be placed on theupper area 40. - Referring to
FIG. 15 , since thesemiconductor chip 130 is larger in size than the unit wafer UW in the current embodiment, afirst passivation layer 150 may be formed to entirely cover the unit wafer UW. Here, a third thickness T3 of thefirst passivation layer 150 may be a thickness large enough to enable, in a subsequent process, thelower area 30 of the unit wafer UW to be removed in a state where no support is attached to the unit wafer UW. - Referring to
FIG. 16 ,TSVs 42 placed in theupper area 40 of awafer 10 are exposed by removing thelower area 30 of thewafer 10. In the current embodiment, thelower area 30 of thewafer 10 is removed in a state where no support is attached to thewafer 10. Thelower area 30 of thewafer 10 can be removed in the state where no support is attached to thewafer 10 because thefirst passivation layer 150 was formed to the third thickness T3 (seeFIG. 15 ) which is large enough to negate the need for a support. - Subsequently, the fabrication process according to the previous embodiment may be performed to produce a semiconductor package 2 as shown in
FIG. 17 . Here, processes performed can be fully inferred from the previous embodiment by those of ordinary skill in the art to which the present inventive concept pertains, and thus a repetitive description thereof will be omitted. - A method of fabricating a semiconductor package according to another embodiment of the present inventive concept will now be described with reference to
FIGS. 18 and 19 . -
FIGS. 18 and 19 are views illustrating operations of a method of fabricating a semiconductor package according to another embodiment of the present inventive concept. The current embodiment will hereinafter be described, focusing mainly on differences with the previous embodiments. - Referring to
FIG. 18 , the current embodiment is different from the previous embodiments in that throughvias 200 electrically connected to power/ground pads 136 of asemiconductor chip 130 are additionally formed in the current embodiment when TSVs 42 placed in anupper area 40 of awafer 10 are exposed by removing alower area 30 of thewafer 10. - While the through
vias 200 electrically connected to the power/ground pads 136 of thesemiconductor chip 130 are illustrated inFIG. 18 , the present inventive concept is not limited thereto. In some embodiments of the present inventive concept, the throughvias 200 may be replaced by joint balls. - Subsequently, the fabrication processes according to the previous embodiments may be performed to produce a
semiconductor package 3 as shown inFIG. 19 . Here, the throughvias 200 may be electrically connected to the outside (for example, a power/ground terminal) of thesemiconductor package 3 by being electrically connected to, e.g.,solder balls 116 as shown in the drawing. Other processes necessary to fabricate thesemiconductor package 3 according to the current embodiment can be fully inferred from the previous embodiments by those of ordinary skill in the art to which the present inventive concept pertains, and thus a repetitive description thereof will be omitted. -
FIG. 20 is a schematic diagram illustrating amemory card 800 to which semiconductor packages according to embodiments of the present inventive concept are applied. - Referring to
FIG. 20 , thememory card 800 may include acontroller 820 and amemory 830 in ahousing 810. Thecontroller 820 and thememory 830 may exchange electrical signals. In an example, thememory 830 and thecontroller 820 may exchange data according to a command of thecontroller 820. Accordingly, thememory card 800 may store data in thememory 830 or output data from thememory 830. - The
controller 820 or thememory 830 may include semiconductor packages according to embodiments of the present inventive concept. In an example, thecontroller 820 may include a system in package (SIP), and thememory 830 may include a multi-chip package (MCP). Thecontroller 820 and/or thememory 830 may be provided as a stack package (SP). - The
memory card 800 may be used as a data storage medium of various portable devices. Examples of thememory card 800 may include a multimedia card (MMC) and a secure digital (SD) card. -
FIG. 21 is a block diagram of anelectronic system 900 to which semiconductor packages according to embodiments of the present inventive concept are applied. - Referring to
FIG. 21 , theelectronic system 900 may employ the semiconductor packages according to the above-described embodiments of the present inventive concept. Specifically, theelectronic system 900 may include a memory system 912, a processor 914, a RAM 916 and a user interface 918. - The memory system 912, the processor 914, the RAM 916 and the user interface 917 may communicate data with each other via a bus 920.
- The processor 914 may execute programs, and may control the
electronic system 900. The RAM 916 may be used as an operating memory for the processor 914. The processor 914 and the RAM 916 may be packaged into a single semiconductor device or a semiconductor package using the methods of fabricating a semiconductor package according to the above-described embodiments of the present inventive concept. - The user interface 918 may be used to input data to or output data from the
electronic system 900. - The memory system 912 may include a controller to drive the memory system 912, and may also include an error correction block. The error correction block may be configured to detect error from data present in the memory system 912 by means of error correction code (ECC) and to correct the detected error.
- The memory system 912 may be integrated into a single semiconductor device. The memory system 912 may be integrated into a single semiconductor device so as to form a memory card. In an example, the memory system 912 may be integrated into a single semiconductor device so as to form a memory card such as a PC memory card international association (PCMCIA) card, a compact flash (CF) card, a smart media (SM) card such as SMC), a memory stick, a multimedia card (MMC) (such as RS-MMC or MMCmicro), a secure digital (SD) card (such as miniSD, microSC or SDHC), or a universal flash storage (UFS).
- The
electronic system 900 ofFIG. 21 may be applied to electronic control devices for various electronic devices.FIG. 22 is a diagram illustrating an example of the application of theelectronic system 900 ofFIG. 21 to asmartphone 1000. In a case in which theelectronic system 900 ofFIG. 21 is applied to thesmartphone 1000, theelectronic system 900 ofFIG. 21 may be, but is not limited to, an application processor (AP). - The
electronic system 900 ofFIG. 21 may be provided as a computer, an Ultra Mobile PC (UMPC), a work station, a net-book computer, a Personal Digital Assistant (PDA), a portable computer, a web tablet, a wireless phone, a mobile phone, a smart phone, an e-book, a portable multimedia player (PMP), a portable game console, a navigation device, a black box, a digital camera, a 3-dimensional television set, a digital audio recorder, a digital audio player, a digital picture recorder, a digital picture player, a digital video recorder, a digital video player, a device capable of transmitting and receiving data in a wireless environment, one of a variety of electronic devices that constitute a home network, one of a variety of electronic devices that constitute a computer network, one of a variety of electronic devices that constitute a telematics network, a radio frequency identification (RFID) device, or one of a variety of electronic devices that constitute a computing system. - Although a few embodiments of the present general inventive concept have been shown and described, it will be appreciated by those skilled in the art that changes may be made in these embodiments without departing from the principles and spirit of the general inventive concept, the scope of which is defined in the appended claims and their equivalents.
Claims (20)
1. A method of fabricating a semiconductor package, the method comprising:
providing a wafer which comprises an upper area having through silicon vias (TSVs) and a lower area not having the TSVs;
mounting a semiconductor chip on the upper area of the wafer;
forming a passivation layer to a predetermined thickness to cover the semiconductor chip;
exposing the TSVs by removing the lower area of the wafer in a state where no support is attached to the wafer; and
exposing a top surface of the semiconductor chip by partially removing the passivation layer.
2. The method of claim 1 , further comprising:
forming connection terminals, which are electrically connected to the exposed TSVs, on a bottom surface of the wafer before the exposing of the top surface of the semiconductor chip by partially removing the passivation layer.
3. The method of claim 2 , wherein the connection terminals comprise bottom pads and bump balls.
4. The method of claim 2 , wherein the connection terminals are protected with a protective tape when the top surface of the semiconductor chip is exposed by partially removing the passivation layer.
5. The method of claim 2 , further comprising, after the exposing of the top surface of the semiconductor chip,:
forming sub-packages by sawing the wafer into a plurality of unit wafers; and
mounting the sub-packages on a printed circuit board (PCB).
6. The method of claim 5 , further comprising:
forming semiconductor packages by sawing the PCB after the mounting of the sub-packages on the PCB.
7. The method of claim 1 , wherein the mounting of the semiconductor chip comprises mounting the semiconductor chip in the form of a flip-chip.
8. The method of claim 7 , wherein the wafer further comprises top pads which are electrically connected to the semiconductor chip and a redistribution layer which electrically connects the TSVs and the top pads through redistribution lines included therein.
9. The method of claim 1 , wherein the wafer comprises a plurality of unit wafers, wherein each of the unit wafers is wider than the semiconductor chip.
10. The method of claim 1 , wherein the wafer comprises a plurality of unit wafers, wherein each of the unit wafers is narrower than the semiconductor chip.
11. The method of claim 10 , further comprising forming through vias which penetrate the passivation layer and are electrically connected to the semiconductor chip.
12. A method of fabricating a semiconductor package, the method comprising:
providing a wafer which comprises an upper area having TSVs and a lower area not having the TSVs;
mounting a semiconductor chip on the upper area of the wafer;
forming a passivation layer to a predetermined thickness to cover the semiconductor chip;
exposing the TSVs by removing the lower area of the wafer in a state where no support is attached to the wafer;
forming bottom pads and bump balls, which are electrically connected to the exposed TSVs, on a bottom surface of the wafer; and
exposing a top surface of the semiconductor chip by partially removing the passivation layer.
13. The method of claim 12 , wherein the exposing of the TSVs by removing the lower area of the wafer comprises exposing the TSVs by removing the lower area of the wafer in the state where no support is attached to the wafer.
14. The method of claim 12 , wherein the wafer further comprises top pads which are arranged at a first interval and a redistribution layer which electrically connects the TSVs and the top pads through redistribution lines included therein, and the TSVs are arranged at a second interval different from the first interval.
15. The method of claim 14 , wherein the first interval is smaller than the second interval.
16. A method of fabricating a semiconductor package, the method comprising:
providing a wafer which comprises a first area having through silicon vias (TSVs) and a second area not having the TSVs;
mounting a semiconductor chip on the first area of the wafer, the semiconductor chip being wider than the wafer to extend beyond sides thereof;
forming a passivation layer to a predetermined thickness to cover the wafer and exposed portions of the semiconductor chip extending beyond the wafer; and
exposing the TSVs by removing the second area of the wafer and corresponding portion of the passivation layer in a state where no support is attached to the wafer.
17. The method of claim 16 , further comprising:
forming through vias in the remaining passivation layer to be electrically connected to power/ground pads of the semiconductor chip when the through vias in the first area are being exposed.
18. The method of claim 17 , further comprising:
forming connection terminals to be electrically connected to the exposed TSVs on a bottom surface of the wafer; and
forming connection terminals to be electrically connected to the exposed through vias of the passivation layer.
19. The method of claim 16 , wherein the mounting of the semiconductor chip comprises mounting the semiconductor chip in the form of a flip-chip.
20. The method of claim 19 , wherein the wafer comprises:
top pads which are electrically connected to the semiconductor chip; and
a redistribution layer which electrically connects the TSVs and the top pads through redistribution lines included therein.
Priority Applications (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US14/640,464 US9305899B2 (en) | 2013-02-26 | 2015-03-06 | Method of fabricating semiconductor package |
Applications Claiming Priority (2)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
KR1020130020632A KR102038488B1 (en) | 2013-02-26 | 2013-02-26 | Method for fabricating semiconductor package |
KR10-2013-0020632 | 2013-02-26 |
Related Child Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US14/640,464 Division US9305899B2 (en) | 2013-02-26 | 2015-03-06 | Method of fabricating semiconductor package |
Publications (1)
Publication Number | Publication Date |
---|---|
US20140242752A1 true US20140242752A1 (en) | 2014-08-28 |
Family
ID=51388555
Family Applications (2)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US13/837,179 Abandoned US20140242752A1 (en) | 2013-02-26 | 2013-03-15 | Method of fabricating semiconductor package |
US14/640,464 Active US9305899B2 (en) | 2013-02-26 | 2015-03-06 | Method of fabricating semiconductor package |
Family Applications After (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US14/640,464 Active US9305899B2 (en) | 2013-02-26 | 2015-03-06 | Method of fabricating semiconductor package |
Country Status (2)
Country | Link |
---|---|
US (2) | US20140242752A1 (en) |
KR (1) | KR102038488B1 (en) |
Cited By (3)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US20140147970A1 (en) * | 2012-11-20 | 2014-05-29 | Amkor Technology, Inc. | Semiconductor device using emc wafer support system and fabricating method thereof |
US9748167B1 (en) | 2016-07-25 | 2017-08-29 | United Microelectronics Corp. | Silicon interposer, semiconductor package using the same, and fabrication method thereof |
US20170317230A1 (en) * | 2014-10-22 | 2017-11-02 | Sang Jeong An | Supporting substrate for semiconductor device, semiconductor apparatus comprising the same, and method for manufacturing the same |
Families Citing this family (3)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JP2008166438A (en) * | 2006-12-27 | 2008-07-17 | Spansion Llc | Semiconductor device, and manufacturing method thereof |
US11417587B2 (en) * | 2019-10-30 | 2022-08-16 | Taiwan Semiconductor Manufacturing Company, Ltd. | Package structure and method of fabricating the same |
KR20230012365A (en) | 2021-07-15 | 2023-01-26 | 삼성전자주식회사 | Semiconductor package and manufacturing method of the same |
Citations (18)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US7064005B2 (en) * | 2001-05-14 | 2006-06-20 | Sony Corporation | Semiconductor apparatus and method of manufacturing same |
US20080315372A1 (en) * | 2007-06-20 | 2008-12-25 | Stats Chippac, Ltd. | Wafer Level Integration Package |
US20100133704A1 (en) * | 2008-12-01 | 2010-06-03 | Stats Chippac, Ltd. | Semiconductor Device and Method of Forming an Interposer Package with Through Silicon Vias |
US20110024887A1 (en) * | 2009-07-31 | 2011-02-03 | Chi Heejo | Integrated circuit packaging system with through silicon via base and method of manufacture thereof |
US20110254039A1 (en) * | 2010-04-15 | 2011-10-20 | Kyu Sang Kim | Light emitting diode package, lighting apparatus having the same, and method for manufacturing light emitting diode package |
US20110272729A1 (en) * | 2010-05-06 | 2011-11-10 | Epworks Co., Ltd. | Wafer level led interposer |
US20110316147A1 (en) * | 2010-06-25 | 2011-12-29 | Taiwan Semiconductor Manufacturing Company, Ltd. | Embedded 3D Interposer Structure |
US20120074585A1 (en) * | 2010-09-24 | 2012-03-29 | Stats Chippac, Ltd. | Semiconductor Device and Method of Forming TSV Interposer With Semiconductor Die and Build-Up Interconnect Structure on Opposing Surfaces of the Interposer |
US20120175767A1 (en) * | 2011-01-06 | 2012-07-12 | Advanced Semiconductor Engineering, Inc. | Semiconductor package with through silicon vias and method for making the same |
US20120187568A1 (en) * | 2011-01-21 | 2012-07-26 | Stats Chippac, Ltd. | Semiconductor Device and Method of Forming FO-WLCSP with Multiple Encapsulants |
US20120193812A1 (en) * | 2011-01-30 | 2012-08-02 | United Test And Assembly Center Ltd. | Semiconductor packages and methods of packaging semiconductor devices |
US20120211885A1 (en) * | 2011-02-17 | 2012-08-23 | Choi Yunseok | Semiconductor package having through silicon via (tsv) interposer and method of manufacturing the semiconductor package |
US20120241927A1 (en) * | 2011-03-25 | 2012-09-27 | Koo Junmo | Integrated circuit packaging system with transparent encapsulation and method of manufacture thereof |
US20130075937A1 (en) * | 2011-09-27 | 2013-03-28 | Taiwan Semiconductor Manufacturing Company, Ltd. | Apparatus and Methods for Molding Die on Wafer Interposers |
US20140126161A1 (en) * | 2012-11-02 | 2014-05-08 | Universal Global Scientific Industrial Co., Ltd. | Electronic pacakge module and method of manufacturing the same |
US8796072B2 (en) * | 2012-11-15 | 2014-08-05 | Amkor Technology, Inc. | Method and system for a semiconductor device package with a die-to-die first bond |
US20140252573A1 (en) * | 2013-03-08 | 2014-09-11 | Stats Chippac, Ltd. | Semiconductor Device and Method of Forming Embedded Conductive Layer for Power/Ground Planes in FO-EWLB |
US20140319679A1 (en) * | 2012-03-23 | 2014-10-30 | Stats Chippac, Ltd. | Semiconductor Method and Device of Forming a Fan-Out POP Device with PWB Vertical Interconnect Units |
Family Cites Families (11)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JP4587676B2 (en) * | 2004-01-29 | 2010-11-24 | ルネサスエレクトロニクス株式会社 | Three-dimensional semiconductor device having a stacked chip configuration |
US7960840B2 (en) | 2008-05-12 | 2011-06-14 | Texas Instruments Incorporated | Double wafer carrier process for creating integrated circuit die with through-silicon vias and micro-electro-mechanical systems protected by a hermetic cavity created at the wafer level |
US7863092B1 (en) | 2008-09-30 | 2011-01-04 | Xilinx, Inc. | Low cost bumping and bonding method for stacked die |
US8158456B2 (en) | 2008-12-05 | 2012-04-17 | Taiwan Semiconductor Manufacturing Co., Ltd. | Method of forming stacked dies |
US7915080B2 (en) | 2008-12-19 | 2011-03-29 | Texas Instruments Incorporated | Bonding IC die to TSV wafers |
US8531015B2 (en) | 2009-03-26 | 2013-09-10 | Stats Chippac, Ltd. | Semiconductor device and method of forming a thin wafer without a carrier |
JP2011146519A (en) * | 2010-01-14 | 2011-07-28 | Panasonic Corp | Semiconductor device and method of manufacturing the same |
US8017439B2 (en) | 2010-01-26 | 2011-09-13 | Texas Instruments Incorporated | Dual carrier for joining IC die or wafers to TSV wafers |
US8642381B2 (en) | 2010-07-16 | 2014-02-04 | Stats Chippac, Ltd. | Semiconductor device and method of forming protective layer over exposed surfaces of semiconductor die |
KR20120053332A (en) | 2010-11-17 | 2012-05-25 | 삼성전자주식회사 | Semiconductor package and method of forming the same |
KR101799326B1 (en) | 2011-02-10 | 2017-11-20 | 삼성전자 주식회사 | Semiconductor package having CoC(Chip on Chip) structure and method for fabricating the same package |
-
2013
- 2013-02-26 KR KR1020130020632A patent/KR102038488B1/en active IP Right Grant
- 2013-03-15 US US13/837,179 patent/US20140242752A1/en not_active Abandoned
-
2015
- 2015-03-06 US US14/640,464 patent/US9305899B2/en active Active
Patent Citations (19)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US7064005B2 (en) * | 2001-05-14 | 2006-06-20 | Sony Corporation | Semiconductor apparatus and method of manufacturing same |
US20080315372A1 (en) * | 2007-06-20 | 2008-12-25 | Stats Chippac, Ltd. | Wafer Level Integration Package |
US20100133704A1 (en) * | 2008-12-01 | 2010-06-03 | Stats Chippac, Ltd. | Semiconductor Device and Method of Forming an Interposer Package with Through Silicon Vias |
US20110024887A1 (en) * | 2009-07-31 | 2011-02-03 | Chi Heejo | Integrated circuit packaging system with through silicon via base and method of manufacture thereof |
US20110254039A1 (en) * | 2010-04-15 | 2011-10-20 | Kyu Sang Kim | Light emitting diode package, lighting apparatus having the same, and method for manufacturing light emitting diode package |
US20110272729A1 (en) * | 2010-05-06 | 2011-11-10 | Epworks Co., Ltd. | Wafer level led interposer |
US20110316147A1 (en) * | 2010-06-25 | 2011-12-29 | Taiwan Semiconductor Manufacturing Company, Ltd. | Embedded 3D Interposer Structure |
US20120074585A1 (en) * | 2010-09-24 | 2012-03-29 | Stats Chippac, Ltd. | Semiconductor Device and Method of Forming TSV Interposer With Semiconductor Die and Build-Up Interconnect Structure on Opposing Surfaces of the Interposer |
US20120175767A1 (en) * | 2011-01-06 | 2012-07-12 | Advanced Semiconductor Engineering, Inc. | Semiconductor package with through silicon vias and method for making the same |
US20120187568A1 (en) * | 2011-01-21 | 2012-07-26 | Stats Chippac, Ltd. | Semiconductor Device and Method of Forming FO-WLCSP with Multiple Encapsulants |
US20120193812A1 (en) * | 2011-01-30 | 2012-08-02 | United Test And Assembly Center Ltd. | Semiconductor packages and methods of packaging semiconductor devices |
US20120211885A1 (en) * | 2011-02-17 | 2012-08-23 | Choi Yunseok | Semiconductor package having through silicon via (tsv) interposer and method of manufacturing the semiconductor package |
US20120241927A1 (en) * | 2011-03-25 | 2012-09-27 | Koo Junmo | Integrated circuit packaging system with transparent encapsulation and method of manufacture thereof |
US8399306B2 (en) * | 2011-03-25 | 2013-03-19 | Stats Chippac Ltd. | Integrated circuit packaging system with transparent encapsulation and method of manufacture thereof |
US20130075937A1 (en) * | 2011-09-27 | 2013-03-28 | Taiwan Semiconductor Manufacturing Company, Ltd. | Apparatus and Methods for Molding Die on Wafer Interposers |
US20140319679A1 (en) * | 2012-03-23 | 2014-10-30 | Stats Chippac, Ltd. | Semiconductor Method and Device of Forming a Fan-Out POP Device with PWB Vertical Interconnect Units |
US20140126161A1 (en) * | 2012-11-02 | 2014-05-08 | Universal Global Scientific Industrial Co., Ltd. | Electronic pacakge module and method of manufacturing the same |
US8796072B2 (en) * | 2012-11-15 | 2014-08-05 | Amkor Technology, Inc. | Method and system for a semiconductor device package with a die-to-die first bond |
US20140252573A1 (en) * | 2013-03-08 | 2014-09-11 | Stats Chippac, Ltd. | Semiconductor Device and Method of Forming Embedded Conductive Layer for Power/Ground Planes in FO-EWLB |
Cited By (7)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US20140147970A1 (en) * | 2012-11-20 | 2014-05-29 | Amkor Technology, Inc. | Semiconductor device using emc wafer support system and fabricating method thereof |
US9627368B2 (en) * | 2012-11-20 | 2017-04-18 | Amkor Technology, Inc. | Semiconductor device using EMC wafer support system and fabricating method thereof |
US10388643B2 (en) | 2012-11-20 | 2019-08-20 | Amkor Technology, Inc. | Semiconductor device using EMC wafer support system and fabricating method thereof |
US11183493B2 (en) | 2012-11-20 | 2021-11-23 | Amkor Technology Singapore Holding Pte. Ltd. | Semiconductor device using EMC wafer support system and fabricating method thereof |
US20170317230A1 (en) * | 2014-10-22 | 2017-11-02 | Sang Jeong An | Supporting substrate for semiconductor device, semiconductor apparatus comprising the same, and method for manufacturing the same |
US10651337B2 (en) * | 2014-10-22 | 2020-05-12 | Sang Jeong An | Supporting substrate for semiconductor device, semiconductor apparatus comprising the same, and method for manufacturing the same |
US9748167B1 (en) | 2016-07-25 | 2017-08-29 | United Microelectronics Corp. | Silicon interposer, semiconductor package using the same, and fabrication method thereof |
Also Published As
Publication number | Publication date |
---|---|
KR20140106279A (en) | 2014-09-03 |
US9305899B2 (en) | 2016-04-05 |
US20150179625A1 (en) | 2015-06-25 |
KR102038488B1 (en) | 2019-10-30 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
KR101817159B1 (en) | Semiconductor package having TSV interposer and method of manufacturing the same | |
KR101818507B1 (en) | Semiconductor package | |
US9305899B2 (en) | Method of fabricating semiconductor package | |
US8901727B2 (en) | Semiconductor packages, methods of manufacturing semiconductor packages, and systems including semiconductor packages | |
KR101896665B1 (en) | Semiconductor package | |
US8970025B2 (en) | Stacked packages having through hole vias | |
US20170243855A1 (en) | Semiconductor package | |
US8586477B2 (en) | Semiconductor apparatus, method of manufacturing the same, and method of manufacturing semiconductor package | |
US20150130078A1 (en) | Semiconductor chip and semiconductor package having same | |
US20140252626A1 (en) | Semiconductor package and method of fabricating the same | |
US8193637B2 (en) | Semiconductor package and multi-chip package using the same | |
KR20160025280A (en) | Semiconductor device and method for manufacturing the same | |
US20140138819A1 (en) | Semiconductor device including tsv and semiconductor package including the same | |
US20140252605A1 (en) | Semiconductor package and method of fabricating the same | |
US9431332B2 (en) | Semiconductor package | |
US9117938B2 (en) | Semiconductor devices with through via electrodes, methods of fabricating the same, memory cards including the same, and electronic systems including the same | |
US9087883B2 (en) | Method and apparatus for stacked semiconductor chips | |
US12125816B2 (en) | Semiconductor device assemblies and systems with one or more dies at least partially embedded in a redistribution layer (RDL) and methods for making the same | |
US11309285B2 (en) | Three-dimensional stacking semiconductor assemblies and methods of manufacturing the same | |
KR102001416B1 (en) | Semiconductor package and method of manufacturing the same | |
KR101932495B1 (en) | Semiconductor package and method of manufacturing the semiconductor package |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
STCB | Information on status: application discontinuation |
Free format text: ABANDONED -- FAILURE TO RESPOND TO AN OFFICE ACTION |