US20080023820A1 - Bond finger on via substrate, process of making same, package made thereby, and method of assembling same - Google Patents

Bond finger on via substrate, process of making same, package made thereby, and method of assembling same Download PDF

Info

Publication number
US20080023820A1
US20080023820A1 US11/866,239 US86623907A US2008023820A1 US 20080023820 A1 US20080023820 A1 US 20080023820A1 US 86623907 A US86623907 A US 86623907A US 2008023820 A1 US2008023820 A1 US 2008023820A1
Authority
US
United States
Prior art keywords
wire
bond pad
protective layer
bond
mounting substrate
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Abandoned
Application number
US11/866,239
Inventor
Brian Taggart
Ronald Apreitzer
Robert Nickerson
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Intel Corp
Original Assignee
Intel Corp
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Intel Corp filed Critical Intel Corp
Priority to US11/866,239 priority Critical patent/US20080023820A1/en
Publication of US20080023820A1 publication Critical patent/US20080023820A1/en
Abandoned legal-status Critical Current

Links

Images

Classifications

    • HELECTRICITY
    • H05ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
    • H05KPRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
    • H05K1/00Printed circuits
    • H05K1/02Details
    • H05K1/11Printed elements for providing electric connections to or between printed circuits
    • H05K1/111Pads for surface mounting, e.g. lay-out
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L23/00Details of semiconductor or other solid state devices
    • H01L23/48Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor
    • H01L23/488Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor consisting of soldered or bonded constructions
    • H01L23/498Leads, i.e. metallisations or lead-frames on insulating substrates, e.g. chip carriers
    • H01L23/49811Additional leads joined to the metallisation on the insulating substrate, e.g. pins, bumps, wires, flat leads
    • H01L23/49816Spherical bumps on the substrate for external connection, e.g. ball grid arrays [BGA]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L23/00Details of semiconductor or other solid state devices
    • H01L23/48Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor
    • H01L23/488Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor consisting of soldered or bonded constructions
    • H01L23/498Leads, i.e. metallisations or lead-frames on insulating substrates, e.g. chip carriers
    • H01L23/49827Via connections through the substrates, e.g. pins going through the substrate, coaxial cables
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L23/00Details of semiconductor or other solid state devices
    • H01L23/48Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor
    • H01L23/488Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor consisting of soldered or bonded constructions
    • H01L23/498Leads, i.e. metallisations or lead-frames on insulating substrates, e.g. chip carriers
    • H01L23/49838Geometry or layout
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L24/00Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
    • H01L24/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L24/42Wire connectors; Manufacturing methods related thereto
    • H01L24/47Structure, shape, material or disposition of the wire connectors after the connecting process
    • H01L24/49Structure, shape, material or disposition of the wire connectors after the connecting process of a plurality of wire connectors
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/02Bonding areas; Manufacturing methods related thereto
    • H01L2224/04Structure, shape, material or disposition of the bonding areas prior to the connecting process
    • H01L2224/05Structure, shape, material or disposition of the bonding areas prior to the connecting process of an individual bonding area
    • H01L2224/0554External layer
    • H01L2224/0555Shape
    • H01L2224/05552Shape in top view
    • H01L2224/05554Shape in top view being square
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/42Wire connectors; Manufacturing methods related thereto
    • H01L2224/44Structure, shape, material or disposition of the wire connectors prior to the connecting process
    • H01L2224/45Structure, shape, material or disposition of the wire connectors prior to the connecting process of an individual wire connector
    • H01L2224/45001Core members of the connector
    • H01L2224/45099Material
    • H01L2224/451Material with a principal constituent of the material being a metal or a metalloid, e.g. boron (B), silicon (Si), germanium (Ge), arsenic (As), antimony (Sb), tellurium (Te) and polonium (Po), and alloys thereof
    • H01L2224/45138Material with a principal constituent of the material being a metal or a metalloid, e.g. boron (B), silicon (Si), germanium (Ge), arsenic (As), antimony (Sb), tellurium (Te) and polonium (Po), and alloys thereof the principal constituent melting at a temperature of greater than or equal to 950°C and less than 1550°C
    • H01L2224/45144Gold (Au) as principal constituent
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/42Wire connectors; Manufacturing methods related thereto
    • H01L2224/47Structure, shape, material or disposition of the wire connectors after the connecting process
    • H01L2224/48Structure, shape, material or disposition of the wire connectors after the connecting process of an individual wire connector
    • H01L2224/4805Shape
    • H01L2224/4809Loop shape
    • H01L2224/48091Arched
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/42Wire connectors; Manufacturing methods related thereto
    • H01L2224/47Structure, shape, material or disposition of the wire connectors after the connecting process
    • H01L2224/48Structure, shape, material or disposition of the wire connectors after the connecting process of an individual wire connector
    • H01L2224/481Disposition
    • H01L2224/48151Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive
    • H01L2224/48221Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked
    • H01L2224/48225Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being non-metallic, e.g. insulating substrate with or without metallisation
    • H01L2224/48227Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being non-metallic, e.g. insulating substrate with or without metallisation connecting the wire to a bond pad of the item
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/42Wire connectors; Manufacturing methods related thereto
    • H01L2224/47Structure, shape, material or disposition of the wire connectors after the connecting process
    • H01L2224/48Structure, shape, material or disposition of the wire connectors after the connecting process of an individual wire connector
    • H01L2224/481Disposition
    • H01L2224/48151Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive
    • H01L2224/48221Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked
    • H01L2224/48225Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being non-metallic, e.g. insulating substrate with or without metallisation
    • H01L2224/48235Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being non-metallic, e.g. insulating substrate with or without metallisation connecting the wire to a via metallisation of the item
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/42Wire connectors; Manufacturing methods related thereto
    • H01L2224/47Structure, shape, material or disposition of the wire connectors after the connecting process
    • H01L2224/49Structure, shape, material or disposition of the wire connectors after the connecting process of a plurality of wire connectors
    • H01L2224/4905Shape
    • H01L2224/49051Connectors having different shapes
    • H01L2224/49052Different loop heights
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/42Wire connectors; Manufacturing methods related thereto
    • H01L2224/47Structure, shape, material or disposition of the wire connectors after the connecting process
    • H01L2224/49Structure, shape, material or disposition of the wire connectors after the connecting process of a plurality of wire connectors
    • H01L2224/491Disposition
    • H01L2224/4912Layout
    • H01L2224/49175Parallel arrangements
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/42Wire connectors; Manufacturing methods related thereto
    • H01L2224/47Structure, shape, material or disposition of the wire connectors after the connecting process
    • H01L2224/49Structure, shape, material or disposition of the wire connectors after the connecting process of a plurality of wire connectors
    • H01L2224/494Connecting portions
    • H01L2224/4943Connecting portions the connecting portions being staggered
    • H01L2224/49433Connecting portions the connecting portions being staggered outside the semiconductor or solid-state body
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L24/00Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
    • H01L24/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L24/42Wire connectors; Manufacturing methods related thereto
    • H01L24/44Structure, shape, material or disposition of the wire connectors prior to the connecting process
    • H01L24/45Structure, shape, material or disposition of the wire connectors prior to the connecting process of an individual wire connector
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L24/00Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
    • H01L24/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L24/42Wire connectors; Manufacturing methods related thereto
    • H01L24/47Structure, shape, material or disposition of the wire connectors after the connecting process
    • H01L24/48Structure, shape, material or disposition of the wire connectors after the connecting process of an individual wire connector
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01005Boron [B]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01006Carbon [C]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01013Aluminum [Al]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01027Cobalt [Co]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01028Nickel [Ni]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/0103Zinc [Zn]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01045Rhodium [Rh]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01047Silver [Ag]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01077Iridium [Ir]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01078Platinum [Pt]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01079Gold [Au]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/013Alloys
    • H01L2924/014Solder alloys
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/10Details of semiconductor or other solid state devices to be connected
    • H01L2924/1015Shape
    • H01L2924/1016Shape being a cuboid
    • H01L2924/10162Shape being a cuboid with a square active surface
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/10Details of semiconductor or other solid state devices to be connected
    • H01L2924/11Device type
    • H01L2924/12Passive devices, e.g. 2 terminal devices
    • H01L2924/1204Optical Diode
    • H01L2924/12041LED
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/10Details of semiconductor or other solid state devices to be connected
    • H01L2924/11Device type
    • H01L2924/12Passive devices, e.g. 2 terminal devices
    • H01L2924/1204Optical Diode
    • H01L2924/12042LASER
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/10Details of semiconductor or other solid state devices to be connected
    • H01L2924/11Device type
    • H01L2924/14Integrated circuits
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/10Details of semiconductor or other solid state devices to be connected
    • H01L2924/11Device type
    • H01L2924/14Integrated circuits
    • H01L2924/143Digital devices
    • H01L2924/1433Application-specific integrated circuit [ASIC]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/15Details of package parts other than the semiconductor or other solid state devices to be connected
    • H01L2924/151Die mounting substrate
    • H01L2924/153Connection portion
    • H01L2924/1531Connection portion the connection portion being formed only on the surface of the substrate opposite to the die mounting surface
    • H01L2924/15311Connection portion the connection portion being formed only on the surface of the substrate opposite to the die mounting surface being a ball array, e.g. BGA
    • HELECTRICITY
    • H05ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
    • H05KPRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
    • H05K2201/00Indexing scheme relating to printed circuits covered by H05K1/00
    • H05K2201/09Shape and layout
    • H05K2201/09209Shape and layout details of conductors
    • H05K2201/095Conductive through-holes or vias
    • H05K2201/096Vertically aligned vias, holes or stacked vias
    • HELECTRICITY
    • H05ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
    • H05KPRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
    • H05K2203/00Indexing scheme relating to apparatus or processes for manufacturing printed circuits covered by H05K3/00
    • H05K2203/04Soldering or other types of metallurgic bonding
    • H05K2203/049Wire bonding
    • YGENERAL TAGGING OF NEW TECHNOLOGICAL DEVELOPMENTS; GENERAL TAGGING OF CROSS-SECTIONAL TECHNOLOGIES SPANNING OVER SEVERAL SECTIONS OF THE IPC; TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
    • Y02TECHNOLOGIES OR APPLICATIONS FOR MITIGATION OR ADAPTATION AGAINST CLIMATE CHANGE
    • Y02PCLIMATE CHANGE MITIGATION TECHNOLOGIES IN THE PRODUCTION OR PROCESSING OF GOODS
    • Y02P70/00Climate change mitigation technologies in the production process for final industrial or consumer products
    • Y02P70/50Manufacturing or production processes characterised by the final manufactured product
    • YGENERAL TAGGING OF NEW TECHNOLOGICAL DEVELOPMENTS; GENERAL TAGGING OF CROSS-SECTIONAL TECHNOLOGIES SPANNING OVER SEVERAL SECTIONS OF THE IPC; TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
    • Y10TECHNICAL SUBJECTS COVERED BY FORMER USPC
    • Y10TTECHNICAL SUBJECTS COVERED BY FORMER US CLASSIFICATION
    • Y10T29/00Metal working
    • Y10T29/49Method of mechanical manufacture
    • Y10T29/49002Electrical device making
    • Y10T29/49117Conductor or circuit manufacturing
    • Y10T29/49124On flat or curved insulated base, e.g., printed circuit, etc.
    • Y10T29/49155Manufacturing circuit on or in base
    • Y10T29/49156Manufacturing circuit on or in base with selective destruction of conductive paths
    • YGENERAL TAGGING OF NEW TECHNOLOGICAL DEVELOPMENTS; GENERAL TAGGING OF CROSS-SECTIONAL TECHNOLOGIES SPANNING OVER SEVERAL SECTIONS OF THE IPC; TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
    • Y10TECHNICAL SUBJECTS COVERED BY FORMER USPC
    • Y10TTECHNICAL SUBJECTS COVERED BY FORMER US CLASSIFICATION
    • Y10T29/00Metal working
    • Y10T29/49Method of mechanical manufacture
    • Y10T29/49002Electrical device making
    • Y10T29/49117Conductor or circuit manufacturing
    • Y10T29/49124On flat or curved insulated base, e.g., printed circuit, etc.
    • Y10T29/49155Manufacturing circuit on or in base
    • Y10T29/49162Manufacturing circuit on or in base by using wire as conductive path
    • YGENERAL TAGGING OF NEW TECHNOLOGICAL DEVELOPMENTS; GENERAL TAGGING OF CROSS-SECTIONAL TECHNOLOGIES SPANNING OVER SEVERAL SECTIONS OF THE IPC; TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
    • Y10TECHNICAL SUBJECTS COVERED BY FORMER USPC
    • Y10TTECHNICAL SUBJECTS COVERED BY FORMER US CLASSIFICATION
    • Y10T29/00Metal working
    • Y10T29/49Method of mechanical manufacture
    • Y10T29/49002Electrical device making
    • Y10T29/49117Conductor or circuit manufacturing
    • Y10T29/49124On flat or curved insulated base, e.g., printed circuit, etc.
    • Y10T29/49155Manufacturing circuit on or in base
    • Y10T29/49165Manufacturing circuit on or in base by forming conductive walled aperture in base

Definitions

  • Disclosed embodiments relate to a wire-bond technology for a substrate. More particularly, disclosed embodiments relate to a bond finger that is aligned with a via in the substrate.
  • a wire-bonding package usually requires significant routing of traces within a printed circuit board (PCB). Where the wire bond attaches to the PCB, a bond finger usually leads under a protective film to a location remote from the wire bond, where it can pass into and through the PCB for further electrical communication.
  • PCB printed circuit board
  • a bond finger usually leads under a protective film to a location remote from the wire bond, where it can pass into and through the PCB for further electrical communication.
  • the advent of wireless technologies has led to a push to miniaturize packaged integrated circuits such that conventional wire bonding has become a hindrance with the push to miniaturize. Additionally, various traces on the surface of the PCB that are routed to locations remote from the wire bond can result in significant cross-talk that diminishes the performance of the packaged integrated circuit.
  • FIG. 1 is a side cross-section of a mounting substrate according to an embodiment
  • FIG. 2 is a side cross-section of the mounting substrate in FIG. 1 after assembly with a die to form a package, according to an embodiment
  • FIG. 3 is a top plan of a package similar to the package depicted in FIG. 2 according to an embodiment
  • FIG. 4 is a top plan of a package according to an embodiment
  • FIG. 5 is a side cut-away of the package depicted in FIG. 4 according to an embodiment
  • FIG. 6 is a side cross-section of a package according to an embodiment
  • FIG. 7 is a top plan of a package similar to the package depicted in FIG. 6 according to an embodiment
  • FIG. 8 is a top plan of a package according to an embodiment
  • FIG. 9 is a top plan of a package according to an embodiment.
  • FIG. 10 is a top plan of a package according to an embodiment
  • FIG. 11 is a bottom plan of a package according to an embodiment
  • FIG. 12 is a bottom plan of a package according to an embodiment
  • FIG. 13 is a side cross-section detail from a package according to an embodiment
  • FIG. 14 is a process flow diagram according to various embodiments.
  • FIG. 15 is a depiction of a computing system according to an embodiment.
  • die and “processor” generally refer to the physical object that is the basic workpiece that is transformed by various process operations into the desired integrated circuit device.
  • a board is typically a resin-impregnated fiberglass structure that acts as a mounting substrate for the die.
  • a die is usually singulated from a wafer, and wafers may be made of semiconducting, non-semiconducting, or combinations of semiconducting and non-semiconducting materials.
  • FIG. 1 is a side cross-section of a mounting substrate 100 according to an embodiment.
  • the mounting substrate 100 includes a substrate core 110 , an upper protective layer 112 , and a lower protective layer 114 .
  • the upper protective layer 112 is referred to as a first surface
  • the lower protective layer 114 is referred to as a second surface.
  • a via 116 is depicted penetrating the substrate core 110 , the upper protective layer 112 , and the lower protective layer 114 .
  • a wire-bond pad 118 is depicted directly above the via 116 .
  • the wire-bond pad 118 is formed by patterning and etching.
  • the wire-bond pad 118 is formed by patterning a mask and plating. Accordingly, no traces exist on or a the upper surface of the substrate core, and only the bond finger 118 is present.
  • the wire-bond pad 118 is depicted as a raised structure above the upper protective layer 112 .
  • the wire-bond pad 118 is a bond finger (hereinafter “bond finger 118 ”) that is at least flush with the upper protective layer 112 .
  • a via liner 120 is a metallic or otherwise electrically conductive material that provides an electrical path through the mounting substrate 100 .
  • Formation of the via 116 can be accomplished by various process flows and may have different shapes.
  • the bond finger 118 is first formed, and the via 116 is formed by laser drilling through the lower protective layer 114 , the substrate core 110 , and finally through the upper protective layer 112 to stop on the bond finger 118 .
  • forming the via is done by laser drilling that forming proceeds from the second surface 114 toward the first surface 112 .
  • laser drilling is done by drilling at a site that is later occupied by a bond finger 118 . Accordingly, the laser drilling is done first, and the placement of the bond finger 118 is done subsequently.
  • the shape of the via 116 is characteristic of a laser drilling process.
  • FIG. 2 is a side cross-section of the mounting substrate 100 in FIG. 1 after assembly with a die to form a package, according to an embodiment.
  • the via 116 is filled with an interconnect 122 .
  • the via 116 is not filled, as depicted in FIG. 1 , and the electrical path relies substantially upon the via liner 120 .
  • the via liner 120 is formed under chemical deposition.
  • a die 124 is depicted mounted upon the mounting substrate 100 at the upper protective layer 112 .
  • the die 124 includes an active surface 130 and a backside surface 132 . Electrical coupling of the die 124 to the via 116 is done between a die bond pad 126 , a bond wire 128 , and the bond finger 118 .
  • the die bond pad 126 is disposed upon the active surface 130 of the die 124 .
  • the die 124 is adhered to the mounting substrate 100 by a material such as an organic thermal adhesive or the like. The adhesive is disposed between the backside surface 132 of the die 124 and the upper protective layer 112 .
  • FIG. 2 also depicts electrical coupling of the die 124 to a larger substrate.
  • the die 124 is coupled to a bump 134 that in this embodiment, is at least partially disposed in the via 116 .
  • the bump 134 can be any electrical connection such as a solder ball, a pin from a pin-grid array, or others. According to this embodiment, the vertical profile of the entire package is lower due to the bump 134 being at least partially embedded in the mounting substrate 100 .
  • the larger substrate 136 can be a motherboard, a mezzanine board, an expansion card, or others. In one embodiment, the larger substrate 136 is a penultimate casing for a wireless handheld such as a wireless telephone.
  • FIG. 3 is a top plan of a package similar to the package depicted in FIG. 2 according to an embodiment.
  • the view of FIG. 2 can be taken along the line 2 - 2 .
  • the die 124 is depicted mounted upon the upper protective layer 112 .
  • the die bond pad 126 is coupled to the bond finger 118 through the bond wire 128 .
  • the plurality of bond fingers 118 is depicted as substantially the same size and pitch as the plurality of die bond pads 126 .
  • FIG. 4 is a top plan of a package according to an embodiment.
  • a die 424 is depicted mounted upon an upper protective layer 412 of a mounting substrate 400 .
  • a plurality of first bond fingers 418 is arrayed substantially parallel to an edge 401 of the mounting substrate 400 .
  • a plurality of second bond fingers 419 is also arrayed substantially parallel to the edge 401 of the mounting substrate 400 .
  • the plurality of second bond fingers 419 is arrayed at a distance from the edge 401 that is less than the distance of the plurality of first bond fingers 418 .
  • a given first bond finger 418 and a given second bond finger 419 are arrayed in a staggered configuration with respect to the edge 401 of the mounting substrate 400 .
  • the staggered configuration allows a larger bump (not pictured) to couple the die 424 to the outside world, without shorting into a contiguous bump.
  • FIG. 5 is a side cut-away of the package depicted in FIG. 4 according to an embodiment.
  • the substrate 400 includes a first via 416 and a second via 417 . As taken along the line 5 - 5 in FIG. 4 , the substrate 400 is cut away to reveal the staggered configuration of the first via 416 and the second via 417 .
  • the first via 416 is disposed directly below the first bond finger 418 .
  • the second via 417 is disposed directly below the second bond finger 419 . In one embodiment (not pictured), only one of the first via 416 and the second via 417 is disposed directly below their respective bond fingers.
  • electronic tuning of the package is done by making the first bond wire 428 the same length, or the like, as the second bond wire 429 .
  • the first bond finger 418 is closer to its respective die bond pad 426 than the second bond finger 419 to its respective die bond pad (not pictured), the lengths of the respective bond wires are tuned to achieve a similar signal delay during operation of the die 424 .
  • FIG. 6 is a side cross-section of a package according to an embodiment. In one embodiment, it is not always the case that a given bump can be or is desired to be lodged in the via with which it communicates.
  • FIG. 6 depicts a mounting substrate 600 that includes a substrate core 610 , an upper protective layer 612 , and a lower protective layer 614 .
  • a via 616 is depicted penetrating the substrate core 610 , the upper protective layer 612 , and the lower protective layer 614 .
  • a wire-bond pad 618 or bond finger 618 is depicted directly above the via 616 .
  • the bond finger 618 is depicted as a raised structure above the upper protective layer 612 . In one embodiment, the bond finger 618 is at least flush with the upper protective layer 612 .
  • a via liner 620 is a metallic or otherwise electrically conductive material that provides an electrical path through the mounting substrate 600 .
  • FIG. 6 also depicts a die 624 disposed upon the upper protective layer 612 . Additionally, a bump 634 is disposed below the mounting substrate 600 that is not directly below the via 616 . The bump 634 is coupled to the via 616 by a trace 633 . Consequently, the die 624 communicates to the bump 634 commencing with a die bond pad 626 , the bond wire 628 , the bond finger 618 , and the trace 633 .
  • the via 616 is filled with an interconnect (not pictured) such as the interconnect 122 depicted in FIG. 2 .
  • the via 616 is not filled, as depicted in FIG. 6 , and the electrical path relies substantially upon the via liner 620 . Electrical coupling of the die 624 to the via 616 is done between the die bond pad 626 , the bond wire 628 , and the bond finger 618 .
  • FIG. 7 is a top plan of a package similar to the package depicted in FIG. 6 according to an embodiment.
  • a die 724 is depicted mounted upon an upper protective layer 712 of a mounting substrate 700 .
  • a die bond pad 726 is coupled to a bond finger 718 through a bond wire 728 .
  • the plurality of bond fingers 718 is depicted as substantially the same size and pitch as the plurality of die bond pads 726 .
  • the bond fingers 718 are not depicted as directly over any given bump 734 , which are depicted in phantom lines. Accordingly, a trace (not pictured) such as the trace 633 depicted in FIG. 6 couples the bond finger 718 to a given bump 734 .
  • a uniform or substantially uniform ball-grid array such as the bumps 734 can be achieved, while maintaining the embodiment of having each bond finger directly over a via.
  • at least one bond finger is disposed directly over its respective via, but not all bond fingers in the package are thus disposed.
  • FIG. 8 is a top plan of a package according to an embodiment.
  • a mounting substrate 800 includes a first plurality of bond fingers 818 that are proximate a die 824 .
  • the die 824 includes, by way of non-limiting example, a plurality of die bond pads 826 . Coupling of the die at the bond pads 826 is done by bond wire, but the bond wire is not depicted for clarity of the layout of die bond pads 826 and bond fingers 818 and 819 . Tuning of the package can be done according to the embodiment depicted in FIG. 5 by varying the lengths of the bond wires 528 and 529 .
  • the first plurality of bond fingers 818 is coupled in this embodiment through respective vias that are directly below the first plurality of bond fingers 818 .
  • the respective vias (not pictured) are likewise coupled to a respective plurality of bumps 834 depicted in phantom lines.
  • the bumps 834 are directly below the vias.
  • the bumps 834 are at least partially embedded in the vias, similar to the depiction of the bump 134 in the via 116 in FIG. 2 .
  • FIG. 8 also depicts a second plurality of bond fingers 819 that are remote from the die 824 in relation to the first plurality of bond fingers 818 .
  • the second plurality of bond fingers 819 are coupled in this embodiment through respective vias (not pictured) that are directly below the second plurality of bond fingers 819 .
  • the respective vias are likewise coupled to a respective plurality of bumps 835 (depicted in phantom lines) that in one embodiment are not aligned and directly below the vias, similar to the depiction of the bump 634 near the via 616 in FIG. 6 .
  • a uniform-pitch or substantially uniform-pitch ball-grid array such as the bumps 834 and 835 can be achieved, while maintaining the embodiment of having each bond finger directly over a respective via.
  • at least one bond finger is disposed directly over its respective via, but not all bond fingers in the package are thus disposed.
  • FIG. 9 is a top plan of a package according to an embodiment.
  • a mounting substrate 900 includes a first plurality of bond fingers 918 that are proximate a die 924 .
  • the die 924 includes by way of non-limiting example, a plurality of die bond pads 926 . Coupling of the die 924 at the die bond pads 926 is done by bond wire, but the bond wire is not depicted for clarity of the layout of die bond pads 926 and bond fingers 918 and 919 . Tuning of the package can be done according to the embodiment depicted in FIG. 5 by varying the lengths of the bond wires 528 and 529 .
  • the first plurality of bond fingers 918 is coupled in this embodiment through respective vias that are directly below the first plurality of bond fingers 918 .
  • the respective vias (not pictured) are likewise coupled to a respective plurality of bumps 934 (depicted in phantom lines) that in this embodiment is directly below its respective via.
  • the bumps 934 are at least partially embedded in the vias, similar to the depiction of the bump 134 in the via 116 in FIG. 2 .
  • FIG. 9 also depicts a second plurality of bond fingers 919 that are remote from the die 924 in relation to the first plurality of bond fingers 918 .
  • the second plurality of bond fingers 919 is coupled in this embodiment through respective vias (not pictured) that are directly below the second plurality of bond fingers 919 .
  • the respective vias are likewise coupled to a respective plurality of bumps 935 (depicted in phantom lines) that in this embodiment is aligned directly below the vias, similar to the depiction of the bump 134 in the via 116 in FIG. 2 .
  • a uniform-pitch or substantially uniform-pitch ball-grid array BGA such as the bumps 934 and 935 can be achieved, while maintaining the embodiment of having each bond finger directly over a respective via, or at least one of them.
  • FIG. 10 is a top plan of a package according to an embodiment.
  • a die 1024 is depicted mounted upon an upper protective layer 1012 of a mounting substrate 1000 .
  • a plurality of first bond fingers 1018 is arrayed substantially parallel to an edge 1001 of the mounting substrate 1000 .
  • a plurality of second bond fingers 1019 is also arrayed substantially parallel to the edge 1001 of the mounting substrate 1000 .
  • the plurality of second bond fingers 1019 is arrayed at a distance from the edge 1001 that is less than the plurality of first bond fingers 1018 .
  • a given first bond finger 1018 and a given second bond finger 1019 are arrayed in a staggered configuration with respect to the edge 1001 of the mounting substrate 1000 .
  • the staggered configuration allows a larger bond finger to couple the die 1024 to the outside world.
  • FIG. 10 depicts the plurality of first and second bond fingers 1018 and 1019 as not necessarily directly disposed over any given bump 1034 or 1035 , which are depicted in phantom lines. Accordingly, a trace (not pictured) such as the trace 633 depicted in FIG. 6 couples a given bond finger 1018 to a given bump 1034 . According to this embodiment, a uniform-pitch or substantially uniform-pitch BGA such as the bumps 1034 and 1035 can be achieved, while maintaining the embodiment of having each bond finger directly over a via. In one embodiment, however, at least one bond finger is disposed directly over its respective via, but not all bond fingers in the package are thus disposed.
  • the number of bumps 1034 and 1035 is the same as the number die bond pads (not pictured), and the space below the die 1024 is taken up by some of the bumps 1137 .
  • FIG. 11 is a bottom plan of a package according to an embodiment.
  • a mounting substrate 1100 is depicted with a lower protective layer 1114 .
  • a via (not pictured) penetrates the mounting the substrate 1100 , and a bond finger (not pictured) is disposed directly above the via.
  • a BGA of bumps 1134 , 1135 , and 1137 is located at three distinct distances from a die 1124 (depicted in phantom lines).
  • the number of bumps 1134 , 1135 , and 1137 is the same as the number die bond pads (not pictured), and the space below the die 1124 is taken up by some of the bumps 1137 .
  • FIG. 12 is a bottom plan of a package according to an embodiment.
  • a mounting substrate 1200 is depicted with a lower protective layer 1214 .
  • a via (not pictured) penetrates the mounting the substrate 1200 , and a bond finger (not pictured) is disposed directly above the via.
  • a BGA of bumps 1234 , 1235 , and 1237 is located at three distinct distances from a die 1224 .
  • the number of bumps 1234 , 1235 , and 1237 is greater than the number of bumps die bond pads (not pictured) such that some of the bumps can act as dummy bumps to facilitate package integrity.
  • FIG. 13 is a side cross-section a package according to an embodiment.
  • a substrate core 1310 is laminated with an upper protective layer 1312 , and a lower protective layer 1314 .
  • a via 1316 is depicted penetrating the substrate core 1310 , the upper protective layer 1312 , and the lower protective layer 1314 .
  • a wire-bond pad 1318 is depicted directly above the via 1316 .
  • the wire-bond pad 1318 is depicted as a raised structure above the upper protective layer 1312 .
  • the wire-bond pad 1318 is a bond finger 1318 that is at least flush with the upper protective layer 1312 .
  • a via liner 1320 is a metallic or otherwise electrically conductive material that provides an electrical path through the substrate core 1310 .
  • a bond wire 1328 is depicted as having been bonded to a bond finger 1318 .
  • the metal of the bond wire 1328 is selected from aluminum or an aluminum alloy, gold or a gold alloy, silver or a silver alloy, doré, or platinum or a platinum alloy.
  • the bond finger 1318 includes a flash plating layer 1317 and a heavy plating layer 1319 .
  • the heavy plating layer 1319 is a material that resists alloying with bond wire 1328 .
  • One feature of an embodiment is the ability of the heavy plating layer 1319 to bond with bond wire 1328 , but not to alloy therewith.
  • a bond wire article may be rejected and reworked by pulling or cutting the bond wires and repeating the bond wire process flow.
  • the flash plating layer 1317 is a precious metal or precious metal alloy. In one embodiment, the flash plating layer 1317 is formed by a deposition process flow that is electroless plating. In one embodiment, the precious metal for the flash plating layer 1317 includes silver (Ag), gold (Au), platinum (Pt), and combinations thereof. In one embodiment, the flash plating layer 1317 is primarily gold. In one embodiment, the flash plating layer 1317 is primarily silver. In one embodiment, the precious metal for the flash plating layer 1317 includes nickel (Ni), palladium (Pd), platinum (Pt), and combinations thereof. In one embodiment, the flash plating layer 1317 is primarily platinum. In another embodiment, precious metal for the flash plating layer 1317 includes cobalt (Co), rhodium (Rh), iridium (Ir), and combinations thereof. In one embodiment, the flash plating layer 1317 is primarily iridium.
  • the heavy plating layer 1319 is formed of identical material to the flash plating layer 1317 . In one embodiment, the heavy plating layer 1319 is at least one of a more noble, or a softer (more ductile) metal than the flash plating layer 1317 . In one embodiment, the heavy plating layer 1319 is selected from gold, doré, platinum, and other compositions that are more noble and more ductile than the flash plating layer 1317 .
  • One embodiment includes a heavy plating layer 1319 that resists alloying with the bond wire 1328 during ordinary wire-bonding process flows.
  • an aluminum or aluminum alloy bond wire 1328 is attached to the heavy plating layer 1319 .
  • a gold or gold alloy bond wire 1328 is attached to the heavy plating layer 1319 .
  • a silver or silver alloy bond wire 1328 is attached to the heavy plating layer 1319 .
  • a doré bond wire 1328 is attached to the heavy plating layer 1319 .
  • a platinum or platinum alloy bond wire 1328 is attached to the heavy plating layer 1319 .
  • the formation of the heavy plating layer 1319 is carried out according to vapor deposition techniques, or by liquid plating techniques as set forth herein. In one embodiment, formation of the heavy plating layer 1319 is carried out by electroless plating by using a gold-cyanide electroless plating solution, and the Merrill-Crowe technique. In this embodiment, an atom-thick layer of zinc (Zn, not pictured) is pre-plated onto the flash plating layer 1317 by an electroless process that does not substantially cover the upper protective layer 1312 , and the gold-cyanide solution is contacted with the zinc which causes the reduction of the gold out of the gold-cyanide complex.
  • Zn atom-thick layer of zinc
  • a gold halide solution is Eh-pH manipulated according to the technique pioneered by Pourbaix.
  • the flash plating layer 1317 acts as an autocatalytic surface to assist the selective precipitation of the heavy plating layer 1319 .
  • the heavy plating layer 1319 is formed by a chemical deposition process that is carried out during which a organometallic gold vapor or a gold halide vapor that is metered, blanket deposited, and patterned with an etch. In another embodiment, the heavy plating layer 1319 is formed by a chemical deposition process that is carried out in which a gold target is impinged to form a blanket layer of gold that is subsequently patterned into the heavy plating layer 1319 .
  • FIG. 14 is a process flow diagram according to various embodiments.
  • the process 1400 includes forming a wire-bond pad directly above a via.
  • the process can commence by forming a wire-bond pad on a mounting substrate.
  • the wire-bond pad was formed over an existing via.
  • the process is completed at 1410 .
  • the path in the process flow is taken until 1410 .
  • a die can be coupled to the via and/or the bump.
  • the process can commence by forming a via in a mounting substrate. Formation of the via can be done by any acceptable method such as laser drilling or the like. At 1422 , the via is formed over an existing wire-bond pad. In one embodiment, laser drilling is done until the via stops on the wire-bond pad. In one embodiment, the process is completed at 1422 . In a method embodiment, the path in the process flow is taken until 1422 . At various stages of this method, a die can be coupled to the via and/or the bump.
  • the process continues by forming a bump in the via.
  • the structure depicted in FIG. 2 illustrates a bump 134 disposed in a via 116 .
  • the process is completed at 1430 .
  • the path in the process flow is taken until 1430 .
  • a die can be coupled to the via and/or the bump.
  • the process flow includes forming a trace from the via, on the underside of the substrate.
  • FIG. 6 illustrates a trace 633 that is formed upon the lower protective layer 614 , which is the underside of the substrate.
  • the process flow continues by coupling the trace to a bump.
  • the process is completed at 1442 .
  • the path in the process flow is taken until 1442 .
  • a die can be coupled to the via and/or the bump.
  • the process flow includes forming a bump below the via.
  • the bump does not necessarily need to be at a location that is directly below the via.
  • the bump can be directly below the via, it can be slightly offset from the center of the via as illustrated in some of the Figures, or it can be coupled with a trace.
  • the process is completed at 1450 .
  • the path in the process flow is taken until 1450 .
  • a die can be coupled to the via and/or the bump.
  • FIG. 15 is a depiction of a computing system according to an embodiment.
  • a computing system such as a computing system 1500 of FIG. 15 .
  • the computing system 1500 includes at least one processor (not pictured), which is enclosed in a microelectronic device package 1510 , a data storage system 1512 , at least one input device such as keyboard 1514 , and at least one output device such as monitor 1516 , for example.
  • the computing system 1500 includes a processor that processes data signals, and may include, for example, a microprocessor, available from Intel Corporation.
  • the computing system 1500 can include another user input device such as a mouse 1518 , for example.
  • a computing system 1500 embodying components in accordance with the claimed subject matter may include any system that utilizes a microelectronic device package, which may include, for example, a data storage device such as dynamic random access memory, polymer memory, flash memory, and phase-change memory.
  • the microelectronic device package can also include a die that contains a digital signal processor (DSP), a micro controller, an application specific integrated circuit (ASIC), or a microprocessor.
  • DSP digital signal processor
  • ASIC application specific integrated circuit
  • a die can be packaged with an embodiment of the via with a bond finger directly above the via, and placed in a portable device such as a wireless communicator or a hand-held device such as a personal data assistant and the like.
  • a die that can be packaged with an embodiment of the via with a bond finger directly above the via and placed in a vehicle such as an automobile, a locomotive, a watercraft, an aircraft, or a spacecraft.

Landscapes

  • Engineering & Computer Science (AREA)
  • Microelectronics & Electronic Packaging (AREA)
  • Physics & Mathematics (AREA)
  • Computer Hardware Design (AREA)
  • Power Engineering (AREA)
  • Condensed Matter Physics & Semiconductors (AREA)
  • General Physics & Mathematics (AREA)
  • Geometry (AREA)
  • Wire Bonding (AREA)

Abstract

A wire-bonding substrate is disclosed. The wire-bonding substrate includes a first wire-bond pad and a first via that is disposed directly below the first wire-bond pad in the in the wire-bonding substrate. A package is also disclosed that includes a die that is coupled to the first wire-bonding pad. The package can include a larger substrate that is coupled to the wire-bonding substrate through an electrical connection such as a solder ball. A process of forming the wire-bonding substrate is also disclosed. The process includes via formation to stop on the wire-bond pad. A method of assembling a microelectronic package is also disclosed that includes coupling the die to the wire-bond pad. A computing system is also disclosed that includes the wire-bonding substrate.

Description

  • This application is a divisional of U.S. patent application Ser. No. 10/612,281, filed on Jun. 30, 2003, which is incorporated herein by reference.
  • TECHNICAL FIELD
  • Disclosed embodiments relate to a wire-bond technology for a substrate. More particularly, disclosed embodiments relate to a bond finger that is aligned with a via in the substrate.
  • BACKGROUND INFORMATION
  • A wire-bonding package usually requires significant routing of traces within a printed circuit board (PCB). Where the wire bond attaches to the PCB, a bond finger usually leads under a protective film to a location remote from the wire bond, where it can pass into and through the PCB for further electrical communication. The advent of wireless technologies has led to a push to miniaturize packaged integrated circuits such that conventional wire bonding has become a hindrance with the push to miniaturize. Additionally, various traces on the surface of the PCB that are routed to locations remote from the wire bond can result in significant cross-talk that diminishes the performance of the packaged integrated circuit.
  • BRIEF DESCRIPTION OF THE DRAWINGS
  • In order to understand the manner in which embodiments are obtained, a more particular description of various embodiments briefly described above are rendered by reference to the appended drawings. These drawings depict only typical embodiments that are not necessarily drawn to scale and are not therefore to be considered to be limiting of its scope. Some embodiments will be described and explained with additional specificity and detail through the use of the accompanying drawings in which:
  • FIG. 1 is a side cross-section of a mounting substrate according to an embodiment;
  • FIG. 2 is a side cross-section of the mounting substrate in FIG. 1 after assembly with a die to form a package, according to an embodiment;
  • FIG. 3 is a top plan of a package similar to the package depicted in FIG. 2 according to an embodiment;
  • FIG. 4 is a top plan of a package according to an embodiment;
  • FIG. 5 is a side cut-away of the package depicted in FIG. 4 according to an embodiment;
  • FIG. 6 is a side cross-section of a package according to an embodiment;
  • FIG. 7 is a top plan of a package similar to the package depicted in FIG. 6 according to an embodiment;
  • FIG. 8 is a top plan of a package according to an embodiment;
  • FIG. 9 is a top plan of a package according to an embodiment;
  • FIG. 10 is a top plan of a package according to an embodiment;
  • FIG. 11 is a bottom plan of a package according to an embodiment;
  • FIG. 12 is a bottom plan of a package according to an embodiment;
  • FIG. 13 is a side cross-section detail from a package according to an embodiment;
  • FIG. 14 is a process flow diagram according to various embodiments; and
  • FIG. 15 is a depiction of a computing system according to an embodiment.
  • DETAILED DESCRIPTION
  • The following description includes terms, such as upper, lower, first, second, etc. that are used for descriptive purposes only and are not to be construed as limiting. The embodiments of a device or article described herein can be manufactured, used, or shipped in a number of positions and orientations. The terms “die” and “processor” generally refer to the physical object that is the basic workpiece that is transformed by various process operations into the desired integrated circuit device. A board is typically a resin-impregnated fiberglass structure that acts as a mounting substrate for the die. A die is usually singulated from a wafer, and wafers may be made of semiconducting, non-semiconducting, or combinations of semiconducting and non-semiconducting materials.
  • Reference is made to the drawings wherein like structures are provided with like reference designations. In order to show the structure and process embodiments most clearly, the drawings included herein are diagrammatic representations of embodiments. Thus, the actual appearance of the fabricated structures, for example in a photomicrograph, may appear different while still incorporating the essential structures of embodiments. Moreover, the drawings show only the structures necessary to understand the embodiments. Additional structures known in the art have not been included to maintain the clarity of the drawings.
  • FIG. 1 is a side cross-section of a mounting substrate 100 according to an embodiment. The mounting substrate 100 includes a substrate core 110, an upper protective layer 112, and a lower protective layer 114. In one embodiment, the upper protective layer 112 is referred to as a first surface, and the lower protective layer 114 is referred to as a second surface. A via 116 is depicted penetrating the substrate core 110, the upper protective layer 112, and the lower protective layer 114. A wire-bond pad 118 is depicted directly above the via 116. In one embodiment, the wire-bond pad 118 is formed by patterning and etching. In one embodiment, the wire-bond pad 118 is formed by patterning a mask and plating. Accordingly, no traces exist on or a the upper surface of the substrate core, and only the bond finger 118 is present.
  • The wire-bond pad 118 is depicted as a raised structure above the upper protective layer 112. In one embodiment, the wire-bond pad 118 is a bond finger (hereinafter “bond finger 118”) that is at least flush with the upper protective layer 112. In one embodiment, a via liner 120 is a metallic or otherwise electrically conductive material that provides an electrical path through the mounting substrate 100.
  • Formation of the via 116 can be accomplished by various process flows and may have different shapes. In one embodiment, the bond finger 118 is first formed, and the via 116 is formed by laser drilling through the lower protective layer 114, the substrate core 110, and finally through the upper protective layer 112 to stop on the bond finger 118. In other words, forming the via is done by laser drilling that forming proceeds from the second surface 114 toward the first surface 112. In another embodiment, laser drilling is done by drilling at a site that is later occupied by a bond finger 118. Accordingly, the laser drilling is done first, and the placement of the bond finger 118 is done subsequently. In an embodiment, the shape of the via 116 is characteristic of a laser drilling process.
  • FIG. 2 is a side cross-section of the mounting substrate 100 in FIG. 1 after assembly with a die to form a package, according to an embodiment. In one embodiment, the via 116 is filled with an interconnect 122. In one embodiment, the via 116 is not filled, as depicted in FIG. 1, and the electrical path relies substantially upon the via liner 120. In one embodiment, the via liner 120 is formed under chemical deposition.
  • A die 124 is depicted mounted upon the mounting substrate 100 at the upper protective layer 112. The die 124 includes an active surface 130 and a backside surface 132. Electrical coupling of the die 124 to the via 116 is done between a die bond pad 126, a bond wire 128, and the bond finger 118. The die bond pad 126 is disposed upon the active surface 130 of the die 124. Although not depicted, the die 124 is adhered to the mounting substrate 100 by a material such as an organic thermal adhesive or the like. The adhesive is disposed between the backside surface 132 of the die 124 and the upper protective layer 112.
  • FIG. 2 also depicts electrical coupling of the die 124 to a larger substrate. The die 124 is coupled to a bump 134 that in this embodiment, is at least partially disposed in the via 116. The bump 134 can be any electrical connection such as a solder ball, a pin from a pin-grid array, or others. According to this embodiment, the vertical profile of the entire package is lower due to the bump 134 being at least partially embedded in the mounting substrate 100. The larger substrate 136 can be a motherboard, a mezzanine board, an expansion card, or others. In one embodiment, the larger substrate 136 is a penultimate casing for a wireless handheld such as a wireless telephone.
  • FIG. 3 is a top plan of a package similar to the package depicted in FIG. 2 according to an embodiment. The view of FIG. 2 can be taken along the line 2-2. The die 124 is depicted mounted upon the upper protective layer 112. The die bond pad 126 is coupled to the bond finger 118 through the bond wire 128. In this embodiment, the plurality of bond fingers 118 is depicted as substantially the same size and pitch as the plurality of die bond pads 126.
  • FIG. 4 is a top plan of a package according to an embodiment. A die 424 is depicted mounted upon an upper protective layer 412 of a mounting substrate 400. A plurality of first bond fingers 418 is arrayed substantially parallel to an edge 401 of the mounting substrate 400. A plurality of second bond fingers 419 is also arrayed substantially parallel to the edge 401 of the mounting substrate 400. The plurality of second bond fingers 419, however, is arrayed at a distance from the edge 401 that is less than the distance of the plurality of first bond fingers 418. In other words, a given first bond finger 418 and a given second bond finger 419 are arrayed in a staggered configuration with respect to the edge 401 of the mounting substrate 400. In this embodiment, the staggered configuration allows a larger bump (not pictured) to couple the die 424 to the outside world, without shorting into a contiguous bump.
  • FIG. 5 is a side cut-away of the package depicted in FIG. 4 according to an embodiment. The substrate 400 includes a first via 416 and a second via 417. As taken along the line 5-5 in FIG. 4, the substrate 400 is cut away to reveal the staggered configuration of the first via 416 and the second via 417. The first via 416 is disposed directly below the first bond finger 418. Similarly, the second via 417 is disposed directly below the second bond finger 419. In one embodiment (not pictured), only one of the first via 416 and the second via 417 is disposed directly below their respective bond fingers.
  • In one embodiment, electronic tuning of the package is done by making the first bond wire 428 the same length, or the like, as the second bond wire 429. Although the first bond finger 418 is closer to its respective die bond pad 426 than the second bond finger 419 to its respective die bond pad (not pictured), the lengths of the respective bond wires are tuned to achieve a similar signal delay during operation of the die 424.
  • FIG. 6 is a side cross-section of a package according to an embodiment. In one embodiment, it is not always the case that a given bump can be or is desired to be lodged in the via with which it communicates. FIG. 6 depicts a mounting substrate 600 that includes a substrate core 610, an upper protective layer 612, and a lower protective layer 614. A via 616 is depicted penetrating the substrate core 610, the upper protective layer 612, and the lower protective layer 614. A wire-bond pad 618 or bond finger 618 is depicted directly above the via 616. The bond finger 618 is depicted as a raised structure above the upper protective layer 612. In one embodiment, the bond finger 618 is at least flush with the upper protective layer 612. In one embodiment, a via liner 620 is a metallic or otherwise electrically conductive material that provides an electrical path through the mounting substrate 600.
  • FIG. 6 also depicts a die 624 disposed upon the upper protective layer 612. Additionally, a bump 634 is disposed below the mounting substrate 600 that is not directly below the via 616. The bump 634 is coupled to the via 616 by a trace 633. Consequently, the die 624 communicates to the bump 634 commencing with a die bond pad 626, the bond wire 628, the bond finger 618, and the trace 633.
  • In one embodiment, the via 616 is filled with an interconnect (not pictured) such as the interconnect 122 depicted in FIG. 2. In one embodiment, the via 616 is not filled, as depicted in FIG. 6, and the electrical path relies substantially upon the via liner 620. Electrical coupling of the die 624 to the via 616 is done between the die bond pad 626, the bond wire 628, and the bond finger 618.
  • FIG. 7 is a top plan of a package similar to the package depicted in FIG. 6 according to an embodiment. A die 724 is depicted mounted upon an upper protective layer 712 of a mounting substrate 700. A die bond pad 726 is coupled to a bond finger 718 through a bond wire 728. In this embodiment, the plurality of bond fingers 718 is depicted as substantially the same size and pitch as the plurality of die bond pads 726. The bond fingers 718, however, are not depicted as directly over any given bump 734, which are depicted in phantom lines. Accordingly, a trace (not pictured) such as the trace 633 depicted in FIG. 6 couples the bond finger 718 to a given bump 734. According to this embodiment, a uniform or substantially uniform ball-grid array (BGA) such as the bumps 734 can be achieved, while maintaining the embodiment of having each bond finger directly over a via. In one embodiment, however, at least one bond finger is disposed directly over its respective via, but not all bond fingers in the package are thus disposed.
  • FIG. 8 is a top plan of a package according to an embodiment. In FIG. 8, a mounting substrate 800 includes a first plurality of bond fingers 818 that are proximate a die 824. The die 824 includes, by way of non-limiting example, a plurality of die bond pads 826. Coupling of the die at the bond pads 826 is done by bond wire, but the bond wire is not depicted for clarity of the layout of die bond pads 826 and bond fingers 818 and 819. Tuning of the package can be done according to the embodiment depicted in FIG. 5 by varying the lengths of the bond wires 528 and 529.
  • The first plurality of bond fingers 818 is coupled in this embodiment through respective vias that are directly below the first plurality of bond fingers 818. The respective vias (not pictured) are likewise coupled to a respective plurality of bumps 834 depicted in phantom lines. The bumps 834 are directly below the vias. In one embodiment, the bumps 834 are at least partially embedded in the vias, similar to the depiction of the bump 134 in the via 116 in FIG. 2.
  • FIG. 8 also depicts a second plurality of bond fingers 819 that are remote from the die 824 in relation to the first plurality of bond fingers 818. The second plurality of bond fingers 819 are coupled in this embodiment through respective vias (not pictured) that are directly below the second plurality of bond fingers 819. The respective vias are likewise coupled to a respective plurality of bumps 835 (depicted in phantom lines) that in one embodiment are not aligned and directly below the vias, similar to the depiction of the bump 634 near the via 616 in FIG. 6.
  • According to this embodiment, a uniform-pitch or substantially uniform-pitch ball-grid array (BGA) such as the bumps 834 and 835 can be achieved, while maintaining the embodiment of having each bond finger directly over a respective via. In one embodiment, however, at least one bond finger is disposed directly over its respective via, but not all bond fingers in the package are thus disposed.
  • FIG. 9 is a top plan of a package according to an embodiment. In FIG. 9, a mounting substrate 900 includes a first plurality of bond fingers 918 that are proximate a die 924. The die 924 includes by way of non-limiting example, a plurality of die bond pads 926. Coupling of the die 924 at the die bond pads 926 is done by bond wire, but the bond wire is not depicted for clarity of the layout of die bond pads 926 and bond fingers 918 and 919. Tuning of the package can be done according to the embodiment depicted in FIG. 5 by varying the lengths of the bond wires 528 and 529.
  • The first plurality of bond fingers 918 is coupled in this embodiment through respective vias that are directly below the first plurality of bond fingers 918. The respective vias (not pictured) are likewise coupled to a respective plurality of bumps 934 (depicted in phantom lines) that in this embodiment is directly below its respective via. In one embodiment, the bumps 934 are at least partially embedded in the vias, similar to the depiction of the bump 134 in the via 116 in FIG. 2.
  • FIG. 9 also depicts a second plurality of bond fingers 919 that are remote from the die 924 in relation to the first plurality of bond fingers 918. The second plurality of bond fingers 919 is coupled in this embodiment through respective vias (not pictured) that are directly below the second plurality of bond fingers 919. The respective vias are likewise coupled to a respective plurality of bumps 935 (depicted in phantom lines) that in this embodiment is aligned directly below the vias, similar to the depiction of the bump 134 in the via 116 in FIG. 2.
  • According to this embodiment, a uniform-pitch or substantially uniform-pitch ball-grid array BGA such as the bumps 934 and 935 can be achieved, while maintaining the embodiment of having each bond finger directly over a respective via, or at least one of them.
  • FIG. 10 is a top plan of a package according to an embodiment. A die 1024 is depicted mounted upon an upper protective layer 1012 of a mounting substrate 1000. A plurality of first bond fingers 1018 is arrayed substantially parallel to an edge 1001 of the mounting substrate 1000. A plurality of second bond fingers 1019 is also arrayed substantially parallel to the edge 1001 of the mounting substrate 1000. The plurality of second bond fingers 1019, however, is arrayed at a distance from the edge 1001 that is less than the plurality of first bond fingers 1018. In other words, a given first bond finger 1018 and a given second bond finger 1019 are arrayed in a staggered configuration with respect to the edge 1001 of the mounting substrate 1000. In this embodiment, the staggered configuration allows a larger bond finger to couple the die 1024 to the outside world.
  • FIG. 10 depicts the plurality of first and second bond fingers 1018 and 1019 as not necessarily directly disposed over any given bump 1034 or 1035, which are depicted in phantom lines. Accordingly, a trace (not pictured) such as the trace 633 depicted in FIG. 6 couples a given bond finger 1018 to a given bump 1034. According to this embodiment, a uniform-pitch or substantially uniform-pitch BGA such as the bumps 1034 and 1035 can be achieved, while maintaining the embodiment of having each bond finger directly over a via. In one embodiment, however, at least one bond finger is disposed directly over its respective via, but not all bond fingers in the package are thus disposed.
  • In this embodiment, the number of bumps 1034 and 1035 is the same as the number die bond pads (not pictured), and the space below the die 1024 is taken up by some of the bumps 1137.
  • FIG. 11 is a bottom plan of a package according to an embodiment. A mounting substrate 1100 is depicted with a lower protective layer 1114. As in the embodiments depicted in this disclosure, a via (not pictured) penetrates the mounting the substrate 1100, and a bond finger (not pictured) is disposed directly above the via. A BGA of bumps 1134, 1135, and 1137 is located at three distinct distances from a die 1124 (depicted in phantom lines). In this embodiment, the number of bumps 1134, 1135, and 1137, is the same as the number die bond pads (not pictured), and the space below the die 1124 is taken up by some of the bumps 1137.
  • FIG. 12 is a bottom plan of a package according to an embodiment. A mounting substrate 1200 is depicted with a lower protective layer 1214. As in the embodiments depicted in this disclosure, a via (not pictured) penetrates the mounting the substrate 1200, and a bond finger (not pictured) is disposed directly above the via. A BGA of bumps 1234, 1235, and 1237 is located at three distinct distances from a die 1224. In this embodiment, the number of bumps 1234, 1235, and 1237 is greater than the number of bumps die bond pads (not pictured) such that some of the bumps can act as dummy bumps to facilitate package integrity.
  • FIG. 13 is a side cross-section a package according to an embodiment. A substrate core 1310 is laminated with an upper protective layer 1312, and a lower protective layer 1314. A via 1316 is depicted penetrating the substrate core 1310, the upper protective layer 1312, and the lower protective layer 1314. A wire-bond pad 1318 is depicted directly above the via 1316. The wire-bond pad 1318 is depicted as a raised structure above the upper protective layer 1312. In one embodiment, the wire-bond pad 1318 is a bond finger 1318 that is at least flush with the upper protective layer 1312. In one embodiment, a via liner 1320 is a metallic or otherwise electrically conductive material that provides an electrical path through the substrate core 1310.
  • A bond wire 1328 is depicted as having been bonded to a bond finger 1318. The metal of the bond wire 1328 is selected from aluminum or an aluminum alloy, gold or a gold alloy, silver or a silver alloy, doré, or platinum or a platinum alloy. The bond finger 1318 includes a flash plating layer 1317 and a heavy plating layer 1319. In one embodiment, the heavy plating layer 1319 is a material that resists alloying with bond wire 1328.
  • One feature of an embodiment is the ability of the heavy plating layer 1319 to bond with bond wire 1328, but not to alloy therewith. In some applications, a bond wire article may be rejected and reworked by pulling or cutting the bond wires and repeating the bond wire process flow.
  • In one embodiment, the flash plating layer 1317 is a precious metal or precious metal alloy. In one embodiment, the flash plating layer 1317 is formed by a deposition process flow that is electroless plating. In one embodiment, the precious metal for the flash plating layer 1317 includes silver (Ag), gold (Au), platinum (Pt), and combinations thereof. In one embodiment, the flash plating layer 1317 is primarily gold. In one embodiment, the flash plating layer 1317 is primarily silver. In one embodiment, the precious metal for the flash plating layer 1317 includes nickel (Ni), palladium (Pd), platinum (Pt), and combinations thereof. In one embodiment, the flash plating layer 1317 is primarily platinum. In another embodiment, precious metal for the flash plating layer 1317 includes cobalt (Co), rhodium (Rh), iridium (Ir), and combinations thereof. In one embodiment, the flash plating layer 1317 is primarily iridium.
  • In one embodiment, the heavy plating layer 1319 is formed of identical material to the flash plating layer 1317. In one embodiment, the heavy plating layer 1319 is at least one of a more noble, or a softer (more ductile) metal than the flash plating layer 1317. In one embodiment, the heavy plating layer 1319 is selected from gold, doré, platinum, and other compositions that are more noble and more ductile than the flash plating layer 1317.
  • One embodiment includes a heavy plating layer 1319 that resists alloying with the bond wire 1328 during ordinary wire-bonding process flows. In one embodiment, an aluminum or aluminum alloy bond wire 1328 is attached to the heavy plating layer 1319. In one embodiment, a gold or gold alloy bond wire 1328 is attached to the heavy plating layer 1319. In one embodiment, a silver or silver alloy bond wire 1328 is attached to the heavy plating layer 1319. In one embodiment, a doré bond wire 1328 is attached to the heavy plating layer 1319. In one embodiment, a platinum or platinum alloy bond wire 1328 is attached to the heavy plating layer 1319.
  • In one embodiment, the formation of the heavy plating layer 1319 is carried out according to vapor deposition techniques, or by liquid plating techniques as set forth herein. In one embodiment, formation of the heavy plating layer 1319 is carried out by electroless plating by using a gold-cyanide electroless plating solution, and the Merrill-Crowe technique. In this embodiment, an atom-thick layer of zinc (Zn, not pictured) is pre-plated onto the flash plating layer 1317 by an electroless process that does not substantially cover the upper protective layer 1312, and the gold-cyanide solution is contacted with the zinc which causes the reduction of the gold out of the gold-cyanide complex.
  • In another electroless plating embodiment, a gold halide solution is Eh-pH manipulated according to the technique pioneered by Pourbaix. In one embodiment, the flash plating layer 1317 acts as an autocatalytic surface to assist the selective precipitation of the heavy plating layer 1319.
  • In another embodiment, the heavy plating layer 1319 is formed by a chemical deposition process that is carried out during which a organometallic gold vapor or a gold halide vapor that is metered, blanket deposited, and patterned with an etch. In another embodiment, the heavy plating layer 1319 is formed by a chemical deposition process that is carried out in which a gold target is impinged to form a blanket layer of gold that is subsequently patterned into the heavy plating layer 1319.
  • FIG. 14 is a process flow diagram according to various embodiments. The process 1400 includes forming a wire-bond pad directly above a via.
  • At 1410, the process can commence by forming a wire-bond pad on a mounting substrate. At 1412, the wire-bond pad was formed over an existing via. In one embodiment, the process is completed at 1410. In a method embodiment, the path in the process flow is taken until 1410. At various stages of this method, a die can be coupled to the via and/or the bump.
  • At 1420, the process can commence by forming a via in a mounting substrate. Formation of the via can be done by any acceptable method such as laser drilling or the like. At 1422, the via is formed over an existing wire-bond pad. In one embodiment, laser drilling is done until the via stops on the wire-bond pad. In one embodiment, the process is completed at 1422. In a method embodiment, the path in the process flow is taken until 1422. At various stages of this method, a die can be coupled to the via and/or the bump.
  • At 1430, the process continues by forming a bump in the via. By way of non-limiting example, the structure depicted in FIG. 2 illustrates a bump 134 disposed in a via 116. In one embodiment, the process is completed at 1430. In a method embodiment, the path in the process flow is taken until 1430. At various stages of this method, a die can be coupled to the via and/or the bump.
  • At 1440, the process flow includes forming a trace from the via, on the underside of the substrate. According to a non-limiting example, FIG. 6 illustrates a trace 633 that is formed upon the lower protective layer 614, which is the underside of the substrate. At 1442, the process flow continues by coupling the trace to a bump. In one embodiment, the process is completed at 1442. In a method embodiment, the path in the process flow is taken until 1442. At various stages of this method, a die can be coupled to the via and/or the bump.
  • At 1450 the process flow includes forming a bump below the via. In this embodiment, the bump does not necessarily need to be at a location that is directly below the via. In other words, the bump can be directly below the via, it can be slightly offset from the center of the via as illustrated in some of the Figures, or it can be coupled with a trace. In one embodiment, the process is completed at 1450. In a method embodiment, the path in the process flow is taken until 1450. At various stages of this method, a die can be coupled to the via and/or the bump.
  • FIG. 15 is a depiction of a computing system according to an embodiment. One or more of the foregoing embodiments of a via with a bond finger directly above the via may be utilized in a computing system, such as a computing system 1500 of FIG. 15. The computing system 1500 includes at least one processor (not pictured), which is enclosed in a microelectronic device package 1510, a data storage system 1512, at least one input device such as keyboard 1514, and at least one output device such as monitor 1516, for example. The computing system 1500 includes a processor that processes data signals, and may include, for example, a microprocessor, available from Intel Corporation. In addition to the keyboard 1514, the computing system 1500 can include another user input device such as a mouse 1518, for example.
  • For purposes of this disclosure, a computing system 1500 embodying components in accordance with the claimed subject matter may include any system that utilizes a microelectronic device package, which may include, for example, a data storage device such as dynamic random access memory, polymer memory, flash memory, and phase-change memory. The microelectronic device package can also include a die that contains a digital signal processor (DSP), a micro controller, an application specific integrated circuit (ASIC), or a microprocessor.
  • Embodiments set forth in this disclosure can be applied to devices and apparatuses other than a traditional computer. For example, a die can be packaged with an embodiment of the via with a bond finger directly above the via, and placed in a portable device such as a wireless communicator or a hand-held device such as a personal data assistant and the like. Another example is a die that can be packaged with an embodiment of the via with a bond finger directly above the via and placed in a vehicle such as an automobile, a locomotive, a watercraft, an aircraft, or a spacecraft.
  • The Abstract is provided to comply with 37 C.F.R. § 1.72(b) requiring an Abstract that will allow the reader to quickly ascertain the nature and gist of the technical disclosure. It is submitted with the understanding that it will not be used to interpret or limit the scope or meaning of the claims.
  • In the foregoing Detailed Description, various features are grouped together in a single embodiment for the purpose of streamlining the disclosure. This method of disclosure is not to be interpreted as reflecting an intention that the claimed embodiments of the invention require more features than are expressly recited in each claim. Rather, as the following claims reflect, inventive subject matter lies in less than all features of a single disclosed embodiment. Thus the following claims are hereby incorporated into the Detailed Description of Embodiments of the Invention, with each claim standing on its own as a separate preferred embodiment.
  • It will be readily understood to those skilled in the art that various other changes in the details, material, and arrangements of the parts and method stages which have been described and illustrated in order to explain the nature of this invention may be made without departing from the principles and scope of the invention as expressed in the subjoined claims.

Claims (22)

1. An article comprising:
a wire-bonding mounting substrate including an upper protective layer and a lower protective layer;
a first wire-bond pad disposed upon the upper protective layer;
a first via in the wire-bonding mounting substrate, wherein the first via is in electrical contact with the first wire-bond pad, wherein the first via includes a liner that is electrically conductive, wherein the first via penetrates the upper protective layer and the lower protective layer, and wherein the first via is disposed symmetrically and directly below the first wire-bond pad; and
an interconnect filling the via.
2. The article of claim 1, wherein the wire-bonding mounting substrate includes a first edge, the article further including:
a second wire-bond pad disposed upon the first surface;
a second via in the wire-bonding mounting substrate, wherein the second via is in electrical contact with the second wire-bond pad, and wherein the second via is disposed directly below the second wire-bond pad; and
wherein the first via and the second via are staggered with respect to the first edge of the wire-bonding mounting substrate.
3. The article of claim 1, wherein the via includes a liner that is electrically conductive.
4. The article of claim 1, further including:
an interconnect filling the via.
5. The article of claim 1, wherein the via includes a liner, further including:
an interconnect filling the via.
6. The article of claim 1, wherein the wire-bond pad includes a first layer and a second layer, wherein at least one of the first layer and the second layer is selected from a precious metal, a precious metal alloy, silver, gold, platinum, nickel, palladium, platinum, cobalt, rhodium, iridium, and combinations thereof.
7. The article of claim 1, wherein the wire-bond pad includes a first layer and a second layer, and wherein the second layer is one of identical material to the first layer, or at least one of a more noble, or a softer metal than the first layer.
8. A package comprising:
a wire-bonding mounting substrate including an upper protective layer and a lower protective layer;
a first wire-bond pad disposed upon the upper protective layer;
a first via in the wire-bonding mounting substrate, wherein the first via is in electrical contact with the first wire-bond pad, wherein the first via includes a liner that is electrically conductive, wherein the first via penetrates the upper protective layer and the lower protective layer, and wherein the first via is disposed symmetrically and directly below the first wire-bond pad;
an interconnect filling the first via;
a die disposed above the upper protective layer; and
a first wire bond that couples the die to the first wire-bond pad.
9. The package of claim 8, further including:
a second wire-bond pad disposed upon the first surface;
a second via in the wire-bonding mounting substrate, wherein the second via is in electrical contact with the second wire-bond pad, and wherein the second via is disposed directly below the second wire-bond pad.
10. The package of claim 8 further including:
a second wire-bond pad disposed upon the first surface;
a second via in the wire-bonding mounting substrate, wherein the second via is in electrical contact with the second wire-bond pad, and wherein the second via is disposed directly below the second wire-bond pad;
a second bond wire that couples the die to the second wire-bond pad; and
wherein the respective lengths of the first bond wire and the second bond wire are adjusted so as to tune the package.
11. The package of claim 8, further including:
a first bump coupled to the first via.
12. The package of claim 8, further including:
a first bump coupled to the first via; and
a first trace that makes an electrical contact to the first bump.
13. The package of claim 8, further including:
a first bump coupled to the first via; and
a larger substrate coupled to the first bump.
14. The package of claim 8, wherein the first wire-bond pad is part of a plurality of wire-bond pads, and wherein each wire-bond pad is directly above a corresponding via from a plurality of vias.
15. The package of claim 8, wherein the first wire-bond pad is part of a plurality of wire-bond pads, wherein each wire-bond pad is directly above a corresponding via from a plurality of vias, and wherein each via is coupled to a bump.
16. The package of claim 8, wherein the first wire-bond pad is part of a plurality of wire-bond pads, wherein each wire-bond pad is directly above a corresponding via from a plurality of vias, wherein each via is coupled to a bump, and wherein each bump is directly below a corresponding via.
17. A computing system comprising:
a wire-bonding mounting substrate including an upper protective layer and a lower protective layer;
a first wire-bond pad disposed upon the upper protective layer;
a first via in the wire-bonding mounting substrate, wherein the first via is in electrical contact with the first wire-bond pad, wherein the first via includes a liner that is electrically conductive, wherein the first via penetrates the upper protective layer and the lower protective layer, and wherein the first via is disposed symmetrically and directly below the first wire-bond pad;
a die disposed on the upper protective layer; and
dynamic random-access memory coupled to the die.
18. The computing system of claim 17, wherein the computing system is disposed in one of a computer, a wireless communicator, a hand-held device, an automobile, a locomotive, an aircraft, a watercraft, and a spacecraft.
19. The computing system of claim 17, wherein the die is selected from a data storage device, a digital signal processor, a micro controller, an application specific integrated circuit, and a microprocessor.
20. A wire-bonding mounting substrate comprising:
an upper protective layer and a lower protective layer;
a first wire-bond pad disposed upon the upper protective layer; and
a first via in the wire-bonding mounting substrate, wherein the first via penetrates the upper protective layer and the lower protective layer, wherein the first via is in electrical contact with the first wire-bond pad, wherein the first via has a shape characteristic of formation from the lower protective layer and proceeding toward the upper protective layer, and wherein the first via is disposed symmetrically and directly below the first wire-bond pad.
21. The wire-bonding mounting substrate of claim 20, further wherein the first via includes a liner that is electrically conductive.
22. The wire-bonding mounting substrate of claim 20, further wherein the first via includes an interconnect filling the via.
US11/866,239 2003-06-30 2007-10-02 Bond finger on via substrate, process of making same, package made thereby, and method of assembling same Abandoned US20080023820A1 (en)

Priority Applications (1)

Application Number Priority Date Filing Date Title
US11/866,239 US20080023820A1 (en) 2003-06-30 2007-10-02 Bond finger on via substrate, process of making same, package made thereby, and method of assembling same

Applications Claiming Priority (2)

Application Number Priority Date Filing Date Title
US10/612,281 US7302756B2 (en) 2003-06-30 2003-06-30 Bond finger on via substrate, process of making same, package made thereby, and method of assembling same
US11/866,239 US20080023820A1 (en) 2003-06-30 2007-10-02 Bond finger on via substrate, process of making same, package made thereby, and method of assembling same

Related Parent Applications (1)

Application Number Title Priority Date Filing Date
US10/612,281 Division US7302756B2 (en) 2003-06-30 2003-06-30 Bond finger on via substrate, process of making same, package made thereby, and method of assembling same

Publications (1)

Publication Number Publication Date
US20080023820A1 true US20080023820A1 (en) 2008-01-31

Family

ID=33541390

Family Applications (2)

Application Number Title Priority Date Filing Date
US10/612,281 Expired - Lifetime US7302756B2 (en) 2003-06-30 2003-06-30 Bond finger on via substrate, process of making same, package made thereby, and method of assembling same
US11/866,239 Abandoned US20080023820A1 (en) 2003-06-30 2007-10-02 Bond finger on via substrate, process of making same, package made thereby, and method of assembling same

Family Applications Before (1)

Application Number Title Priority Date Filing Date
US10/612,281 Expired - Lifetime US7302756B2 (en) 2003-06-30 2003-06-30 Bond finger on via substrate, process of making same, package made thereby, and method of assembling same

Country Status (1)

Country Link
US (2) US7302756B2 (en)

Cited By (2)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
WO2013109308A2 (en) * 2011-07-14 2013-07-25 Texas Instruments Incorporated Structure for high-speed signal integrity in semiconductor package with single-metal-layer substrate
US20160160867A1 (en) * 2013-03-15 2016-06-09 Embry-Riddle Aeronautical University, Inc. Electrically coupled counter-rotation for gas turbine compressors

Families Citing this family (8)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US7302756B2 (en) * 2003-06-30 2007-12-04 Intel Corporation Bond finger on via substrate, process of making same, package made thereby, and method of assembling same
US7074705B2 (en) * 2004-02-25 2006-07-11 Agere Systems Inc. Methods and apparatus for integrated circuit ball bonding with substantially perpendicular wire bond profiles
DE102005062344B4 (en) * 2005-12-23 2010-08-19 Infineon Technologies Ag Semiconductor component for high-frequency applications and method for producing such a semiconductor component
KR20080001388A (en) * 2006-06-29 2008-01-03 주식회사 하이닉스반도체 Semiconductor package
US8021931B2 (en) * 2006-12-11 2011-09-20 Stats Chippac, Inc. Direct via wire bonding and method of assembling the same
US7550828B2 (en) * 2007-01-03 2009-06-23 Stats Chippac, Inc. Leadframe package for MEMS microphone assembly
US20080191367A1 (en) * 2007-02-08 2008-08-14 Stats Chippac, Ltd. Semiconductor package wire bonding
US9000579B2 (en) * 2007-03-30 2015-04-07 Stats Chippac Ltd. Integrated circuit package system with bonding in via

Citations (11)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US5936844A (en) * 1998-03-31 1999-08-10 Emc Corporation Memory system printed circuit board
US6084295A (en) * 1997-09-08 2000-07-04 Shinko Electric Industries Co., Ltd. Semiconductor device and circuit board used therein
US6252178B1 (en) * 1999-08-12 2001-06-26 Conexant Systems, Inc. Semiconductor device with bonding anchors in build-up layers
US6365433B1 (en) * 1999-04-27 2002-04-02 Sanyo Electric Co., Ltd. Semiconductor device and manufacturing method thereof
US6489682B1 (en) * 2000-01-20 2002-12-03 Advanced Semiconductor Engineering, Inc. Ball grid array semiconductor package and substrate therefor
US20030147227A1 (en) * 2002-02-05 2003-08-07 International Business Machines Corporation Multi-layered interconnect structure using liquid crystalline polymer dielectric
US20040004278A1 (en) * 2001-12-13 2004-01-08 Wen-Lung Cheng Internal circuit structure of semiconductor chip with array-type bonding pads and method of fabricating the same
US20040124545A1 (en) * 1996-12-09 2004-07-01 Daniel Wang High density integrated circuits and the method of packaging the same
US6784376B1 (en) * 2001-08-16 2004-08-31 Amkor Technology, Inc. Solderable injection-molded integrated circuit substrate and method therefor
US6812580B1 (en) * 2003-06-09 2004-11-02 Freescale Semiconductor, Inc. Semiconductor package having optimized wire bond positioning
US20040262039A1 (en) * 2003-06-30 2004-12-30 Brian Taggart Bond finger on via substrate, process of making same, package made thereby, and method of assembling same

Patent Citations (11)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20040124545A1 (en) * 1996-12-09 2004-07-01 Daniel Wang High density integrated circuits and the method of packaging the same
US6084295A (en) * 1997-09-08 2000-07-04 Shinko Electric Industries Co., Ltd. Semiconductor device and circuit board used therein
US5936844A (en) * 1998-03-31 1999-08-10 Emc Corporation Memory system printed circuit board
US6365433B1 (en) * 1999-04-27 2002-04-02 Sanyo Electric Co., Ltd. Semiconductor device and manufacturing method thereof
US6252178B1 (en) * 1999-08-12 2001-06-26 Conexant Systems, Inc. Semiconductor device with bonding anchors in build-up layers
US6489682B1 (en) * 2000-01-20 2002-12-03 Advanced Semiconductor Engineering, Inc. Ball grid array semiconductor package and substrate therefor
US6784376B1 (en) * 2001-08-16 2004-08-31 Amkor Technology, Inc. Solderable injection-molded integrated circuit substrate and method therefor
US20040004278A1 (en) * 2001-12-13 2004-01-08 Wen-Lung Cheng Internal circuit structure of semiconductor chip with array-type bonding pads and method of fabricating the same
US20030147227A1 (en) * 2002-02-05 2003-08-07 International Business Machines Corporation Multi-layered interconnect structure using liquid crystalline polymer dielectric
US6812580B1 (en) * 2003-06-09 2004-11-02 Freescale Semiconductor, Inc. Semiconductor package having optimized wire bond positioning
US20040262039A1 (en) * 2003-06-30 2004-12-30 Brian Taggart Bond finger on via substrate, process of making same, package made thereby, and method of assembling same

Cited By (5)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
WO2013109308A2 (en) * 2011-07-14 2013-07-25 Texas Instruments Incorporated Structure for high-speed signal integrity in semiconductor package with single-metal-layer substrate
WO2013109308A3 (en) * 2011-07-14 2013-11-07 Texas Instruments Incorporated Structure for high-speed signal integrity in semiconductor package with single-metal-layer substrate
US8723337B2 (en) 2011-07-14 2014-05-13 Texas Instruments Incorporated Structure for high-speed signal integrity in semiconductor package with single-metal-layer substrate
JP2014521225A (en) * 2011-07-14 2014-08-25 日本テキサス・インスツルメンツ株式会社 Structure for high-speed signal integrity in a semiconductor package with a single metal layer substrate
US20160160867A1 (en) * 2013-03-15 2016-06-09 Embry-Riddle Aeronautical University, Inc. Electrically coupled counter-rotation for gas turbine compressors

Also Published As

Publication number Publication date
US7302756B2 (en) 2007-12-04
US20040262039A1 (en) 2004-12-30

Similar Documents

Publication Publication Date Title
US20080023820A1 (en) Bond finger on via substrate, process of making same, package made thereby, and method of assembling same
US6472745B1 (en) Semiconductor device
JP3351706B2 (en) Semiconductor device and method of manufacturing the same
US8835221B2 (en) Integrated chip package structure using ceramic substrate and method of manufacturing the same
US7173330B2 (en) Multiple chip semiconductor package
US7820480B2 (en) Lead frame routed chip pads for semiconductor packages
US8399776B2 (en) Substrate having single patterned metal layer, and package applied with the substrate , and methods of manufacturing of the substrate and package
US7217888B2 (en) Electronic parts packaging structure and method of manufacturing the same
US20080014436A1 (en) Circular wire-bond pad, package made therewith, and method of assembling same
JP3313547B2 (en) Manufacturing method of chip size package
CN1979833B (en) Semiconductor device, manufacturing method for semiconductor device, electronic component, circuit board, and electronic device
US6303992B1 (en) Interposer for mounting semiconductor dice on substrates
US6344688B1 (en) Very thin multi-chip package and method of mass producing the same
US20120086123A1 (en) Semiconductor assembly and semiconductor package including a solder channel
US7166916B2 (en) Manufacturing method for semiconductor integrated circuit, semiconductor integrated circuit, and semiconductor integrated circuit apparatus
US6521483B1 (en) Semiconductor device, method of manufacture thereof, circuit board, and electronic device
JP2001077293A (en) Semiconductor device
US20070125572A1 (en) Thin circuit board
CN100477189C (en) Semiconductor device, manufacturing method for semiconductor device, electronic component, circuit board and electronic device
KR20030038509A (en) Semiconductor device manufacturing method and semiconductor device
US20080142945A1 (en) Semiconductor package with redistribution layer of semiconductor chip directly contacted with substrate and method of fabricating the same
US20060001180A1 (en) In-line wire bonding on a package, and method of assembling same
CN201859866U (en) Semiconductor packaging device
CN201859867U (en) Packaging structure for integrated circuit
US20010000156A1 (en) Package board structure and manufacturing method thereof

Legal Events

Date Code Title Description
STCB Information on status: application discontinuation

Free format text: ABANDONED -- FAILURE TO RESPOND TO AN OFFICE ACTION