US20070228422A1 - Monolithic integrated circuit of a field-effect semiconductor device and a diode - Google Patents

Monolithic integrated circuit of a field-effect semiconductor device and a diode Download PDF

Info

Publication number
US20070228422A1
US20070228422A1 US11/694,673 US69467307A US2007228422A1 US 20070228422 A1 US20070228422 A1 US 20070228422A1 US 69467307 A US69467307 A US 69467307A US 2007228422 A1 US2007228422 A1 US 2007228422A1
Authority
US
United States
Prior art keywords
gate
source
drain
semiconductor region
main semiconductor
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Abandoned
Application number
US11/694,673
Inventor
Mio Suzuki
Akio Iwabuchi
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Sanken Electric Co Ltd
Original Assignee
Sanken Electric Co Ltd
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Sanken Electric Co Ltd filed Critical Sanken Electric Co Ltd
Priority to US11/741,418 priority Critical patent/US8184318B2/en
Priority to US11/741,424 priority patent/US20070236750A1/en
Priority to US11/741,403 priority patent/US7944573B2/en
Priority to US11/894,774 priority patent/US8275100B2/en
Priority to US11/894,747 priority patent/US8045204B2/en
Priority to US11/894,816 priority patent/US7826100B2/en
Priority to US11/894,610 priority patent/US8045203B2/en
Priority to US11/894,811 priority patent/US20090059271A1/en
Publication of US20070228422A1 publication Critical patent/US20070228422A1/en
Assigned to SANKEN ELECTRIC CO., LTD. reassignment SANKEN ELECTRIC CO., LTD. ASSIGNMENT OF ASSIGNORS INTEREST (SEE DOCUMENT FOR DETAILS). Assignors: IWABUCHI, AKIO, SUZUKI, MIO
Abandoned legal-status Critical Current

Links

Images

Classifications

    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L27/00Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate
    • H01L27/02Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having potential barriers; including integrated passive circuit elements having potential barriers
    • H01L27/0203Particular design considerations for integrated circuits
    • H01L27/0248Particular design considerations for integrated circuits for electrical or thermal protection, e.g. electrostatic discharge [ESD] protection
    • H01L27/0251Particular design considerations for integrated circuits for electrical or thermal protection, e.g. electrostatic discharge [ESD] protection for MOS devices
    • H01L27/0255Particular design considerations for integrated circuits for electrical or thermal protection, e.g. electrostatic discharge [ESD] protection for MOS devices using diodes as protective elements
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L27/00Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate
    • H01L27/02Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having potential barriers; including integrated passive circuit elements having potential barriers
    • H01L27/04Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having potential barriers; including integrated passive circuit elements having potential barriers the substrate being a semiconductor body
    • H01L27/06Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having potential barriers; including integrated passive circuit elements having potential barriers the substrate being a semiconductor body including a plurality of individual components in a non-repetitive configuration
    • H01L27/0605Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having potential barriers; including integrated passive circuit elements having potential barriers the substrate being a semiconductor body including a plurality of individual components in a non-repetitive configuration integrated circuits made of compound material, e.g. AIIIBV
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L27/00Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate
    • H01L27/02Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having potential barriers; including integrated passive circuit elements having potential barriers
    • H01L27/04Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having potential barriers; including integrated passive circuit elements having potential barriers the substrate being a semiconductor body
    • H01L27/06Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having potential barriers; including integrated passive circuit elements having potential barriers the substrate being a semiconductor body including a plurality of individual components in a non-repetitive configuration
    • H01L27/0611Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having potential barriers; including integrated passive circuit elements having potential barriers the substrate being a semiconductor body including a plurality of individual components in a non-repetitive configuration integrated circuits having a two-dimensional layout of components without a common active region
    • H01L27/0617Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having potential barriers; including integrated passive circuit elements having potential barriers the substrate being a semiconductor body including a plurality of individual components in a non-repetitive configuration integrated circuits having a two-dimensional layout of components without a common active region comprising components of the field-effect type
    • H01L27/0629Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having potential barriers; including integrated passive circuit elements having potential barriers the substrate being a semiconductor body including a plurality of individual components in a non-repetitive configuration integrated circuits having a two-dimensional layout of components without a common active region comprising components of the field-effect type in combination with diodes, or resistors, or capacitors
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L27/00Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate
    • H01L27/02Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having potential barriers; including integrated passive circuit elements having potential barriers
    • H01L27/04Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having potential barriers; including integrated passive circuit elements having potential barriers the substrate being a semiconductor body
    • H01L27/06Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having potential barriers; including integrated passive circuit elements having potential barriers the substrate being a semiconductor body including a plurality of individual components in a non-repetitive configuration
    • H01L27/07Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having potential barriers; including integrated passive circuit elements having potential barriers the substrate being a semiconductor body including a plurality of individual components in a non-repetitive configuration the components having an active region in common
    • H01L27/0705Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having potential barriers; including integrated passive circuit elements having potential barriers the substrate being a semiconductor body including a plurality of individual components in a non-repetitive configuration the components having an active region in common comprising components of the field effect type
    • H01L27/0727Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having potential barriers; including integrated passive circuit elements having potential barriers the substrate being a semiconductor body including a plurality of individual components in a non-repetitive configuration the components having an active region in common comprising components of the field effect type in combination with diodes, or capacitors or resistors
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L29/00Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
    • H01L29/66Types of semiconductor device ; Multistep manufacturing processes therefor
    • H01L29/66007Multistep manufacturing processes
    • H01L29/66075Multistep manufacturing processes of devices having semiconductor bodies comprising group 14 or group 13/15 materials
    • H01L29/66227Multistep manufacturing processes of devices having semiconductor bodies comprising group 14 or group 13/15 materials the devices being controllable only by the electric current supplied or the electric potential applied, to an electrode which does not carry the current to be rectified, amplified or switched, e.g. three-terminal devices
    • H01L29/66409Unipolar field-effect transistors
    • H01L29/66431Unipolar field-effect transistors with a heterojunction interface channel or gate, e.g. HFET, HIGFET, SISFET, HJFET, HEMT
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L29/00Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
    • H01L29/66Types of semiconductor device ; Multistep manufacturing processes therefor
    • H01L29/68Types of semiconductor device ; Multistep manufacturing processes therefor controllable by only the electric current supplied, or only the electric potential applied, to an electrode which does not carry the current to be rectified, amplified or switched
    • H01L29/76Unipolar devices, e.g. field effect transistors
    • H01L29/772Field effect transistors
    • H01L29/778Field effect transistors with two-dimensional charge carrier gas channel, e.g. HEMT ; with two-dimensional charge-carrier layer formed at a heterojunction interface

Definitions

  • This invention relates to monolithic integrated circuits and particularly to a monolithic composite integrated circuit of a field-effect semiconductor device and a Schottky diode.
  • the field-effect semiconductor device may take the form of a metal-semiconductor field-effect transistor (MESFET) or high-electron-mobility transistor (HEMT) among others.
  • MESFET metal-semiconductor field-effect transistor
  • HEMT high-electron-mobility transistor
  • the MESFET and HEMT have both been known and used extensively which are made from semiconducting nitrides.
  • Japanese Unexamined Patent Publication No. 2005-158889 is hereby cited as dealing with these kinds of semiconductor devices.
  • the HEMT comprises an electron transit layer of undoped GaN overlying a silicon substrate via a buffer layer, an electron supply layer of n-type AlGaN on the electron transit layer, and a set of electrodes known as a source, drain and gate on the electron supply layer.
  • the electron transit layer and electron supply layer have a heterojunction therebetween, being made from materials with different band gaps.
  • the piezoelectric and spontaneous depolarization of the heterojunction surfaces creates the familiar two-dimensional electron gas layer as the channel between drain and source. Current flow along this channel is under the control of the voltage bias on the gate.
  • the present invention has it as an object to integrally and compactly incorporate a diode for feedback, regeneration or protection purposes with a HEMT, MESFET or like field-effect semiconductor devices without the difficulties encountered heretofore.
  • Another object of the invention is to attain the first recited object and at the same time make the resulting devices capable of normally-off operation.
  • the invention may be summarized as a monolithic integrated circuit of a field-effect semiconductor device and a Schottky diode.
  • the monolithic integrated circuit includes a main semiconductor region having formed on its major surface a source, a drain, and gate means, with the gate means interposed between the source and the drain.
  • a Schottky electrode which is formed on the major surface of the main semiconductor region in Schottky contact therewith in order to provide a Schottky diode in combination with the main semiconductor region.
  • the Schottky electrode is positioned away from the source across at least the gate means and electrically coupled to the source.
  • the Schottky electrode may lie either between the gate means and the drain or even farther away from the gate means than is the drain. A preferred position for the Schottky electrode is between the gate means and the drain.
  • the Schottky electrode will well serve feedback, regenerative, or protective purposes.
  • the Schottky diode hardly adds to the conventional size of the field-effect semiconductor device, and the monolithic combination of this device and the Schottky diode is significantly less costly than when a discrete diode is combined with the device.
  • a normally-off field-effect semiconductor device such as that of HEMT- or MESFET-type
  • a Schottky diode This combination includes a carrier storage overlying the major surface of the main semiconductor region via first insulating means in a position between the source and the drain.
  • the carrier storage is capable of accepting and storing carriers (electrons or holes) to such an extent that the source and the drain are held electrically disconnected from each other even without voltage application to the gate.
  • the gate overlies the carrier storage via second insulating means.
  • Carrier-enriched by application of an initializer voltage to the gate the carrier storage functions to shut off the channel (e.g. two-dimensional electron or hole gas layer in the case of a HEMT) through the main semiconductor region by virtue of the field effect.
  • the carrier-enriched carrier storage is just as effective as a biased gate to block the channel. Consequently, the device is held off solely by the carrier-enriched carrier storage, with the gate unbiased; that is, the device is normally off.
  • FIG. 1 is a schematic sectional view of a monolithic combination of a HEMT and a Schottky diode built on the novel principles of the present invention.
  • FIG. 2 is a top plan view of the HEMT/diode combination of FIG. 1 .
  • FIG. 3 is an equivalent circuit diagram of the HEMT/diode combination of FIG. 1 .
  • FIG. 4 is a schematic sectional view of a monolithic combination of a normally-off HEMT and a Schottky diode embodying the principles of the invention, shown together with a schematic diagram of associated initialization and power supply circuitry.
  • FIG. 5 is a block diagram showing in more detail the initializer circuit included in the initialization and power supply circuitry of FIG. 4 .
  • FIG. 6 is a diagram of waveforms useful in explaining how the HEMT/diode combination of FIG. 4 is initialized by the initializer circuit of FIG. 5 .
  • FIG. 7 is a view similar to FIG. 4 but showing another preferred monolithic combination of a normally-off HEMT and a Schottky diode embodying the invention.
  • FIG. 8 is also a view similar to FIG. 4 but showing a monolithic combination of a normally-off MESFET and a Schottky diode embodying the invention.
  • FIG. 9 shows an equivalent circuit diagram of the embodiments of FIGS. 4 , 7 and 8 .
  • FIG. 10 is a top plan view showing an alternative shape and position of a Schottky electrode on the main semiconductor region according to the position.
  • the present invention will now be described more specifically as embodied in the HEMT/diode combination pictured in FIG. 1 of the drawings as an example of monolithic composite integrated circuits according to the invention.
  • the exemplified HEMT/diode combination comprises a flat substrate 1 of semiconducting monocrystalline silicon having a pair of opposite surfaces 1 a and 1 b .
  • a main semiconductor region 5 which is shown constituted of an electron transit layer 3 as a first semiconductor layer and an electron supply layer 4 as a second semiconductor layer according to the conventional HEMT configuration.
  • a source or source electrode 7 and drain or drain electrode 8 are formed in selected positions on a major surface 6 of the main semiconductor region 5 , or of the electron supply layer 4 .
  • a gate or gate electrode 12 is interposed between source 7 and drain 8 on the main semiconductor region surface 6 in order to control current flow between the electrodes 7 and 8 .
  • a back electrode 13 underlies the second surface 1 b of the substrate 1 .
  • a diode-creating Schottky electrode 60 constituting a feature of this invention.
  • a conductor 60 a electrically connects the Schottky electrode 60 to the source 7 .
  • the Schottky diode created by forming the Schottky electrode 60 on the main semiconductor region 5 serves for feedback, regeneration, or protection purposes.
  • a protective film of electrically insulating material covering the complete major surface 6 of the main semiconductor region 5 .
  • the protective film 9 is windowed to permit all the standard HEMT electrodes 7 , 8 , 12 and diode-creating Schottky electrode 60 to make direct contact with the main semiconductor region 5 .
  • FIG. 2 indicates that all these electrodes 7 , 8 , 12 and 60 extend in parallel spaced relationship to one another.
  • FIG. 3 is an equivalent circuit diagram of the HEMT/diode combination of FIGS. 1 and 2 .
  • the HEMT/diode combination is comprised of a HEMT 61 and a Schottky diode 62 .
  • the substrate 1 serves as both a basis for epitaxially growing the buffer region 2 and main semiconductor region 5 thereon and a mechanical support for these regions.
  • the substrate 1 is made from silicon for economy in this particular embodiment.
  • the buffer region 2 may be grown in vapor phase on the substrate 1 by any known or suitable method such as metalorganic chemical vapor deposition (MOCVD) also known as metalorganic vapor phase epitaxy (MOVPE).
  • MOCVD metalorganic chemical vapor deposition
  • MOVPE metalorganic vapor phase epitaxy
  • the buffer region 2 may be either mono- or multi-layered.
  • the multilayer option may comprise, for example, a desired number of alternations of an aluminum nitride (AlN) layer and a gallium nitride (GaN) layer.
  • AlN aluminum nitride
  • GaN gallium nitride
  • Other Groups III-V compound semiconductor materials are adoptable. Being not too closely associated with the operation of the HEMT/diode combination, however, the buffer region 2 is eliminable.
  • the main semiconductor region 5 is constituted as aforesaid of the electron transit layer 3 and the electron supply layer 4 .
  • the electron transit layer 3 Directly overlying the buffer region 2 is the electron transit layer 3 which is made from undoped GaN to a thickness of 1-3 micrometers in this particular embodiment.
  • the electron transit layer 3 provides, in cooperation with the overlying electron supply layer 4 yet to be detailed, a two-dimensional electron gas layer as the channel extending parallel to the surface 6 of the main semiconductor region 5 .
  • Groups III-V compound semiconductors other than GaN could be used for the electron transit layer 3 .
  • the electron supply layer 4 is made on the electron transit layer 3 from any of the nitride semiconductors that are generally expressed by the formula:
  • the electron supply layer 4 behaves n-like in the completed composite device.
  • the electron supply layer 4 may be made from n-doped AlGaN.
  • the electron supply layer 4 is approximately 5-50 nanometers, preferably 20 nanometers, thick and so is thinner than the electron transit layer 3 , so much so that its electric resistance is negligibly small in its thickness direction compared to that in its transverse direction (parallel to the major surface 6 of the main semiconductor region 5 ). It is understood that the major surface 6 of the electron supply layer is flat, with no special treatment applied in this embodiment.
  • the electron supply layer 4 is greater in bandgap than the electron transit layer 3 , and less in lattice constant than the electron transit layer 3 . Piezoelectric depolarization at this heterojunction creates the aforesaid two-dimensional electron gas layer 14 internally of the electron transit layer 3 .
  • the two-dimensional electron gas layer 14 indicated by the broken line in FIG. 1 presupposes the “on” state of the device.
  • the source 7 and drain 8 both make low-resistance contact with the electron supply layer 4 .
  • These electrodes 7 and 8 may both be laminations of titanium and aluminum layers.
  • the gate 12 makes Schottky contact with the electron supply layer 4 for controlling current flow between the electrodes 7 and 8 .
  • the gate 12 may be either a lamination of nickel and gold layers or a single layer of rhodium.
  • This particular HEMT is normally on and is to be turned off by making the gate 12 less in potential than the source 7 .
  • the Schottky junction between main semiconductor region 5 and gate 12 is thereby reverse biased, the two-dimensional electron gas layer 14 will be blocked by the depletion region expanding in size from the gate 12 and encroaching upon the layer 14 , resulting in nonconduction between source 7 and drain 8 .
  • the HEMT may be turned on by either lessening or zeroing the reverse bias on the gate 12 . The depletion region will then either shrink or disappear, permitting conduction between source 7 and drain 8 .
  • the Schottky electrode 60 may be either a lamination of nick and gold layers or a single layer of rhodium making Schottky contact with the n-like electron supply layer 4 of the main semiconductor region 5 .
  • the Schottky electrode 60 is disposed between drain 8 and gate 12 , or on the same side of the gate 12 as the drain 8 , in this embodiment. This placement of the Schottky electrode 60 is designed to assure current flow between that electrode and the drain 8 without being interrupted by the depletion region which appears under the gate 12 when the HEMT is off.
  • the Schottky electrode 60 is electrically coupled to the source 7 by way of the conductor 60 a , so that current flows between Schottky electrode 60 and drain 8 when the source 7 is higher in potential than the drain 8 .
  • the conductor 60 a may be held against the insulating film 9 .
  • the conductor 60 a may extend out of contact with the insulating film 9 .
  • the electrodes 7 , 8 , 12 and 60 are all received in part in windows opened in the insulating film 9 , making direct contact with the surface 6 of the main semiconductor region 5 .
  • the HEMT/diode combination of FIGS. 1 and 2 is electrically constituted of the HEMT 61 and Schottky diode 62 .
  • the HEMT 61 is shown to have a drain terminal 63 , source terminal 64 , and gate terminal 65 , which correspond respectively to the drain electrode 8 , source electrode 7 , and gate electrode 12 of FIGS. 1 and 2 .
  • the Schottky diode 62 has an anode connected to the source terminal 64 , and a cathode connected to the drain terminal 63 .
  • the Schottky diode 62 serves feedback, regenerative, or protective purposes.
  • the HEMT 61 may be subjected to a reverse overvoltage if the drain terminal 63 grows less in potential than the source terminal 64 .
  • the Schottky diode 62 will then conduct by being forward biased, thereby protecting the HEMT 61 from the reverse overvoltage or permitting the flow of a regenerative or feedback current.
  • the Schottky diode 62 can be monolithically integrated with the HEMT 61 for feedback, regeneration, or protection purposes. Therefore, the Schottky diode 62 hardly adds to the conventional size of the HEMT, and the monolithic combination of this HEMT and the Schottky diode is significantly less costly than when a discrete diode is combined with the HEMT.
  • the drain and gate of the known HEMT were relatively widely spaced from each other in order to assure a sufficient voltage strength therebetween. Placed in this preexisting wide spacing between drain 8 and gate 12 , the Schottky electrode 60 makes it unnecessary to increase the conventional size of the HEMT.
  • This embodiment represents an application of the invention to a normally-on HEMT, in which the surface 6 of the main semiconductor region 5 is flat.
  • the invention is equally well applicable to a normally-off HEMT in which the surface 6 of the mains semiconductor region 5 is recessed to accommodate the gate 12 .
  • the Schottky electrode 60 can be built into the normally-off HEMT in the same manner as in the case of the normally-on HEMT above.
  • FIG. 4 Drawn in FIG. 4 is a monolithic combination of a normally-off HEMT (or “HEMT-type” device, as will be later explained) and a Schottky diode according to the invention.
  • a normally-off HEMT or “HEMT-type” device, as will be later explained
  • a Schottky diode according to the invention.
  • a comparison of FIGS. 1 and 4 will reveal that this normally-off HEMT/diode combination is similar in construction to the normally-on HEMT/diode combination as far as the substrate 1 , buffer region 2 , main semiconductor region 5 , HEMT electrodes 7 , 8 and 13 , and diode-creating Schottky electrode 60 are concerned. All these components of the normally-off HEMT/diode combination, as well as constituent parts, if any, thereof, are therefore identified in FIG. 4 by the same reference characters as used to denote the corresponding parts in FIGS. 1 and 2 .
  • the normally-off HEMT/diode combination features gating means comprising two insulating films 9 ′ and 11 , carrier storage layer 10 , and gate 12 ′, in substitution for the insulating film 9 and gate 12 of the FIG. 1 embodiment.
  • gating means comprising two insulating films 9 ′ and 11 , carrier storage layer 10 , and gate 12 ′, in substitution for the insulating film 9 and gate 12 of the FIG. 1 embodiment.
  • the following is a more detailed description of these gating means.
  • the first insulating film 9 ′ directly overlying the surface 6 of the main semiconductor region 5 , has a thickness T 1 in the range of 1-100 nanometers, preferably 8-100 nanometers. With its thickness T 1 so determined, the first insulating film 9 ′ offers the tunnel effect whereby, upon application of a sufficiently high voltage to the gate 12 ′, the so-called hot electrons that have jumped out of the two-dimensional electron gas layer 14 are allowed through the first insulating film 9 ′ for storage in the carrier storage layer 10 .
  • the first insulating film 9 ′ may be made from silicon oxide, as in the form of oxidized polycrystalline silicon (polysilicon), by chemical vapor deposition (CVD). Despite the showing of FIG. 1 , being intended to electrically isolate the carrier storage layer 10 from the main semiconductor region 5 , the first insulating film 9 ′ need not overlie the entire exposed parts of the main semiconductor region surface 6 but may be disposed only under the carrier storage layer 10 .
  • the carrier storage layer 10 overlies the first insulating film 9 ′ in a position between source 7 and Schottky electrode 60 .
  • the carrier storage layer 10 is made from a material, such for example as electroconductive polysilicon, that can accept and store a sufficient amount of carriers for making this HEMT-type device normally off. Being electrically disconnected from all of external circuitry, source 7 , drain 8 and gate 12 ′, the carrier storage layer 10 might also be called a floating gate.
  • the carrier storage layer 10 when initialized in a manner yet to be described stores enough carriers for holding the source 7 and drain 8 normally electrically disconnected from each other. Possible alternative materials for the carrier storage layer 10 include metals and crystalline semiconductors and organic semiconductors.
  • the second insulating film 11 Thoroughly covering the first insulating film 9 ′ and the carrier storage layer 10 thereon is the second insulating film 11 which, like the first insulating film 9 ′, is made from silicon oxide by CVD.
  • the carriage storage layer 10 is thus embedded between the two insulating films 9 ′ and 11 .
  • the second insulating film 11 has a thickness T 2 in the range of 8-200 nanometers and is preferably thicker than the first insulating film 9 ′.
  • the insulating films 9 ′ and 11 and carrier storage layer 10 should altogether be sufficiently thin to permit the control of the main semiconductor region 5 by the overlying gate 12 in a conventional manner.
  • the second insulating film 11 may cover only the carrier storage layer 10 rather than the entire first insulating film 9 ′ in addition to the carrier storage layer.
  • the gate 12 overlies the carrier storage layer 10 via the second insulating film 11 and is made from metal such as aluminum.
  • the carrier storage layer 10 and gate 23 need not be of the same size or in exact register with each other as shown but may differ in size or be in partial register.
  • the gate 12 is utilized for carrier-enriching the carrier storage layer 10 at the time of device initialization yet to be detailed, besides being conventionally used for controlling the operation of this device after initialization.
  • this “HEMT-type” device differs from the conventional HEMT in that the gate 12 is not in direct Schottky contact with the main semiconductor region 5 .
  • the device is nevertheless called a HEMT because it utilizes the two-dimensional electron gas layer 14 as the channel.
  • FIG. 9 For a consideration of the equivalent circuit of this normally-off HEMT/diode combination. (This figure also represents the equivalent circuit of the devices to be described subsequently with reference to FIGS. 7 , 8 and 10 .)
  • a combination of a normally-off HEMT 61 ′ and a Schottky diode 62 Here is shown a combination of a normally-off HEMT 61 ′ and a Schottky diode 62 .
  • the normally-off HEMT 61 ′ has a drain terminal 63 , source terminal 64 , and gate terminal 65 , which correspond respectively to the drain electrode 8 , source electrode 7 , and gate electrode 12 ′ of the FIG. 4 device.
  • the Schottky diode 62 comprising the Schottky electrode 60 , has an anode connected to the source terminal 64 , and a cathode connected to the drain terminal 63 . Again, connected in parallel with the HEMT 61 ′, the Schottky diode 62 serves feedback, regenerative, or protective purposes.
  • a DC power supply 17 is connected between source 7 and drain 8 via a load 15 and drain power switch 16 .
  • a gate drive power supply 19 is connected between source 7 and gate 12 ′ via a gate control switch 18 .
  • an initializer circuit 20 which applies to the gate both initializer pulses for carrier enrichment of the carrier storage layer 10 and threshold pulses for checking if a sufficient amount of carriers has been stored in the carrier storage layer in response to each initializer pulse.
  • the initializer circuit 20 is diagramed in detail in FIG. 5 , to which reference will be had presently.
  • a current detector 21 is connected by way of a conductor 21 a to an input of the initializer circuit. Electromagnetically coupled to another conductor 22 which is connected directly to the source 7 , the current detector 21 is intended to inform the initializer circuit 20 that a source current has started to flow and hence that the device is turning on.
  • the initializer circuit 20 has an output conductor 23 for on/off control of the gate control switch 18 and another output conductor 24 for on/off control of the drain power switch 16 .
  • the source 7 is connected to the back electrode 13 and grounded via a conductor 25 for stabilizing the initialization and subsequent operation of the device.
  • the initializer circuit 20 performs the following functions according to a prescribed initialization program or subroutine:
  • the initializer circuit 20 comprises a control circuit 30 having a first output connected to an initializer pulse generator 31 , a second output connected to both first threshold generator 32 and first sample-and-hold circuit 36 , a third output connected to both second threshold generator 33 and second sample-and-hold circuit 37 , a fourth output connected by way of the conductor 23 to the gate control switch 18 , FIG. 4 , and a fifth output connected by way of the conductor 24 to the drain power switch 16 .
  • a comparator 34 which has one input connected to the current detector 21 , FIG. 4 , via the conductor 21 a , another input connected to a reference voltage source 35 , an output connected to both first and second sample-and-hold circuits 36 and 37 .
  • the outputs of the initializer pulse generator 31 , first threshold generator 32 and second threshold generator 33 are all connected to the gate 12 ′.
  • the outputs of the first and second sample-and-hold circuits 36 and 37 are both connected to the control circuit 30 .
  • the initializer pulse generator 31 operates under the direction of the control circuit 30 , generating, during the period of initialization, initializer pulses V p1 , V p2 and V p3 each having an amplitude greater than the peak amplitude of the normal gate-source voltage V n when the device is on. It is understood that the initializer pulse generator 31 is capable of generating pulses of variable amplitude and, additionally, both positive pulses such as those designated V p1 and V p2 at (B) in FIG. 6 and negative pulses such as that labeled V p3 in the same figure.
  • the normally-off HEMT/diode combination of FIG. 4 is therein shown as being initialized from t 1 to t 18 according to the initialization program and starting normal operation at t 19 .
  • the voltage V d of constant magnitude is applied between source 7 and drain 8 from the power supply 17 via the load 15 throughout the periods of initialization and normal operation.
  • the initializer pulses V p1 , V p2 and V p3 from the initializer pulse generator 31 and the threshold pulses V th1 and V th2 from the threshold generators 32 and 33 , as well as the gate control signal V n during normal operation after t 19 .
  • Kinetic energy will be imparted to the electrons traveling through the two-dimensional electron gas layer 14 from source 7 toward drain 18 upon application of the initializer pulses V p1 and V p2 , as from t 1 to t 2 and from t 7 to t 8 in FIG. 6 , between source 7 and gate 12 ′.
  • These initializer pulses V p1 and V p2 are greater in amplitude as aforesaid than the gate control signal V n to be applied to the gate 12 ′ during the normal operation of the device after t 19 .
  • the energized electrons will accelerate to a degree that will grow higher from the source-side extremity of the gate 12 ′ toward its drain-side extremity.
  • Both electrons and holes will be generated upon collision of the accelerating electrons with the atoms in the main semiconductor region 5 , FIG. 4 , of the normally-off HEMT/diode combination.
  • the high energy electrons thus generated, or hot electrons will come jumping out from the two-dimensional electron gas layer 14 , and some of them will tunnel through the electron supply layer 4 and first insulating film 9 ′, ultimately to be stored in the carrier storage layer 10 .
  • the high potential of the gate 12 ′ draws the electrons from the two-dimensional electron gas layer 14 toward the carrier storage layer 10 . Then, tunneling through the first insulating film 9 ′, the electrons arrive at the carrier storage layer 10 .
  • initializer pulse V p2 is shown to be of greater amplitude than that of the first V p1 at (B) in FIG. 6 , this difference is not an absolute requirement for successful initialization of the device. There may be employed, instead, initializer pulses V p1 and V p2 of the same amplitude.
  • the electrons that have been stored in the carrier storage layer 10 will mostly stay entrapped therein as long as the relatively low amplitude gate control voltage V n is being applied between source 7 and gate 12 ′ for turning and holding the device on during normal operation.
  • the electron-impregnated carrier storage layer 10 will create a depletion region in the electron transit layer 3 just as the gate 12 ′ does when biased with a negative voltage. Therefore, even when the gate 12 ′ is unbiased in the normal operation of the device, the electron-rich carrier storage layer 10 will cause the depletion region 3 to appear in the electron transit layer 3 , thereby interrupting current flow between source 7 and drain 8 .
  • the HEMT/diode combination operate normally off.
  • the initialization program may be cut short right after the first initializer pulse V p1 if a sufficient amount of electrons is stored in the carrier storage layer 10 in response to this pulse.
  • a sufficient amount of electrons may, or may not, be stored in the carrier storage layer 10 by application of one or more initializer pulses. It is therefore necessary to examine whether the carrier storage layer 10 has been sufficiently electron enriched in response to each initializer pulse. Toward this end the actual threshold of the device is checked after each initializer pulse to see if it is in the target range. It is determinable that a sufficient amount of electrons has been stored in the carrier storage layer 10 , that is, that the device has been initialized, if the check reveals that the threshold of the device is in the target range.
  • the first threshold generator 32 of the initializer circuit 20 delivers to the gate 12 ′ a first threshold pulse V th1 after each of the initializer pulses V p1 , V p2 and V p3 under the direction of the control circuit 30 .
  • the first threshold pulses V th1 are shown applied from t 3 to t 4 , from t 9 to t 10 , and from t 15 to t 16 . These first threshold pulses must of course be appropriately less in amplitude than the positive initializer pulses.
  • the second threshold generator 33 likewise delivers to the gate 12 ′ a second threshold pulse V th2 after each first threshold pulse V th1 under the direction of the control circuit 30 , as from t 5 to t 6 , from t 11 to t 12 , and from t 17 to t 18 .
  • the second threshold pulses V th2 are less than the initializer pulses, but greater than the first threshold pulses, in amplitude.
  • the first and the second threshold pulses V th1 and V th2 represent the lower and upper limits, respectively, of the target range in which the threshold of the normally-off HEMT/diode combination is required to be upon completion of initialization.
  • the amount of carriers stored in the carrier storage layer 10 is adjusted to keep the threshold between the values of the two threshold pulses V th1 and V th2 , so that there will be only minimal fluctuations in the threshold value of all the actual products manufactured according to the present invention. Therefore, upon completion of initialization now being discussed, the HEMT-type device is conditioned for operation with its threshold somewhere between the values represented by the threshold pulses V th1 and V th2 .
  • the comparator 34 of the initializer circuit 20 has one input connected to the current detector 21 , FIG. 4 , by way of the conductor 21 a and another input connected to the reference voltage source 35 .
  • the reference voltage V r from this source 35 is equal to the voltage of the source (or drain) current at the beginning of each conducting period of the normally-off HEMT/diode combination. Consequently, during the conducting periods of the device, the current detect signal V i over the conductor 21 a is higher than the reference voltage V r .
  • the comparator 34 will then go high, signifying that the device is on.
  • the comparator 34 is low when the device is off because then the current detect signal V i is less than the reference voltage V r .
  • the first sample-and-hold circuit 36 samples the output from the comparator 34 during, preferably the latter halves of, the periods of t 3 -t 4 , t 9 -t 10 and t 15 -t 16 in FIG. 6 .
  • the first sample-and-hold circuit 36 holds the comparator output samples and delivers them to the control circuit 30 .
  • the second sample-and-hold circuit 37 likewise operates as dictated by the control circuit 30 to sample the output from the comparator 34 during, preferably the latter halves of, the periods of t 5 -t 6 , t 11 -t 12 and t 17 -t 18 .
  • This second set of comparator output samples are also held in the second sample-and-hold circuit 37 and delivered therefrom to the control circuit 30 .
  • the samples that have been held in the sample-and-hold circuits 36 and 37 are deleted before the next samplings or before holding of the next samples.
  • control circuit 30 is connected to the drain power switch 16 , and gate control switch 18 in FIG. 4 , for implementation of the initialization program outlined above and detailed below.
  • the control circuit 30 turns the drain power switch 16 on thereby causing the voltage V d , seen at (A) in FIG. 6 , to be applied between source 7 and drain 8 via the load 15 . Further the control circuit 30 causes the initializer pulse generator 31 to put out the first initializer pulse V p1 from t 1 to t 2 in FIG. 6 . Applied between source 7 and gate 12 ′, the first initializer pulse V p1 will cause electrons to be stored in the carrier storage layer 10 , either sufficiently or insufficiently.
  • the control circuit 30 causes the first threshold generator 32 to put out the first threshold pulse V th1 in the case, represented by FIG. 6 , where a sufficient amount of electrons has not been stored in the carrier storage layer 10 by the application of the first initializer pulse V p1 .
  • the device will therefore turn on upon application of the first threshold pulse V th1 to the gate 12 ′.
  • the comparator 34 will go high, indicating that the device is on.
  • the control circuit 30 proceeds to cause the first sample-and-hold circuit 36 to sample and hold the output from the comparator 34 during the t 3 -t 4 period, preferably during its latter half or at t 4 , and further inputs from this first sample-and-hold circuit a signal indicative of the conduction of the device.
  • the control circuit 30 causes the second threshold generator 33 to put out the second threshold pulse V th2 from t 5 to t 6 for application to the gate 12 ′.
  • the device remains on after application of the second threshold pulse V th2 , as after application of the first threshold pulse V th1 from t 3 to t 4 , so that the comparator 34 will remain high.
  • the control circuit 30 causes the second sample-and-hold circuit 37 to sample and hold the output from the comparator 34 and again inputs from the second sample-and-hold circuit a signal indicating that the device is on.
  • the illustrated two threshold pulses V th1 and V th2 of different amplitudes are reversible in sequence.
  • the control circuit 30 proceeds to determine whether the device has its threshold within the target range. Relied upon to this end are the output from the first sample-and-hold circuit 36 during the t 3 -t 4 period and the output from the second sample-and-hold circuit 37 during the t 5 -t 6 period. It is assumed that these outputs both indicate that the device is on, meaning that the threshold of the device falls short of the target range, in other words, that electrons are still insufficiently stored in the carrier storage layer 10 .
  • the control circuit 30 causes the initializer pulse generator 31 to put out the second initializer pulse V p2 , which has an amplitude not less than that of the first initializer pulse V p1 , from t 7 to t 8 . Further, for rechecking the threshold of the device, the control circuit 30 proceeds to cause the threshold generators 32 and 33 to put out another first threshold pulses V th1 from t 9 to t 10 and another second threshold pulse V th2 from t 11 to t 12 .
  • the control circuit determines that the threshold of the device has now fallen within the target range. Sufficient electrons have been stored in the carrier storage layer 10 to hold the device normally off. Then the initialization program is finished.
  • the first sample-and-hold circuit 36 might indicate upon application of the first threshold pulse V th1 from t 9 to t 10 that the device was on, and the second sample-and-hold circuit 37 might also indicate upon application of the second threshold pulse V th2 from t 11 to t 12 that the device was on.
  • the threshold of the device would still be below the target range in that case.
  • the control circuit 30 would cause the initializer pulse generator 31 to impress to the gate 12 ′ a third positive initializer pulse, not shown, which has an amplitude not less than that of the second initializer pulse V p2 .
  • the threshold of the device would again be rechecked as after the second initializer pulse V p2 .
  • the two sample-and-hold circuits 36 and 37 may both show that the device is off upon application of the threshold pulses V th1 and V th2 from t 9 to t 10 and from t 11 to t 12 , as in the case represented by FIG. 6 .
  • V th1 and V th2 may be applied to the gate 12 ′, as from t 13 to t 14 in FIG. 6 , in order that the carrier storage layer 10 may be relieved of excess electrons.
  • the absolute value of the amplitude of this negative initializer pulse V p3 is higher than the amplitude of the gate control signal V n during the normal operation of the device, as are the amplitudes of the preceding positive initializer pulses V p1 and V p2 .
  • FIG. 6 shows that the voltage V d is applied between source 7 and drain 8 via the load 15 during the t 13 -t 14 period when the negative third initializer pulse V p3 is being applied to the gate 12 ′.
  • the drain 8 might be held at the same potential as the source 7 .
  • the threshold of the device is rechecked again by the application of one other first threshold pulse V th1 , as from t 15 to t 16 , and one other second threshold pulse V th2 , as from t 17 to t 18 .
  • the threshold is in the target range if the first sample-and-hold circuit 36 indicates that the device is off, and the second sample-and-hold circuit 37 that the device is on, as a result of these threshold pulses V th1 and V th2 .
  • the initialization programs comes to an end. If the threshold is still not in the target range, then the procedure of either t 13 -t 18 or t 1 -t 18 is repeated.
  • the desired normally-off HEMT/diode combination is obtained upon completion of initialization as at t 18 in FIG. 6 , with its threshold in the target range. It may be put to immediate use by turning on the gate power switch 18 on at t 18 . Then at t 19 is shown the gate control signal V n applied to the gate 12 ′ for turning the device on. It is understood that the amplitude of the gate control signal V n is higher than the threshold of the device that has been initialized as above, and less than the amplitudes of the positive initializer pulses V p1 and V p2 .
  • the threshold of the initialized device is intermediate as aforesaid between the amplitudes of the threshold pulses V th1 and V th2 .
  • the application of the turn-on gate control signal V n to the gate 12 ′ of the device results in the cancellation of the field due to the electrons that have been stored in the carrier storage layer 10 .
  • the two-dimensional electron gas layer 14 which has been held nonconducting by the electrons in the carrier storage layer 10 , becomes conducting. The result is the completion of the current path through the source 7 , electron supply layer 4 , two-dimensional electron gas layer 14 , electron supply layer 4 , and drain 8 .
  • the device may be turned off by application of a turn-off gate control signal to the gate 12 ′.
  • the turn-off gate control signal may be either zero or less than the threshold of the initialized device, as from t 18 to t 19 in FIG. 6 .
  • the gate power switch 18 may then take the form of a solid-state switch, and this switch may be turned on and off for on/off control of the device.
  • the magnitude of the drain current is variable by changing the voltage offered by the gate voltage source 19 .
  • the carriers that have been stored in the carrier storage layer 10 will stay there so long that the initializer circuit 20 is removable from the device upon completion of initialization.
  • the initializer circuit 20 may be made a permanent appendage of this normally-off HEMT/diode combination if its intended applications require or warrant repeated initializations of the device.
  • the normally-off performance of the device is obtained by the addition of the carrier storage layer 10 , with the electron supply layer 4 kept relatively thick and with the electron supply layer made from AlGaN containing a relatively high proportion of aluminum. Consequently, despite being normally off, the device has the two-dimensional electron gas layer 2 of such high electron concentration that its on-resistance is comparatively low.
  • carriers are readily stored in the carrier storage layer 10 merely by application to the gate 12 ′ of the initializer pulses which are somewhat higher in amplitude than the gate control signal.
  • the threshold of the device is easily readjustable to the target range, namely, by applying one initializer pulse V p1 , then by checking the threshold, then, if necessary, by applying either or both of the initializer pulses V p2 and V p3 of opposite polarities, and then by rechecking the threshold.
  • the device is easily mass-producible with little or no fluctuations in threshold, either when a plurality of devices are fabricated in and on one substrate, when a plurality of discrete units are made, or when a multiplicity of devices are formed in and on one wafer for subsequent dicing.
  • the normally-off HEMT/diode combination incorporates an insulated-gate HEMT which is higher in gate-drain voltage strength than the Schottky-gate HEMT.
  • FIG. 4 Another normally-off HEMT/diode combination shown here is of the same construction as that of FIG. 4 except for its main semiconductor region 5 a .
  • the modified main semiconductor region 5 a is a lamination of the electron transit layer 3 of the same make as its FIGS. 1 and 4 counterpart 3 , a spacer layer 51 of undoped AlGaN, and an n-doped electron supply layer 4 ′.
  • the electron supply layer 4 ′ differs from its FIGS. 1 and 4 counterpart 4 in that the former is n-doped whereas the latter is undoped and n-like.
  • the spacer layer 51 serves to block impurity diffusion from electron supply layer into electron transit layer.
  • the spacer layer 51 could be made from other III-V compound semiconductors such as AlN.
  • this FIG. 7 embodiment possesses all the additional advantages that have been set forth in connection with the HEMT/diode combination of FIG. 1 and the normally-off HEMT/diode combination of FIG. 4 .
  • the teachings of this embodiment are applicable in turn to the foregoing embodiments.
  • This embodiment represents an application of the instant invention to a MESFET or MESFET-type field-effect semiconductor device.
  • the typical conventional MESFET has its gate in Schottky contact with the main semiconductor region.
  • the typical conventional IGFET has its gate overlying the main semiconductor region via a gate insulator.
  • the MESFET shown in FIG. 8 differs in its gate placement from either the conventional MESFET or conventional IGFET but closely resembles the conventional MESFET, being the same, except for the features according to the invention, in general configuration and manner of operation.
  • the FIG. 8 device will therefore be called a normally-off MESFET/diode combination.
  • This normally-off MESFET/diode combination differs from the normally-off HEMT/diode combination of FIG. 4 only in its main semiconductor region 5 b , which is comprised of only a channel or active layer 3 a of silicon-doped n-type GaN.
  • the channel layer 3 a directly overlies the buffer layer 2 and is itself overlain by the source 7 , drain 8 , and Schottky electrode 60 .
  • the carrier storage layer 10 , gate 12 ′, and insulating films 9 ′ and 11 are all arranged on the surface 6 of the main semiconductor region 5 b as in the FIG. 4 embodiment.
  • this MESFET/diode combination would operate in normally-on mode.
  • the device operates normally off as the carrier storage layer on being sufficiently electron enriched is capable of creating a depletion region in the n-GaN channel layer 3 a to block current flow between source 7 and drain 8 .
  • the Schottky electrode according to the invention may take various forms other than that depicted at 60 in FIG. 2 .
  • FIG. 10 indicates an alternative Schottky electrode 60 a which is annular in shape, encircling the drain 8 with a spacing therefrom.
  • the position of the Schottky electrode 60 or 60 a with respect to the other electrodes 7 , 8 and 12 (or 12 ′) on the main semiconductor region surface 6 is also variable within the broad teaching hereof. Another possible position for the Schottky electrode 6 o or 60 a is on that side of the drain 8 which is farther away from the gate 12 or 12 ′. In short, broadly, the Schottky electrode according to the invention may be placed anywhere on the drain side of the gate.
  • a contact layer could be provided under the source 7 and drain 8 for better ohmic contact with the main semiconductor region 5 , 5 a or 5 b in all the embodiments disclosed herein.
  • the constituent layers 3 , 3 a , 4 and 4 a of the main semiconductor region 5 , 5 a or 5 b may be made from III-V compound semiconductors other than GaN and AlGaN, such as InGaN, AlInGaN, AlN, InAlN, AlP, GaP, AlInP, GaInP, AlGaP, AlGaAs, GaAs, AlAs, InAs, InP, InN and GaAsP, or from II-VI compound semiconductors such as ZnO, or from other compound semiconductors.
  • III-V compound semiconductors other than GaN and AlGaN such as InGaN, AlInGaN, AlN, InAlN, AlP, GaP, AlInP, GaInP, AlGaP, AlGaAs, GaAs, AlAs, InAs, InP, InN and GaAsP, or from II-VI compound semiconductors such as ZnO, or from other compound semiconductors.
  • the substrate 1 may be made from semiconductors or insulators other than silicon, such as SiC, sapphire, and ceramics.
  • a plurality of composite semiconductor devices according to the invention comprising either HEMTs or MESFETs, may be fabricated on a single substrate for provision of an inverter or converter circuit or the like.
  • the source 7 and drain 8 could be coupled directly to the electron transit layer 3 , instead of to the electron supply layer 4 .
  • the electron supply layer 4 could be removed, and there could be provided in its stead an ohmic contact layer, as of an n-type semiconductor, through which the source 7 and drain 8 might be connected to the electron transit layer 3 .
  • the electron supply layer 4 of the HEMT/diode combinations of FIGS. 1 , 4 and 7 is replaceable by a hole supply layer of a p-type semiconductor.
  • the n-doped GaN channel layer 3 a of the MESFET/diode combination of FIG. 8 is likewise replaceable by a p-type semiconductor layer.
  • a two-dimensional hole gas will then be created in what is termed the two-dimensional electron gas layer in the illustrated embodiments, and holes, rather than electrons, will be drawn into the carrier storage layer on initialization.
  • Whether a desired amount of carriers has been stored in the carrier storage layer 10 is ascertainable from a difference between the magnitudes of the current flowing through the source and drain, the current magnitudes being measurable using two current detectors.
  • the carriers that are directed into the carrier storage layer 10 are those which issued from the source 7 but which did not arrive at the drain 8 .
  • the amount of the carriers that have issued from the source 7 minus that of the carriers that have arrived at the drain 8 is therefore equal to the amount of the carriers stored in the carrier storage layer 10 . It is thus possible to monitor the amount of carriers being stored in the carrier storage layer 10 during the progress of initialization and terminate the initialization program upon storage of a sufficient amount.
  • the carrier storage layer 10 may be carrier enriched by a sustained application of a DC voltage to the gate 12 ′, rather than by the intermittent application of the initializer pulses V p1 , V p2 , etc., as in the illustrated embodiments.
  • the DC voltage should be of the mean value of the initializer pulses and higher than the turn-on gate control voltage V n in the normal operation of the device.
  • Another alternative method of carrier enrichment for the carrier storage layer 10 is to bombard the same with electrons or protons by the known ion implantation method for storage of electrons or holes.
  • a gate insulator could be interposed between gate 12 and main semiconductor region 5 in the HEMT/diode combination of FIG. 1 .
  • the carrier storage layer 10 and insulating films 9 and 11 are all eliminable from the MESFET/diode combination of FIG. 8 , with the result that the gate 12 ′ is placed in Schottky contact with the main semiconductor region 5 b .
  • the gate 12 ′, FIGS. 4 , 7 and 8 could be coupled to a field plate on the second insulating film 11 .
  • the insulating films 9 ′ and 11 could be removed from between drain 8 and carrier storage layer 10 , and a field plate with an underlying insulator could be provided in their stead.

Landscapes

  • Engineering & Computer Science (AREA)
  • Power Engineering (AREA)
  • Microelectronics & Electronic Packaging (AREA)
  • Physics & Mathematics (AREA)
  • Condensed Matter Physics & Semiconductors (AREA)
  • General Physics & Mathematics (AREA)
  • Computer Hardware Design (AREA)
  • Ceramic Engineering (AREA)
  • Manufacturing & Machinery (AREA)
  • Junction Field-Effect Transistors (AREA)
  • Insulated Gate Type Field-Effect Transistor (AREA)

Abstract

A field-effect semiconductor device such as a HEMT or MESFET is monolithically integrated with a Schottky diode for feedback, regeneration, or protection purposes. The field-effect semiconductor device includes a main semiconductor region having formed thereon a source, a drain, and a gate between the source and the drain. Also formed on the main semiconductor region, preferably between gate and drain, is a Schottky electrode electrically coupled to the source. The Schottky electrode provides a Schottky diode in combination with the main semiconductor region. A current flow is assured from Schottky electrode to drain without interruption by a depletion region expanding from the gate.

Description

    CROSS REFERENCE TO RELATED APPLICATIONS
  • This application claims priority to Japanese Patent Application No. 2006-098514, filed Mar. 31, 2006, the disclosures of which are incorporated herein by reference in its entirety.
  • BACKGROUND OF THE INVENTION
  • This invention relates to monolithic integrated circuits and particularly to a monolithic composite integrated circuit of a field-effect semiconductor device and a Schottky diode. The field-effect semiconductor device may take the form of a metal-semiconductor field-effect transistor (MESFET) or high-electron-mobility transistor (HEMT) among others.
  • The MESFET and HEMT have both been known and used extensively which are made from semiconducting nitrides. Japanese Unexamined Patent Publication No. 2005-158889 is hereby cited as dealing with these kinds of semiconductor devices.
  • Let us more closely study the typical prior art construction of the HEMT for example. It comprises an electron transit layer of undoped GaN overlying a silicon substrate via a buffer layer, an electron supply layer of n-type AlGaN on the electron transit layer, and a set of electrodes known as a source, drain and gate on the electron supply layer. The electron transit layer and electron supply layer have a heterojunction therebetween, being made from materials with different band gaps. The piezoelectric and spontaneous depolarization of the heterojunction surfaces creates the familiar two-dimensional electron gas layer as the channel between drain and source. Current flow along this channel is under the control of the voltage bias on the gate.
  • One of the problems with the HEMT of the above familiar design, as well as with the MESFET or other comparable field-effect semiconductor devices, arose when these devices were connected to an inductive or capacitive load. The drain could then become less in potential than the source, resulting in the application of a reverse voltage to the semiconductor device. A known solution to this problem was the connection of a feedback, regenerative, or protective diode in parallel with the field-effect semiconductor device. This diode had its cathode coupled to the drain, and its anode to the source, of the device. The prior art insulated-gate FET (IGFET) makes use of a parasitic diode for the above purposes. The parasitic diode appears in the form of a pn junction between the body and drain regions as the source electrode of the IGFET is coupled both to the source region and to the body region surrounding the source region.
  • However, difficulties have been experienced in applying the parasitic diode technology of the IGFET to the HEMT, MESFET and like field-effect semiconductor devices which make use of the two-dimensional electron gas layer as the channel. Japanese Unexamined Patent Application No. 2003-229566 teaches to provide the required diode (e.g., Schottky diode) lies on that side of the source which is away from the gate, and to connect this diode to the source. The two-dimensional electron gas layer of the field-effect semiconductor device will then be interrupted by the depletion region spreading from the gate when the device is off, so that there will be no current flow between the diode and the drain.
  • The above difficulties have so far been circumvented by connecting a discrete diode to the field-effect semiconductor devices in question. This makeshift measure is of course objectionable for the extra installation space demanded by the discrete diode and the unnecessarily high manufacturing costs required.
  • Another problem taken up by the instant invention in regard to the field-effect semiconductor devices under consideration is the difficulty of making them normally off. The HEMT of the usual prior art construction above, for example, was normally on and had to be turned off using a negative power supply for causing the gate to gain a negative potential. Use of such a negative power supply made the associated circuitry unnecessary complex and expensive. The advent of normally-off HEMTs has long been awaited.
  • The problems and difficulties discussed above are not limited to the field-effect semiconductor devices that utilize the two-dimensional electron gas as the channel. The same discussion is largely applicable to two-dimensional hole gas counterparts of the field-effect semiconductor devices as well.
  • SUMMARY OF THE INVENTION
  • The present invention has it as an object to integrally and compactly incorporate a diode for feedback, regeneration or protection purposes with a HEMT, MESFET or like field-effect semiconductor devices without the difficulties encountered heretofore.
  • Another object of the invention is to attain the first recited object and at the same time make the resulting devices capable of normally-off operation.
  • Briefly, the invention may be summarized as a monolithic integrated circuit of a field-effect semiconductor device and a Schottky diode. The monolithic integrated circuit includes a main semiconductor region having formed on its major surface a source, a drain, and gate means, with the gate means interposed between the source and the drain. Also included is a Schottky electrode which is formed on the major surface of the main semiconductor region in Schottky contact therewith in order to provide a Schottky diode in combination with the main semiconductor region. The Schottky electrode is positioned away from the source across at least the gate means and electrically coupled to the source.
  • By “positioned away from the source across at least the gate means” is meant that the Schottky electrode may lie either between the gate means and the drain or even farther away from the gate means than is the drain. A preferred position for the Schottky electrode is between the gate means and the drain.
  • Such being the construction of the integrated circuit according to the invention, a current flow is assured from the Schottky electrode to the drain without interruption by a depletion region expanding from the gate means. Thus, monolithically incorporated with the field-effect semiconductor device, the Schottky electrode will well serve feedback, regenerative, or protective purposes. The Schottky diode hardly adds to the conventional size of the field-effect semiconductor device, and the monolithic combination of this device and the Schottky diode is significantly less costly than when a discrete diode is combined with the device.
  • Additional embodiments are disclosed in which a normally-off field-effect semiconductor device, such as that of HEMT- or MESFET-type, is monolithically combined with a Schottky diode. This combination includes a carrier storage overlying the major surface of the main semiconductor region via first insulating means in a position between the source and the drain. The carrier storage is capable of accepting and storing carriers (electrons or holes) to such an extent that the source and the drain are held electrically disconnected from each other even without voltage application to the gate. The gate overlies the carrier storage via second insulating means.
  • Carrier-enriched by application of an initializer voltage to the gate, the carrier storage functions to shut off the channel (e.g. two-dimensional electron or hole gas layer in the case of a HEMT) through the main semiconductor region by virtue of the field effect. The carrier-enriched carrier storage is just as effective as a biased gate to block the channel. Consequently, the device is held off solely by the carrier-enriched carrier storage, with the gate unbiased; that is, the device is normally off.
  • The above and other objects, features and advantages of this invention will become more apparent, and the invention itself will best be understood, from a study of the following description and appended claims, with reference had to the attached drawings showing some preferable embodiments of the invention.
  • BRIEF DESCRIPTION OF THE DRAWINGS
  • FIG. 1 is a schematic sectional view of a monolithic combination of a HEMT and a Schottky diode built on the novel principles of the present invention.
  • FIG. 2 is a top plan view of the HEMT/diode combination of FIG. 1.
  • FIG. 3 is an equivalent circuit diagram of the HEMT/diode combination of FIG. 1.
  • FIG. 4 is a schematic sectional view of a monolithic combination of a normally-off HEMT and a Schottky diode embodying the principles of the invention, shown together with a schematic diagram of associated initialization and power supply circuitry.
  • FIG. 5 is a block diagram showing in more detail the initializer circuit included in the initialization and power supply circuitry of FIG. 4.
  • FIG. 6, consisting of (A) and (B), is a diagram of waveforms useful in explaining how the HEMT/diode combination of FIG. 4 is initialized by the initializer circuit of FIG. 5.
  • FIG. 7 is a view similar to FIG. 4 but showing another preferred monolithic combination of a normally-off HEMT and a Schottky diode embodying the invention.
  • FIG. 8 is also a view similar to FIG. 4 but showing a monolithic combination of a normally-off MESFET and a Schottky diode embodying the invention.
  • FIG. 9 shows an equivalent circuit diagram of the embodiments of FIGS. 4, 7 and 8.
  • FIG. 10 is a top plan view showing an alternative shape and position of a Schottky electrode on the main semiconductor region according to the position.
  • DESCRIPTION OF THE PREFERRED EMBODIMENTS General
  • The present invention will now be described more specifically as embodied in the HEMT/diode combination pictured in FIG. 1 of the drawings as an example of monolithic composite integrated circuits according to the invention. The exemplified HEMT/diode combination comprises a flat substrate 1 of semiconducting monocrystalline silicon having a pair of opposite surfaces 1 a and 1 b. Grown on the first surface 1 a of the substrate 1 via a buffer region 2 is a main semiconductor region 5 which is shown constituted of an electron transit layer 3 as a first semiconductor layer and an electron supply layer 4 as a second semiconductor layer according to the conventional HEMT configuration. A source or source electrode 7 and drain or drain electrode 8, both standard HEMT components, are formed in selected positions on a major surface 6 of the main semiconductor region 5, or of the electron supply layer 4. A gate or gate electrode 12, another standard HEMT component, is interposed between source 7 and drain 8 on the main semiconductor region surface 6 in order to control current flow between the electrodes 7 and 8. A back electrode 13 underlies the second surface 1 b of the substrate 1.
  • Also formed on the surface 6 of the main semiconductor region 5, in a position between drain 8 and gate 12, is a diode-creating Schottky electrode 60 constituting a feature of this invention. A conductor 60 a electrically connects the Schottky electrode 60 to the source 7. The Schottky diode created by forming the Schottky electrode 60 on the main semiconductor region 5 serves for feedback, regeneration, or protection purposes.
  • At 9 is seen a protective film of electrically insulating material covering the complete major surface 6 of the main semiconductor region 5. The protective film 9 is windowed to permit all the standard HEMT electrodes 7, 8, 12 and diode-creating Schottky electrode 60 to make direct contact with the main semiconductor region 5. FIG. 2 indicates that all these electrodes 7, 8, 12 and 60 extend in parallel spaced relationship to one another.
  • FIG. 3 is an equivalent circuit diagram of the HEMT/diode combination of FIGS. 1 and 2. The HEMT/diode combination is comprised of a HEMT 61 and a Schottky diode 62.
  • Hereinafter in this specification the above listed substrate 1, buffer region 2, main semiconductor region 5, standard HEMT electrodes 7, 8 and 12, and diode-creating Schottky electrode 60 of the HEMT/diode combination will be detailed in that order and under separate headings. A description of the equivalent circuit HEMT/diode combination will follow the detailed disclosure of the listed components.
  • Substrate
  • The substrate 1 serves as both a basis for epitaxially growing the buffer region 2 and main semiconductor region 5 thereon and a mechanical support for these regions. The substrate 1 is made from silicon for economy in this particular embodiment.
  • Buffer Region
  • The buffer region 2 may be grown in vapor phase on the substrate 1 by any known or suitable method such as metalorganic chemical vapor deposition (MOCVD) also known as metalorganic vapor phase epitaxy (MOVPE). In practice the buffer region 2 may be either mono- or multi-layered. The multilayer option may comprise, for example, a desired number of alternations of an aluminum nitride (AlN) layer and a gallium nitride (GaN) layer. Other Groups III-V compound semiconductor materials are adoptable. Being not too closely associated with the operation of the HEMT/diode combination, however, the buffer region 2 is eliminable.
  • Main Semiconductor Region
  • The main semiconductor region 5 is constituted as aforesaid of the electron transit layer 3 and the electron supply layer 4. Directly overlying the buffer region 2 is the electron transit layer 3 which is made from undoped GaN to a thickness of 1-3 micrometers in this particular embodiment. As indicated by the broken line labeled 14, the electron transit layer 3 provides, in cooperation with the overlying electron supply layer 4 yet to be detailed, a two-dimensional electron gas layer as the channel extending parallel to the surface 6 of the main semiconductor region 5. Groups III-V compound semiconductors other than GaN could be used for the electron transit layer 3.
  • The electron supply layer 4 is made on the electron transit layer 3 from any of the nitride semiconductors that are generally expressed by the formula:

  • AlxGa1-xN
  • where the subscript x is a numeral that is greater than zero and less than one, preferably in the range of 0.2 through 0.4, and most desirably 0.3. Although made from undoped AlGaN, the electron supply layer 4 behaves n-like in the completed composite device. Alternately, the electron supply layer 4 may be made from n-doped AlGaN.
  • The electron supply layer 4 is approximately 5-50 nanometers, preferably 20 nanometers, thick and so is thinner than the electron transit layer 3, so much so that its electric resistance is negligibly small in its thickness direction compared to that in its transverse direction (parallel to the major surface 6 of the main semiconductor region 5). It is understood that the major surface 6 of the electron supply layer is flat, with no special treatment applied in this embodiment.
  • The electron supply layer 4 is greater in bandgap than the electron transit layer 3, and less in lattice constant than the electron transit layer 3. Piezoelectric depolarization at this heterojunction creates the aforesaid two-dimensional electron gas layer 14 internally of the electron transit layer 3. The two-dimensional electron gas layer 14 indicated by the broken line in FIG. 1 presupposes the “on” state of the device.
  • Standard HEMT Electrodes
  • Formed with a prescribed spacing from each other on the major surface 6 of the main semiconductor region 5, the source 7 and drain 8 both make low-resistance contact with the electron supply layer 4. These electrodes 7 and 8 may both be laminations of titanium and aluminum layers.
  • Placed between source 7 and drain 8, the gate 12 makes Schottky contact with the electron supply layer 4 for controlling current flow between the electrodes 7 and 8. The gate 12 may be either a lamination of nickel and gold layers or a single layer of rhodium.
  • This particular HEMT is normally on and is to be turned off by making the gate 12 less in potential than the source 7. As the Schottky junction between main semiconductor region 5 and gate 12 is thereby reverse biased, the two-dimensional electron gas layer 14 will be blocked by the depletion region expanding in size from the gate 12 and encroaching upon the layer 14, resulting in nonconduction between source 7 and drain 8. The HEMT may be turned on by either lessening or zeroing the reverse bias on the gate 12. The depletion region will then either shrink or disappear, permitting conduction between source 7 and drain 8.
  • Diode-Creating Schottky Electrode
  • Like the gate 12, the Schottky electrode 60 may be either a lamination of nick and gold layers or a single layer of rhodium making Schottky contact with the n-like electron supply layer 4 of the main semiconductor region 5. The Schottky electrode 60 is disposed between drain 8 and gate 12, or on the same side of the gate 12 as the drain 8, in this embodiment. This placement of the Schottky electrode 60 is designed to assure current flow between that electrode and the drain 8 without being interrupted by the depletion region which appears under the gate 12 when the HEMT is off. The Schottky electrode 60 is electrically coupled to the source 7 by way of the conductor 60 a, so that current flows between Schottky electrode 60 and drain 8 when the source 7 is higher in potential than the drain 8.
  • Despite the showing of FIG. 1, in which the conductor 60 a is depicted highly diagrammatically, it may be held against the insulating film 9. Of course, though, the conductor 60 a may extend out of contact with the insulating film 9. The electrodes 7, 8, 12 and 60 are all received in part in windows opened in the insulating film 9, making direct contact with the surface 6 of the main semiconductor region 5.
  • Equivalent Circuit
  • As equivalently diagramed in FIG. 3, the HEMT/diode combination of FIGS. 1 and 2 is electrically constituted of the HEMT 61 and Schottky diode 62. The HEMT 61 is shown to have a drain terminal 63, source terminal 64, and gate terminal 65, which correspond respectively to the drain electrode 8, source electrode 7, and gate electrode 12 of FIGS. 1 and 2. The Schottky diode 62 has an anode connected to the source terminal 64, and a cathode connected to the drain terminal 63.
  • Thus, connected in parallel with the HEMT 61, the Schottky diode 62 serves feedback, regenerative, or protective purposes. For example, when an inductive or capacitive load is connected to the device, the HEMT 61 may be subjected to a reverse overvoltage if the drain terminal 63 grows less in potential than the source terminal 64. The Schottky diode 62 will then conduct by being forward biased, thereby protecting the HEMT 61 from the reverse overvoltage or permitting the flow of a regenerative or feedback current.
  • The advantages gained by this embodiment of the invention may be recapitulated as follows:
  • 1. The Schottky diode 62 can be monolithically integrated with the HEMT 61 for feedback, regeneration, or protection purposes. Therefore, the Schottky diode 62 hardly adds to the conventional size of the HEMT, and the monolithic combination of this HEMT and the Schottky diode is significantly less costly than when a discrete diode is combined with the HEMT.
  • 2. The drain and gate of the known HEMT were relatively widely spaced from each other in order to assure a sufficient voltage strength therebetween. Placed in this preexisting wide spacing between drain 8 and gate 12, the Schottky electrode 60 makes it unnecessary to increase the conventional size of the HEMT.
  • 3. Upon application of a reverse overvoltage to the HEMT 61, a current flows from Schottky electrode 60 to drain 8 along the low-resistance, high-electron-mobility two-dimensional electron gas layer 14 without being interrupted by the depletion region under the gate 12. The Schottky diode 62 will therefore well serve the purposes for which it is intended.
  • This embodiment represents an application of the invention to a normally-on HEMT, in which the surface 6 of the main semiconductor region 5 is flat. However, the invention is equally well applicable to a normally-off HEMT in which the surface 6 of the mains semiconductor region 5 is recessed to accommodate the gate 12. It is self-evident that the Schottky electrode 60 can be built into the normally-off HEMT in the same manner as in the case of the normally-on HEMT above.
  • Embodiment of FIG. 4
  • Difficulties have so far been experienced in making HEMTs, MESFETs and like field-effect semiconductor devices that are “normally off.” The HEMT, for example, of the known standard construction explained at the beginning of this specification was normally on and had to be turned off using a negative power supply for causing the gate to gain a negative potential. Use of such a negative power supply made the associated circuitry unnecessary complex and expensive. The advent of a normally-off HEMT has long been awaited.
  • Drawn in FIG. 4 is a monolithic combination of a normally-off HEMT (or “HEMT-type” device, as will be later explained) and a Schottky diode according to the invention. A comparison of FIGS. 1 and 4 will reveal that this normally-off HEMT/diode combination is similar in construction to the normally-on HEMT/diode combination as far as the substrate 1, buffer region 2, main semiconductor region 5, HEMT electrodes 7, 8 and 13, and diode-creating Schottky electrode 60 are concerned. All these components of the normally-off HEMT/diode combination, as well as constituent parts, if any, thereof, are therefore identified in FIG. 4 by the same reference characters as used to denote the corresponding parts in FIGS. 1 and 2.
  • The normally-off HEMT/diode combination features gating means comprising two insulating films 9′ and 11, carrier storage layer 10, and gate 12′, in substitution for the insulating film 9 and gate 12 of the FIG. 1 embodiment. The following is a more detailed description of these gating means.
  • The first insulating film 9′, directly overlying the surface 6 of the main semiconductor region 5, has a thickness T1 in the range of 1-100 nanometers, preferably 8-100 nanometers. With its thickness T1 so determined, the first insulating film 9′ offers the tunnel effect whereby, upon application of a sufficiently high voltage to the gate 12′, the so-called hot electrons that have jumped out of the two-dimensional electron gas layer 14 are allowed through the first insulating film 9′ for storage in the carrier storage layer 10. The first insulating film 9′ may be made from silicon oxide, as in the form of oxidized polycrystalline silicon (polysilicon), by chemical vapor deposition (CVD). Despite the showing of FIG. 1, being intended to electrically isolate the carrier storage layer 10 from the main semiconductor region 5, the first insulating film 9′ need not overlie the entire exposed parts of the main semiconductor region surface 6 but may be disposed only under the carrier storage layer 10.
  • The carrier storage layer 10 overlies the first insulating film 9′ in a position between source 7 and Schottky electrode 60. The carrier storage layer 10 is made from a material, such for example as electroconductive polysilicon, that can accept and store a sufficient amount of carriers for making this HEMT-type device normally off. Being electrically disconnected from all of external circuitry, source 7, drain 8 and gate 12′, the carrier storage layer 10 might also be called a floating gate. The carrier storage layer 10 when initialized in a manner yet to be described stores enough carriers for holding the source 7 and drain 8 normally electrically disconnected from each other. Possible alternative materials for the carrier storage layer 10 include metals and crystalline semiconductors and organic semiconductors.
  • Thoroughly covering the first insulating film 9′ and the carrier storage layer 10 thereon is the second insulating film 11 which, like the first insulating film 9′, is made from silicon oxide by CVD. The carriage storage layer 10 is thus embedded between the two insulating films 9′ and 11. The second insulating film 11 has a thickness T2 in the range of 8-200 nanometers and is preferably thicker than the first insulating film 9′. However, the insulating films 9′ and 11 and carrier storage layer 10 should altogether be sufficiently thin to permit the control of the main semiconductor region 5 by the overlying gate 12 in a conventional manner. Again despite the showing of FIG. 1 the second insulating film 11 may cover only the carrier storage layer 10 rather than the entire first insulating film 9′ in addition to the carrier storage layer.
  • The gate 12 overlies the carrier storage layer 10 via the second insulating film 11 and is made from metal such as aluminum. The carrier storage layer 10 and gate 23 need not be of the same size or in exact register with each other as shown but may differ in size or be in partial register. The gate 12 is utilized for carrier-enriching the carrier storage layer 10 at the time of device initialization yet to be detailed, besides being conventionally used for controlling the operation of this device after initialization.
  • It is now seen that this “HEMT-type” device (or normally-off HEMT/diode combination) differs from the conventional HEMT in that the gate 12 is not in direct Schottky contact with the main semiconductor region 5. The device is nevertheless called a HEMT because it utilizes the two-dimensional electron gas layer 14 as the channel.
  • Reference may briefly had to FIG. 9 for a consideration of the equivalent circuit of this normally-off HEMT/diode combination. (This figure also represents the equivalent circuit of the devices to be described subsequently with reference to FIGS. 7, 8 and 10.) Here is shown a combination of a normally-off HEMT 61′ and a Schottky diode 62. The normally-off HEMT 61′ has a drain terminal 63, source terminal 64, and gate terminal 65, which correspond respectively to the drain electrode 8, source electrode 7, and gate electrode 12′ of the FIG. 4 device. The Schottky diode 62, comprising the Schottky electrode 60, has an anode connected to the source terminal 64, and a cathode connected to the drain terminal 63. Again, connected in parallel with the HEMT 61′, the Schottky diode 62 serves feedback, regenerative, or protective purposes.
  • With reference back to FIG. 4 the normally-off HEMT/diode combination is therein shown in combination with associated power supply and initialization circuitry in order to facilitate the subsequent discussion of how the device is initialized for normally-off operation. A DC power supply 17 is connected between source 7 and drain 8 via a load 15 and drain power switch 16. A gate drive power supply 19 is connected between source 7 and gate 12′ via a gate control switch 18. Also connected between source 7 and gate 12′ is an initializer circuit 20 which applies to the gate both initializer pulses for carrier enrichment of the carrier storage layer 10 and threshold pulses for checking if a sufficient amount of carriers has been stored in the carrier storage layer in response to each initializer pulse. The initializer circuit 20 is diagramed in detail in FIG. 5, to which reference will be had presently.
  • In order to aid the initializer circuit 20 in initializing the device, a current detector 21 is connected by way of a conductor 21 a to an input of the initializer circuit. Electromagnetically coupled to another conductor 22 which is connected directly to the source 7, the current detector 21 is intended to inform the initializer circuit 20 that a source current has started to flow and hence that the device is turning on. The initializer circuit 20 has an output conductor 23 for on/off control of the gate control switch 18 and another output conductor 24 for on/off control of the drain power switch 16. The source 7 is connected to the back electrode 13 and grounded via a conductor 25 for stabilizing the initialization and subsequent operation of the device.
  • Reference may now be had to FIG. 5 for a more detailed inspection of the initializer circuit 20. The initializer circuit 20 performs the following functions according to a prescribed initialization program or subroutine:
  • 1. Applying an initializer pulse or voltage between source 7 and gate 12′ for causing carriers to be stored in the carrier storage layer 10.
  • 2. Checking the threshold voltage of the device after application of each initializer pulse.
  • 3. Finding if the threshold that has been checked is in a prescribed target range.
  • 4. Readjusting, as necessary, the threshold of the device so as to make it fall within the target range by cyclic repetition of the foregoing three steps.
  • For the execution of the initialization program the initializer circuit 20 comprises a control circuit 30 having a first output connected to an initializer pulse generator 31, a second output connected to both first threshold generator 32 and first sample-and-hold circuit 36, a third output connected to both second threshold generator 33 and second sample-and-hold circuit 37, a fourth output connected by way of the conductor 23 to the gate control switch 18, FIG. 4, and a fifth output connected by way of the conductor 24 to the drain power switch 16.
  • Also included is a comparator 34 which has one input connected to the current detector 21, FIG. 4, via the conductor 21 a, another input connected to a reference voltage source 35, an output connected to both first and second sample-and- hold circuits 36 and 37. The outputs of the initializer pulse generator 31, first threshold generator 32 and second threshold generator 33 are all connected to the gate 12′. The outputs of the first and second sample-and- hold circuits 36 and 37 are both connected to the control circuit 30.
  • The ensuing operational description of the initializer circuit 20 will be better understood by referring also to the waveform diagrams of FIG. 6. The initializer pulse generator 31 operates under the direction of the control circuit 30, generating, during the period of initialization, initializer pulses Vp1, Vp2 and Vp3 each having an amplitude greater than the peak amplitude of the normal gate-source voltage Vn when the device is on. It is understood that the initializer pulse generator 31 is capable of generating pulses of variable amplitude and, additionally, both positive pulses such as those designated Vp1 and Vp2 at (B) in FIG. 6 and negative pulses such as that labeled Vp3 in the same figure.
  • Referring more specifically to FIG. 6, the normally-off HEMT/diode combination of FIG. 4 is therein shown as being initialized from t1 to t18 according to the initialization program and starting normal operation at t19. As indicated at (A) in FIG. 6, the voltage Vd of constant magnitude is applied between source 7 and drain 8 from the power supply 17 via the load 15 throughout the periods of initialization and normal operation. At (B) in the same figure are indicated the initializer pulses Vp1, Vp2 and Vp3 from the initializer pulse generator 31 and the threshold pulses Vth1 and Vth2 from the threshold generators 32 and 33, as well as the gate control signal Vn during normal operation after t19.
  • Kinetic energy will be imparted to the electrons traveling through the two-dimensional electron gas layer 14 from source 7 toward drain 18 upon application of the initializer pulses Vp1 and Vp2, as from t1 to t2 and from t7 to t8 in FIG. 6, between source 7 and gate 12′. These initializer pulses Vp1 and Vp2 are greater in amplitude as aforesaid than the gate control signal Vn to be applied to the gate 12′ during the normal operation of the device after t19. The energized electrons will accelerate to a degree that will grow higher from the source-side extremity of the gate 12′ toward its drain-side extremity. Both electrons and holes will be generated upon collision of the accelerating electrons with the atoms in the main semiconductor region 5, FIG. 4, of the normally-off HEMT/diode combination. The high energy electrons thus generated, or hot electrons, will come jumping out from the two-dimensional electron gas layer 14, and some of them will tunnel through the electron supply layer 4 and first insulating film 9′, ultimately to be stored in the carrier storage layer 10.
  • Another explanation is possible for such compulsory electron enrichment of the carrier storage layer 10. The high potential of the gate 12′ draws the electrons from the two-dimensional electron gas layer 14 toward the carrier storage layer 10. Then, tunneling through the first insulating film 9′, the electrons arrive at the carrier storage layer 10.
  • Although the second initializer pulse Vp2 is shown to be of greater amplitude than that of the first Vp1 at (B) in FIG. 6, this difference is not an absolute requirement for successful initialization of the device. There may be employed, instead, initializer pulses Vp1 and Vp2 of the same amplitude.
  • The electrons that have been stored in the carrier storage layer 10 will mostly stay entrapped therein as long as the relatively low amplitude gate control voltage Vn is being applied between source 7 and gate 12′ for turning and holding the device on during normal operation. The electron-impregnated carrier storage layer 10 will create a depletion region in the electron transit layer 3 just as the gate 12′ does when biased with a negative voltage. Therefore, even when the gate 12′ is unbiased in the normal operation of the device, the electron-rich carrier storage layer 10 will cause the depletion region 3 to appear in the electron transit layer 3, thereby interrupting current flow between source 7 and drain 8. Thus will the HEMT/diode combination operate normally off.
  • The initialization program may be cut short right after the first initializer pulse Vp1 if a sufficient amount of electrons is stored in the carrier storage layer 10 in response to this pulse. In practice, however, a sufficient amount of electrons may, or may not, be stored in the carrier storage layer 10 by application of one or more initializer pulses. It is therefore necessary to examine whether the carrier storage layer 10 has been sufficiently electron enriched in response to each initializer pulse. Toward this end the actual threshold of the device is checked after each initializer pulse to see if it is in the target range. It is determinable that a sufficient amount of electrons has been stored in the carrier storage layer 10, that is, that the device has been initialized, if the check reveals that the threshold of the device is in the target range.
  • As indicated at (B) in FIG. 6, the first threshold generator 32 of the initializer circuit 20 delivers to the gate 12′ a first threshold pulse Vth1 after each of the initializer pulses Vp1, Vp2 and Vp3 under the direction of the control circuit 30. The first threshold pulses Vth1 are shown applied from t3 to t4, from t9 to t10, and from t15 to t16. These first threshold pulses must of course be appropriately less in amplitude than the positive initializer pulses. The second threshold generator 33 likewise delivers to the gate 12′ a second threshold pulse Vth2 after each first threshold pulse Vth1 under the direction of the control circuit 30, as from t5 to t6, from t11 to t12, and from t17 to t18. The second threshold pulses Vth2 are less than the initializer pulses, but greater than the first threshold pulses, in amplitude.
  • The first and the second threshold pulses Vth1 and Vth2 represent the lower and upper limits, respectively, of the target range in which the threshold of the normally-off HEMT/diode combination is required to be upon completion of initialization. The amount of carriers stored in the carrier storage layer 10 is adjusted to keep the threshold between the values of the two threshold pulses Vth1 and Vth2, so that there will be only minimal fluctuations in the threshold value of all the actual products manufactured according to the present invention. Therefore, upon completion of initialization now being discussed, the HEMT-type device is conditioned for operation with its threshold somewhere between the values represented by the threshold pulses Vth1 and Vth2.
  • Referring back to FIG. 5, the comparator 34 of the initializer circuit 20 has one input connected to the current detector 21, FIG. 4, by way of the conductor 21 a and another input connected to the reference voltage source 35. The reference voltage Vr from this source 35 is equal to the voltage of the source (or drain) current at the beginning of each conducting period of the normally-off HEMT/diode combination. Consequently, during the conducting periods of the device, the current detect signal Vi over the conductor 21 a is higher than the reference voltage Vr. The comparator 34 will then go high, signifying that the device is on. The comparator 34 is low when the device is off because then the current detect signal Vi is less than the reference voltage Vr.
  • Commanded by the control circuit 30, the first sample-and-hold circuit 36 samples the output from the comparator 34 during, preferably the latter halves of, the periods of t3-t4, t9-t10 and t15-t16 in FIG. 6. The first sample-and-hold circuit 36 holds the comparator output samples and delivers them to the control circuit 30. The second sample-and-hold circuit 37 likewise operates as dictated by the control circuit 30 to sample the output from the comparator 34 during, preferably the latter halves of, the periods of t5-t6, t11-t12 and t17-t18. This second set of comparator output samples are also held in the second sample-and-hold circuit 37 and delivered therefrom to the control circuit 30. The samples that have been held in the sample-and- hold circuits 36 and 37 are deleted before the next samplings or before holding of the next samples.
  • Besides being connected to the initializer pulse generator 31, threshold generators 32 and 33, and sample-and- hold circuits 36 and 37 of the initializer circuit 20, the control circuit 30 is connected to the drain power switch 16, and gate control switch 18 in FIG. 4, for implementation of the initialization program outlined above and detailed below.
  • First, in response to a call of initialization coming from its unshown source over the conductor 38, the control circuit 30 turns the drain power switch 16 on thereby causing the voltage Vd, seen at (A) in FIG. 6, to be applied between source 7 and drain 8 via the load 15. Further the control circuit 30 causes the initializer pulse generator 31 to put out the first initializer pulse Vp1 from t1 to t2 in FIG. 6. Applied between source 7 and gate 12′, the first initializer pulse Vp1 will cause electrons to be stored in the carrier storage layer 10, either sufficiently or insufficiently.
  • Then, from t3 to t4, the control circuit 30 causes the first threshold generator 32 to put out the first threshold pulse Vth1 in the case, represented by FIG. 6, where a sufficient amount of electrons has not been stored in the carrier storage layer 10 by the application of the first initializer pulse Vp1. The device will therefore turn on upon application of the first threshold pulse Vth1 to the gate 12′. Thereupon the comparator 34 will go high, indicating that the device is on. The control circuit 30 proceeds to cause the first sample-and-hold circuit 36 to sample and hold the output from the comparator 34 during the t3-t4 period, preferably during its latter half or at t4, and further inputs from this first sample-and-hold circuit a signal indicative of the conduction of the device.
  • Then the control circuit 30 causes the second threshold generator 33 to put out the second threshold pulse Vth2 from t5 to t6 for application to the gate 12′. In the case represented by FIG. 6, the device remains on after application of the second threshold pulse Vth2, as after application of the first threshold pulse Vth1 from t3 to t4, so that the comparator 34 will remain high. During this t5-t6 period or its second half or at its last moment t6 the control circuit 30 causes the second sample-and-hold circuit 37 to sample and hold the output from the comparator 34 and again inputs from the second sample-and-hold circuit a signal indicating that the device is on. Incidentally, the illustrated two threshold pulses Vth1 and Vth2 of different amplitudes are reversible in sequence.
  • The control circuit 30 proceeds to determine whether the device has its threshold within the target range. Relied upon to this end are the output from the first sample-and-hold circuit 36 during the t3-t4 period and the output from the second sample-and-hold circuit 37 during the t5-t6 period. It is assumed that these outputs both indicate that the device is on, meaning that the threshold of the device falls short of the target range, in other words, that electrons are still insufficiently stored in the carrier storage layer 10.
  • Given these findings, the control circuit 30 causes the initializer pulse generator 31 to put out the second initializer pulse Vp2, which has an amplitude not less than that of the first initializer pulse Vp1, from t7 to t8. Further, for rechecking the threshold of the device, the control circuit 30 proceeds to cause the threshold generators 32 and 33 to put out another first threshold pulses Vth1 from t9 to t10 and another second threshold pulse Vth2 from t11 to t12. If the first sample-and-hold circuit 36 indicates upon application of the first threshold pulse Vth1 to the gate 12′ from t9 to t10 that the device is off, and the second sample-and-hold circuit 37 indicates upon application of the second threshold pulse Vth2 from t11 to t12 that the device is on, then the control circuit determines that the threshold of the device has now fallen within the target range. Sufficient electrons have been stored in the carrier storage layer 10 to hold the device normally off. Then the initialization program is finished.
  • Possibly, however, the first sample-and-hold circuit 36 might indicate upon application of the first threshold pulse Vth1 from t9 to t10 that the device was on, and the second sample-and-hold circuit 37 might also indicate upon application of the second threshold pulse Vth2 from t11 to t12 that the device was on. The threshold of the device would still be below the target range in that case. Then the control circuit 30 would cause the initializer pulse generator 31 to impress to the gate 12′ a third positive initializer pulse, not shown, which has an amplitude not less than that of the second initializer pulse Vp2. Then the threshold of the device would again be rechecked as after the second initializer pulse Vp2.
  • The two sample-and- hold circuits 36 and 37 may both show that the device is off upon application of the threshold pulses Vth1 and Vth2 from t9 to t10 and from t11 to t12, as in the case represented by FIG. 6. These results suggest that more than a sufficient amount of electrons has been stored in the carrier storage layer 10, making it impossible to turn the device on in the target threshold range. Then a negative third initializer pulse Vp3 is applied to the gate 12′, as from t13 to t14 in FIG. 6, in order that the carrier storage layer 10 may be relieved of excess electrons. The absolute value of the amplitude of this negative initializer pulse Vp3 is higher than the amplitude of the gate control signal Vn during the normal operation of the device, as are the amplitudes of the preceding positive initializer pulses Vp1 and Vp2.
  • FIG. 6 shows that the voltage Vd is applied between source 7 and drain 8 via the load 15 during the t13-t14 period when the negative third initializer pulse Vp3 is being applied to the gate 12′. Alternatively, however, the drain 8 might be held at the same potential as the source 7.
  • Upon application of the negative third initializer pulse Vp3 to the gate 12′ as above, some of the electrons that have been stored in the carrier storage layer 10 will be released therefrom and, tunneling back through the first insulating film 9, liberated into the main semiconductor region 5. Then the threshold of the device is rechecked again by the application of one other first threshold pulse Vth1, as from t15 to t16, and one other second threshold pulse Vth2, as from t17 to t18. The threshold is in the target range if the first sample-and-hold circuit 36 indicates that the device is off, and the second sample-and-hold circuit 37 that the device is on, as a result of these threshold pulses Vth1 and Vth2. Then the initialization programs comes to an end. If the threshold is still not in the target range, then the procedure of either t13-t18 or t1-t18 is repeated.
  • The desired normally-off HEMT/diode combination is obtained upon completion of initialization as at t18 in FIG. 6, with its threshold in the target range. It may be put to immediate use by turning on the gate power switch 18 on at t18. Then at t19 is shown the gate control signal Vn applied to the gate 12′ for turning the device on. It is understood that the amplitude of the gate control signal Vn is higher than the threshold of the device that has been initialized as above, and less than the amplitudes of the positive initializer pulses Vp1 and Vp2. The threshold of the initialized device is intermediate as aforesaid between the amplitudes of the threshold pulses Vth1 and Vth2.
  • The application of the turn-on gate control signal Vn to the gate 12′ of the device results in the cancellation of the field due to the electrons that have been stored in the carrier storage layer 10. Thus the two-dimensional electron gas layer 14, which has been held nonconducting by the electrons in the carrier storage layer 10, becomes conducting. The result is the completion of the current path through the source 7, electron supply layer 4, two-dimensional electron gas layer 14, electron supply layer 4, and drain 8.
  • The device may be turned off by application of a turn-off gate control signal to the gate 12′. The turn-off gate control signal may be either zero or less than the threshold of the initialized device, as from t18 to t19 in FIG. 6.
  • This normally-off HEMT/diode combination lends itself to use as a switch. The gate power switch 18 may then take the form of a solid-state switch, and this switch may be turned on and off for on/off control of the device. The magnitude of the drain current is variable by changing the voltage offered by the gate voltage source 19.
  • The carriers that have been stored in the carrier storage layer 10 will stay there so long that the initializer circuit 20 is removable from the device upon completion of initialization. However, the initializer circuit 20 may be made a permanent appendage of this normally-off HEMT/diode combination if its intended applications require or warrant repeated initializations of the device.
  • The advantages gained by the above described embodiment of the invention may be recapitulated as follows:
  • 1. The normally-off performance of the device is obtained by the addition of the carrier storage layer 10, with the electron supply layer 4 kept relatively thick and with the electron supply layer made from AlGaN containing a relatively high proportion of aluminum. Consequently, despite being normally off, the device has the two-dimensional electron gas layer 2 of such high electron concentration that its on-resistance is comparatively low.
  • 2. For initialization, carriers are readily stored in the carrier storage layer 10 merely by application to the gate 12′ of the initializer pulses which are somewhat higher in amplitude than the gate control signal.
  • 3. The threshold of the device is easily readjustable to the target range, namely, by applying one initializer pulse Vp1, then by checking the threshold, then, if necessary, by applying either or both of the initializer pulses Vp2 and Vp3 of opposite polarities, and then by rechecking the threshold.
  • 4. The device is easily mass-producible with little or no fluctuations in threshold, either when a plurality of devices are fabricated in and on one substrate, when a plurality of discrete units are made, or when a multiplicity of devices are formed in and on one wafer for subsequent dicing.
  • 5. The normally-off HEMT/diode combination incorporates an insulated-gate HEMT which is higher in gate-drain voltage strength than the Schottky-gate HEMT.
  • Embodiment of FIG. 7
  • Another normally-off HEMT/diode combination shown here is of the same construction as that of FIG. 4 except for its main semiconductor region 5 a. The modified main semiconductor region 5 a is a lamination of the electron transit layer 3 of the same make as its FIGS. 1 and 4 counterpart 3, a spacer layer 51 of undoped AlGaN, and an n-doped electron supply layer 4′. The electron supply layer 4′ differs from its FIGS. 1 and 4 counterpart 4 in that the former is n-doped whereas the latter is undoped and n-like. Formed to a thickness of about 2-5 nanometers between electron transit layer 3 and electron supply layer 4′, the spacer layer 51 serves to block impurity diffusion from electron supply layer into electron transit layer. The spacer layer 51 could be made from other III-V compound semiconductors such as AlN.
  • Incorporating the Schottky diode 60, as well as the carrier storage layer 10 together with the associated initializer circuitry, this FIG. 7 embodiment possesses all the additional advantages that have been set forth in connection with the HEMT/diode combination of FIG. 1 and the normally-off HEMT/diode combination of FIG. 4. The teachings of this embodiment are applicable in turn to the foregoing embodiments.
  • Embodiment of FIG. 8
  • This embodiment represents an application of the instant invention to a MESFET or MESFET-type field-effect semiconductor device. What has been herein said about similarities and dissimilarities of the conventional HEMT and the inventive HEMT/diode combination of FIG. 4 largely applies here. The typical conventional MESFET has its gate in Schottky contact with the main semiconductor region. The typical conventional IGFET has its gate overlying the main semiconductor region via a gate insulator. The MESFET shown in FIG. 8 differs in its gate placement from either the conventional MESFET or conventional IGFET but closely resembles the conventional MESFET, being the same, except for the features according to the invention, in general configuration and manner of operation. The FIG. 8 device will therefore be called a normally-off MESFET/diode combination.
  • This normally-off MESFET/diode combination differs from the normally-off HEMT/diode combination of FIG. 4 only in its main semiconductor region 5 b, which is comprised of only a channel or active layer 3 a of silicon-doped n-type GaN. The channel layer 3 a directly overlies the buffer layer 2 and is itself overlain by the source 7, drain 8, and Schottky electrode 60. The carrier storage layer 10, gate 12′, and insulating films 9′ and 11 are all arranged on the surface 6 of the main semiconductor region 5 b as in the FIG. 4 embodiment.
  • Were it not for the carrier storage layer 10, this MESFET/diode combination would operate in normally-on mode. By incorporating the carrier storage layer 10, the device operates normally off as the carrier storage layer on being sufficiently electron enriched is capable of creating a depletion region in the n-GaN channel layer 3 a to block current flow between source 7 and drain 8.
  • How the electrons are introduced into the carrier storage layer 10 is as described above in connection with the FIG. 4 embodiment. Additional advantages of this normally-off MESFET/diode combination are considered self-evident from the foregoing description of the HEMT/diode combination of FIG. 1 and normally-off HEMT/diode combination of FIG. 4. It may also be pointed out that the main semiconductor region 5 of the FIG. 1 embodiment is replaceable by its modification 5 b in FIG. 8. That is to say that the Schottky electrode 60 may be incorporated as suggested by this invention in both normally-on and normally-off MESFETs of prior art design.
  • Embodiment of FIG. 10
  • The Schottky electrode according to the invention may take various forms other than that depicted at 60 in FIG. 2. FIG. 10 indicates an alternative Schottky electrode 60 a which is annular in shape, encircling the drain 8 with a spacing therefrom.
  • The position of the Schottky electrode 60 or 60 a with respect to the other electrodes 7, 8 and 12 (or 12′) on the main semiconductor region surface 6 is also variable within the broad teaching hereof. Another possible position for the Schottky electrode 6 o or 60 a is on that side of the drain 8 which is farther away from the gate 12 or 12′. In short, broadly, the Schottky electrode according to the invention may be placed anywhere on the drain side of the gate.
  • Possible Modifications
  • Notwithstanding the foregoing detailed disclosure it is not desired that the present invention be limited by the exact showings of the drawings or the description thereof. The following is a brief list of possible modifications, alterations or adaptations of the illustrated representative semiconductor devices which are all believed to fall within the purview of the claims annexed hereto:
  • 1. A contact layer could be provided under the source 7 and drain 8 for better ohmic contact with the main semiconductor region 5, 5 a or 5 b in all the embodiments disclosed herein.
  • 2. The constituent layers 3, 3 a, 4 and 4 a of the main semiconductor region 5, 5 a or 5 b may be made from III-V compound semiconductors other than GaN and AlGaN, such as InGaN, AlInGaN, AlN, InAlN, AlP, GaP, AlInP, GaInP, AlGaP, AlGaAs, GaAs, AlAs, InAs, InP, InN and GaAsP, or from II-VI compound semiconductors such as ZnO, or from other compound semiconductors.
  • 3. The substrate 1 may be made from semiconductors or insulators other than silicon, such as SiC, sapphire, and ceramics.
  • 4. A plurality of composite semiconductor devices according to the invention, comprising either HEMTs or MESFETs, may be fabricated on a single substrate for provision of an inverter or converter circuit or the like.
  • 5. The source 7 and drain 8 could be coupled directly to the electron transit layer 3, instead of to the electron supply layer 4.
  • 6. The electron supply layer 4 could be removed, and there could be provided in its stead an ohmic contact layer, as of an n-type semiconductor, through which the source 7 and drain 8 might be connected to the electron transit layer 3.
  • 7. The electron supply layer 4 of the HEMT/diode combinations of FIGS. 1, 4 and 7 is replaceable by a hole supply layer of a p-type semiconductor. The n-doped GaN channel layer 3 a of the MESFET/diode combination of FIG. 8 is likewise replaceable by a p-type semiconductor layer. A two-dimensional hole gas will then be created in what is termed the two-dimensional electron gas layer in the illustrated embodiments, and holes, rather than electrons, will be drawn into the carrier storage layer on initialization.
  • 8. Whether a desired amount of carriers has been stored in the carrier storage layer 10 is ascertainable from a difference between the magnitudes of the current flowing through the source and drain, the current magnitudes being measurable using two current detectors. The carriers that are directed into the carrier storage layer 10 are those which issued from the source 7 but which did not arrive at the drain 8. The amount of the carriers that have issued from the source 7 minus that of the carriers that have arrived at the drain 8 is therefore equal to the amount of the carriers stored in the carrier storage layer 10. It is thus possible to monitor the amount of carriers being stored in the carrier storage layer 10 during the progress of initialization and terminate the initialization program upon storage of a sufficient amount.
  • 9. The carrier storage layer 10 may be carrier enriched by a sustained application of a DC voltage to the gate 12′, rather than by the intermittent application of the initializer pulses Vp1, Vp2, etc., as in the illustrated embodiments. The DC voltage should be of the mean value of the initializer pulses and higher than the turn-on gate control voltage Vn in the normal operation of the device.
  • 10. Another alternative method of carrier enrichment for the carrier storage layer 10 is to bombard the same with electrons or protons by the known ion implantation method for storage of electrons or holes.
  • 11. A gate insulator could be interposed between gate 12 and main semiconductor region 5 in the HEMT/diode combination of FIG. 1.
  • 12. The carrier storage layer 10 and insulating films 9 and 11 are all eliminable from the MESFET/diode combination of FIG. 8, with the result that the gate 12′ is placed in Schottky contact with the main semiconductor region 5 b.
  • 13. The gate 12′, FIGS. 4, 7 and 8, could be coupled to a field plate on the second insulating film 11.
  • 14. In the same embodiments as above, the insulating films 9′ and 11 could be removed from between drain 8 and carrier storage layer 10, and a field plate with an underlying insulator could be provided in their stead.

Claims (14)

1. A monolithic integrated circuit of a field-effect semiconductor device and a Schottky diode, comprising:
(a) a main semiconductor region having a major surface;
(b) a source on the major surface of the main semiconductor region;
(c) a drain on the major surface of the main semiconductor region spaced from the source;
(d) gate means interposed between the source and the drain on the major surface of the main semiconductor region; and
(e) a Schottky electrode formed on the major surface of the main semiconductor region in Schottky contact therewith in order to provide a Schottky diode in combination with the main semiconductor region, the Schottky electrode being positioned away from the source across at least the gate means and electrically coupled to the source.
2. The monolithic integrated circuit as recited in claim 1, wherein the Schottky electrode is wholly positioned between the gate means and the drain.
3. The monolithic integrated circuit as recited in claim 1, wherein the Schottky electrode encircles the drain.
4. The monolithic integrated circuit as recited in claim 1, wherein the main semiconductor region comprises two contiguous semiconductor layers having different band gaps to provide a two-dimensional carrier gas layer as a channel between the source and the drain.
5. The monolithic integrated circuit as recited in claim 1, wherein the main semiconductor region comprises an active layer itself providing a channel between the source and the drain.
6. The monolithic integrated circuit as recited in claim 1, wherein the gate means comprises a gate electrode in Schottky contact with the major surface of the main semiconductor region.
7. The monolithic integrated circuit as recited in claim 1, wherein the gate means comprises:
(a) a gate insulator; and
(b) a gate electrode in contact with the major surface of the main semiconductor region via the gate insulator.
8. The monolithic integrated circuit as recited in claim 1, wherein the gate means comprises:
(a) first insulating means on the major surface of the main semiconductor region;
(b) a carrier storage on the first insulating means, the carrier storage being capable of accepting and storing carriers;
(f) second insulating means on the carrier storage; and
(g) a gate electrode on the second insulating means;
(h) the carrier storage being capable of storing carriers to such an extent that the source and the drain are held electrically disconnected from each other even without application of a bias voltage to the gate electrode.
9. A monolithic integrated circuit of a normally-off field-effect semiconductor device and a Schottky diode, comprising:
(a) a main semiconductor region having a major surface;
(b) a source on the major surface of the main semiconductor region;
(c) a drain on the major surface of the main semiconductor region spaced from the source;
(d) first insulating means on the major surface of the main semiconductor region and between the source and the drain;
(e) a carrier storage on the first insulating means, the carrier storage being capable of accepting and storing carriers;
(f) second insulating means on the carrier storage;
(g) a gate on the second insulating means, the carrier storage having carriers stored therein to such an extent that the source and the drain are held electrically disconnected from each other even without application of a bias voltage to the gate; and
(h) a Schottky electrode formed on the major surface of the main semiconductor region in Schottky contact therewith in order to provide a Schottky diode in combination with the main semiconductor region, the Schottky electrode being positioned away from the source across at least the gate and electrically coupled to the source.
10. The monolithic integrated circuit as recited in claim 9, further comprising initializer means for initializing the field-effect semiconductor device by causing the carrier storage to store a sufficient amount of carriers for normally-off operation of the device.
11. The monolithic integrated circuit as recited in claim 10, wherein the initializer means comprises means for applying between the gate and the source an initializer voltage which is higher than a gate-source voltage to be applied therebetween in order to turn the device on in normal operation, thereby causing carriers to be stored in the carrier storage to such an extent that the source and the drain are held electrically disconnected from each other even without voltage application to the gate.
12. The monolithic integrated circuit as recited in claim 11, wherein the initializer means further comprises means for ascertaining, after application of the initializer voltage, whether the carrier storage has stored therein a sufficient amount of carriers to hold the source and the drain electrically disconnected from each other even without voltage application to the gate.
13. The monolithic integrated circuit as recited in claim 10, wherein the initializer means comprises:
(a) an initializer pulse generator for applying between the gate and the source any required number of initializer pulses of greater amplitude than a gate voltage to be applied therebetween in order to turn the device on in normal operation and hence for causing carriers to be stored in the carrier storage; and
(b) means for ascertaining, after application of each initializer pulse, whether the carrier storage has stored therein a sufficient amount of carriers to hold the source and the drain electrically disconnected from each other even without voltage application to the gate.
14. The monolithic integrated circuit as recited in claim 13, wherein the ascertaining means of the initializer means comprises:
(a) a first threshold pulse generator for applying between the gate and the source a first threshold pulse representative of one limit of a target range in which the threshold of the device is desired to be;
(b) a second threshold pulse generator for applying between the gate and the source a second threshold pulse representative of another limit of the target threshold range; and
(c) means for finding whether the device has turned on or off upon application of each of the first and the second threshold pulse.
US11/694,673 2000-03-28 2007-03-30 Monolithic integrated circuit of a field-effect semiconductor device and a diode Abandoned US20070228422A1 (en)

Priority Applications (8)

Application Number Priority Date Filing Date Title
US11/741,418 US8184318B2 (en) 2000-03-28 2007-04-27 Methods and apparatus for compositing facsimile transmissions to electronic storage destinations
US11/741,424 US20070236750A1 (en) 2000-03-28 2007-04-27 Methods and apparatus for facilitating facsimile transmissions to electronic storage destinations
US11/741,403 US7944573B2 (en) 2000-03-28 2007-04-27 Methods and apparatus for authenticating facsimile transmissions to electronic storage destinations
US11/894,774 US8275100B2 (en) 2000-03-28 2007-08-20 Methods and apparatus for billing of facsimile transmissions to electronic storage destinations
US11/894,747 US8045204B2 (en) 2000-03-28 2007-08-20 Methods and apparatus for facsimile transmissions to electronic storage destinations including tracking data
US11/894,816 US7826100B2 (en) 2000-03-28 2007-08-20 Methods and apparatus for facsimile transmissions to electronic storage destinations including embedded barcode fonts
US11/894,610 US8045203B2 (en) 2000-03-28 2007-08-20 Methods and apparatus for secure facsimile transmissions to electronic storage destinations
US11/894,811 US20090059271A1 (en) 2000-03-28 2007-08-20 Methods and apparatus for web-based status of facsimile transmissions to electronic storage destinations

Applications Claiming Priority (2)

Application Number Priority Date Filing Date Title
JP2006098514A JP5130641B2 (en) 2006-03-31 2006-03-31 Composite semiconductor device
JP2006-098514 2006-03-31

Related Parent Applications (1)

Application Number Title Priority Date Filing Date
US11/357,360 Continuation-In-Part US8023131B2 (en) 2000-03-28 2006-02-16 Method and system for combining separate digitized representations of documents for retransmission via computer network transfer protocols

Related Child Applications (7)

Application Number Title Priority Date Filing Date
US09/537,820 Continuation-In-Part US6424426B1 (en) 2000-03-28 2000-03-28 Fax-to-email and email-to-fax communication system and method
US11/694,645 Continuation-In-Part US7817295B2 (en) 2000-03-28 2007-03-30 Method and system for modified document transfer via computer network transfer protocols
US11/741,403 Continuation-In-Part US7944573B2 (en) 2000-03-28 2007-04-27 Methods and apparatus for authenticating facsimile transmissions to electronic storage destinations
US11/741,424 Continuation-In-Part US20070236750A1 (en) 2000-03-28 2007-04-27 Methods and apparatus for facilitating facsimile transmissions to electronic storage destinations
US11/741,418 Continuation-In-Part US8184318B2 (en) 2000-03-28 2007-04-27 Methods and apparatus for compositing facsimile transmissions to electronic storage destinations
US11/894,774 Continuation-In-Part US8275100B2 (en) 2000-03-28 2007-08-20 Methods and apparatus for billing of facsimile transmissions to electronic storage destinations
US11/894,816 Continuation-In-Part US7826100B2 (en) 2000-03-28 2007-08-20 Methods and apparatus for facsimile transmissions to electronic storage destinations including embedded barcode fonts

Publications (1)

Publication Number Publication Date
US20070228422A1 true US20070228422A1 (en) 2007-10-04

Family

ID=38557513

Family Applications (4)

Application Number Title Priority Date Filing Date
US11/694,673 Abandoned US20070228422A1 (en) 2000-03-28 2007-03-30 Monolithic integrated circuit of a field-effect semiconductor device and a diode
US11/694,525 Abandoned US20070228477A1 (en) 2006-03-31 2007-03-30 Monolithic integrated circuit of a field-effect semiconductor device and a diode
US12/711,846 Active US7999289B2 (en) 2006-03-31 2010-02-24 Monolithic integrated circuit of a field-effect semiconductor device and a diode
US13/178,988 Active 2027-01-30 US8399913B2 (en) 2006-03-31 2011-07-08 Monolithic integrated circuit

Family Applications After (3)

Application Number Title Priority Date Filing Date
US11/694,525 Abandoned US20070228477A1 (en) 2006-03-31 2007-03-30 Monolithic integrated circuit of a field-effect semiconductor device and a diode
US12/711,846 Active US7999289B2 (en) 2006-03-31 2010-02-24 Monolithic integrated circuit of a field-effect semiconductor device and a diode
US13/178,988 Active 2027-01-30 US8399913B2 (en) 2006-03-31 2011-07-08 Monolithic integrated circuit

Country Status (3)

Country Link
US (4) US20070228422A1 (en)
JP (1) JP5130641B2 (en)
KR (1) KR100819996B1 (en)

Cited By (22)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20080210988A1 (en) * 2006-11-15 2008-09-04 John Twynam Insulated-gate field effect transistor
US20100155781A1 (en) * 2006-03-31 2010-06-24 Sanken Electric Co., Ltd. Monolithic integrated circuit of a field-effect semiconductor device and a diode
US20100244043A1 (en) * 2007-09-12 2010-09-30 Forschungsverbud Berlin E.V. Electrical devices having improved transfer characteristics and method for tailoring the transfer characteristics of an electrical device
US20110025579A1 (en) * 2009-07-28 2011-02-03 Panasonic Corporation Semiconductor device, and radio frequency switch and radio frequency module using the semiconductor device
US20110210338A1 (en) * 2010-03-01 2011-09-01 International Rectifier Corporation Efficient High Voltage Switching Circuits and Monolithic Integration of Same
US20110210337A1 (en) * 2010-03-01 2011-09-01 International Rectifier Corporation Monolithic integration of silicon and group III-V devices
US20120217544A1 (en) * 2011-02-24 2012-08-30 Fujitsu Limited Compound semiconductor device
CN103227198A (en) * 2012-01-27 2013-07-31 富士通半导体股份有限公司 Compound semiconductor device and method of manufacturing the same
CN103311240A (en) * 2012-03-13 2013-09-18 英飞凌科技奥地利有限公司 Overvoltage protection device for compound semiconductor field effect transistors
US8575656B2 (en) 2012-03-26 2013-11-05 Kabushiki Kaisha Toshiba Semiconductor device having nitride layers
US8581301B2 (en) 2012-03-23 2013-11-12 Kabushiki Kaisha Toshiba Nitride semiconductor device
US20140264361A1 (en) * 2013-03-15 2014-09-18 Hrl Laboratories, Llc Iii-nitride transistor with engineered substrate
US8928003B2 (en) 2010-04-23 2015-01-06 Furukawa Electric Co., Ltd. Nitride semiconductor device
US8941116B2 (en) 2010-11-02 2015-01-27 Fujitsu Limited Semiconductor device and method of manufacturing the same
US20150079738A1 (en) * 2013-06-18 2015-03-19 Stephen P. Barlow Method for producing trench high electron mobility devices
US20150194483A1 (en) * 2012-09-28 2015-07-09 Panasonic Intellectual Property Management Co., Ltd. Semiconductor device
CN105226101A (en) * 2014-06-30 2016-01-06 无锡华润上华半导体有限公司 Junction field effect transistor and manufacture method thereof
US20160005848A1 (en) * 2010-06-24 2016-01-07 Fujitsu Limited Semiconductor device
US9502549B2 (en) 2013-04-23 2016-11-22 Panasonic Intellectual Property Management Co., Ltd. Nitride semiconductor device
US9780738B2 (en) 2011-08-22 2017-10-03 Renesas Electronics Corporation Semiconductor device
US10312360B2 (en) * 2013-06-18 2019-06-04 Stephen P. Barlow Method for producing trench high electron mobility devices
CN112242443A (en) * 2019-07-18 2021-01-19 联华电子股份有限公司 High electron mobility transistor and method of forming the same

Families Citing this family (57)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JP5036233B2 (en) * 2006-07-06 2012-09-26 シャープ株式会社 Semiconductor switching element and semiconductor circuit device
JP5192175B2 (en) * 2007-05-01 2013-05-08 シャープ株式会社 Heterojunction field effect transistor
US20090072269A1 (en) * 2007-09-17 2009-03-19 Chang Soo Suh Gallium nitride diodes and integrated components
US7915643B2 (en) * 2007-09-17 2011-03-29 Transphorm Inc. Enhancement mode gallium nitride power devices
JP5439725B2 (en) * 2008-02-20 2014-03-12 サンケン電気株式会社 Semiconductor switching device
JP2009218528A (en) * 2008-03-13 2009-09-24 Furukawa Electric Co Ltd:The GaN-BASED FIELD EFFECT TRANSISTOR
US8519438B2 (en) 2008-04-23 2013-08-27 Transphorm Inc. Enhancement mode III-N HEMTs
US8289065B2 (en) 2008-09-23 2012-10-16 Transphorm Inc. Inductive load power switching circuits
US7898004B2 (en) 2008-12-10 2011-03-01 Transphorm Inc. Semiconductor heterostructure diodes
JP5597921B2 (en) * 2008-12-22 2014-10-01 サンケン電気株式会社 Semiconductor device
JP5564791B2 (en) * 2008-12-26 2014-08-06 富士通株式会社 Compound semiconductor device and manufacturing method thereof
US8552471B2 (en) 2009-01-16 2013-10-08 Nec Corporation Semiconductor apparatus having reverse blocking characteristics and method of manufacturing the same
US8742459B2 (en) 2009-05-14 2014-06-03 Transphorm Inc. High voltage III-nitride semiconductor devices
US7915645B2 (en) * 2009-05-28 2011-03-29 International Rectifier Corporation Monolithic vertically integrated composite group III-V and group IV semiconductor device and method for fabricating same
US8390000B2 (en) 2009-08-28 2013-03-05 Transphorm Inc. Semiconductor devices with field plates
US8389977B2 (en) 2009-12-10 2013-03-05 Transphorm Inc. Reverse side engineered III-nitride devices
JP5672756B2 (en) * 2010-04-16 2015-02-18 サンケン電気株式会社 Semiconductor device
JP5548906B2 (en) * 2010-09-14 2014-07-16 古河電気工業株式会社 Nitride semiconductor device
US8860120B2 (en) * 2010-09-22 2014-10-14 Nxp, B.V. Field modulating plate and circuit
US8742460B2 (en) 2010-12-15 2014-06-03 Transphorm Inc. Transistors with isolation regions
US8643062B2 (en) 2011-02-02 2014-02-04 Transphorm Inc. III-N device structures and methods
US8772842B2 (en) 2011-03-04 2014-07-08 Transphorm, Inc. Semiconductor diodes with low reverse bias currents
US8716141B2 (en) 2011-03-04 2014-05-06 Transphorm Inc. Electrode configurations for semiconductor devices
US8482036B2 (en) * 2011-04-20 2013-07-09 Infineon Technologies Austria Ag Lateral high electron mobility transistor
US8723222B2 (en) 2011-07-19 2014-05-13 Electronics And Telecommunications Research Institute Nitride electronic device and method for manufacturing the same
US8901604B2 (en) 2011-09-06 2014-12-02 Transphorm Inc. Semiconductor devices with guard rings
US9257547B2 (en) 2011-09-13 2016-02-09 Transphorm Inc. III-N device structures having a non-insulating substrate
JP5591776B2 (en) 2011-09-21 2014-09-17 株式会社東芝 Nitride semiconductor device and circuit using the same
US8598937B2 (en) 2011-10-07 2013-12-03 Transphorm Inc. High power semiconductor electronic components with increased reliability
KR20140070663A (en) * 2011-10-11 2014-06-10 메사추세츠 인스티튜트 오브 테크놀로지 Semiconductor devices having a recessed electrode structure
US9165766B2 (en) 2012-02-03 2015-10-20 Transphorm Inc. Buffer layer structures suited for III-nitride devices with foreign substrates
JP5895666B2 (en) * 2012-03-30 2016-03-30 富士通株式会社 Compound semiconductor device and manufacturing method thereof
WO2013155108A1 (en) 2012-04-09 2013-10-17 Transphorm Inc. N-polar iii-nitride transistors
US9184275B2 (en) 2012-06-27 2015-11-10 Transphorm Inc. Semiconductor devices with integrated hole collectors
KR101927408B1 (en) * 2012-07-20 2019-03-07 삼성전자주식회사 High electron mobility transistor and method of manufacturing the same
CN102810559A (en) * 2012-08-21 2012-12-05 中山大学 Heterostructure field transistor with reverse conducting function and manufacturing method of heterostructure field transistor
JP6134119B2 (en) * 2012-10-05 2017-05-24 ルネサスエレクトロニクス株式会社 Semiconductor device
KR101927410B1 (en) * 2012-11-30 2018-12-10 삼성전자주식회사 High electron mobility transistor and method of manufacturing the same
JP2014110393A (en) * 2012-12-04 2014-06-12 Fujitsu Ltd Compound semiconductor device and manufacturing method of the same
JP6522521B2 (en) 2013-02-15 2019-05-29 トランスフォーム インコーポレーテッド Electrode of semiconductor device and method of manufacturing the same
US9087718B2 (en) 2013-03-13 2015-07-21 Transphorm Inc. Enhancement-mode III-nitride devices
US9245992B2 (en) 2013-03-15 2016-01-26 Transphorm Inc. Carbon doping semiconductor devices
JP6171435B2 (en) * 2013-03-18 2017-08-02 富士通株式会社 Semiconductor device and manufacturing method thereof, power supply device, and high-frequency amplifier
KR102065113B1 (en) * 2013-05-01 2020-01-10 삼성전자주식회사 High electron mobility transistor and method of driving the same
US9443938B2 (en) 2013-07-19 2016-09-13 Transphorm Inc. III-nitride transistor including a p-type depleting layer
KR20150014641A (en) * 2013-07-30 2015-02-09 서울반도체 주식회사 Gallium nitnide based field effect transistor and method of fabricating the same
JP5742912B2 (en) * 2013-10-25 2015-07-01 富士通株式会社 Compound semiconductor device and manufacturing method thereof
DE102014203851B4 (en) * 2014-03-03 2021-11-04 Fraunhofer-Gesellschaft zur Förderung der angewandten Forschung e.V. Circuit arrangement
US9318593B2 (en) 2014-07-21 2016-04-19 Transphorm Inc. Forming enhancement mode III-nitride devices
US9536966B2 (en) 2014-12-16 2017-01-03 Transphorm Inc. Gate structures for III-N devices
US9536967B2 (en) 2014-12-16 2017-01-03 Transphorm Inc. Recessed ohmic contacts in a III-N device
CN108604597B (en) 2016-01-15 2021-09-17 创世舫电子有限公司 With AL(1-X)SIXEnhancement mode III-nitride devices for O-gate insulators
US9722065B1 (en) * 2016-02-03 2017-08-01 Taiwan Semiconductor Manufacturing Company Ltd. Semiconductor device
WO2017210323A1 (en) 2016-05-31 2017-12-07 Transphorm Inc. Iii-nitride devices including a graded depleting layer
US11424330B2 (en) * 2018-10-03 2022-08-23 Mitsubishi Electric Corporation Field-effect transistor
FR3097682B1 (en) * 2019-06-19 2023-01-13 St Microelectronics Gmbh Monolithic component comprising a gallium nitride power transistor
US11855198B2 (en) * 2020-04-09 2023-12-26 Qualcomm Incorporated Multi-gate high electron mobility transistors (HEMTs) employing tuned recess depth gates for improved device linearity

Citations (3)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20020171096A1 (en) * 2001-05-17 2002-11-21 Nec Corporation Schottky gate field effect transistor with high output characteristic
US6768146B2 (en) * 2001-11-27 2004-07-27 The Furukawa Electric Co., Ltd. III-V nitride semiconductor device, and protection element and power conversion apparatus using the same
US20070120153A1 (en) * 2005-11-29 2007-05-31 Advanced Analogic Technologies, Inc. Rugged MESFET for Power Applications

Family Cites Families (19)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JPS60137071A (en) * 1983-12-26 1985-07-20 Sumitomo Electric Ind Ltd Schottky gate field effect transistor
FR2583221B1 (en) * 1985-06-07 1987-07-31 Labo Electronique Physique SEMICONDUCTOR DEVICE FOR REALIZING THE DECOUPLING CAPACITIES PLACED BETWEEN THE SUPPLY AND THE GROUND OF THE INTEGRATED CIRCUITS
JPH01132170A (en) * 1987-11-18 1989-05-24 Toshiba Corp Field-effect transistor
JP2503616B2 (en) * 1988-12-27 1996-06-05 日本電気株式会社 Semiconductor device
JPH0645362A (en) * 1992-07-21 1994-02-18 Mitsubishi Electric Corp Field effect transistor
US5663584A (en) * 1994-05-31 1997-09-02 Welch; James D. Schottky barrier MOSFET systems and fabrication thereof
US5569943A (en) * 1995-09-01 1996-10-29 The United States Of America As Represented By The Secretary Of The Army Field effect real space transistor
JP2970556B2 (en) * 1996-11-01 1999-11-02 日本電気株式会社 Non-volatile transistor
JPH11191596A (en) * 1997-04-02 1999-07-13 Sony Corp Semiconductor memory cell and its manufacture method
US6274912B1 (en) * 1997-10-29 2001-08-14 Sony Corporation Semiconductor memory cell and method of manufacturing the same
TW461080B (en) * 1999-04-26 2001-10-21 Sony Corp Semiconductor memory cell
ATE254338T1 (en) * 1999-06-02 2003-11-15 Univ Arizona CURRENT CONTROLLED FIELD EFFECT TRANSISTOR
JP5130641B2 (en) * 2006-03-31 2013-01-30 サンケン電気株式会社 Composite semiconductor device
JP4177048B2 (en) 2001-11-27 2008-11-05 古河電気工業株式会社 Power converter and GaN-based semiconductor device used therefor
WO2004068582A1 (en) * 2003-01-08 2004-08-12 Semiconductor Energy Laboratory Co., Ltd. Semiconductor device and its fabricating method
US6933544B2 (en) * 2003-01-29 2005-08-23 Kabushiki Kaisha Toshiba Power semiconductor device
JP4525894B2 (en) 2003-11-21 2010-08-18 サンケン電気株式会社 Semiconductor device forming plate-like substrate, manufacturing method thereof, and semiconductor device using the same
KR100703231B1 (en) * 2005-02-03 2007-11-29 미쓰비시덴키 가부시키가이샤 Semiconductor device and its manufacturing method
US7285807B2 (en) * 2005-08-25 2007-10-23 Coldwatt, Inc. Semiconductor device having substrate-driven field-effect transistor and Schottky diode and method of forming the same

Patent Citations (3)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20020171096A1 (en) * 2001-05-17 2002-11-21 Nec Corporation Schottky gate field effect transistor with high output characteristic
US6768146B2 (en) * 2001-11-27 2004-07-27 The Furukawa Electric Co., Ltd. III-V nitride semiconductor device, and protection element and power conversion apparatus using the same
US20070120153A1 (en) * 2005-11-29 2007-05-31 Advanced Analogic Technologies, Inc. Rugged MESFET for Power Applications

Cited By (35)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US8399913B2 (en) 2006-03-31 2013-03-19 Sanken Electric Co., Ltd. Monolithic integrated circuit
US20100155781A1 (en) * 2006-03-31 2010-06-24 Sanken Electric Co., Ltd. Monolithic integrated circuit of a field-effect semiconductor device and a diode
US7999289B2 (en) 2006-03-31 2011-08-16 Sanken Electric Co., Ltd. Monolithic integrated circuit of a field-effect semiconductor device and a diode
US7629632B2 (en) * 2006-11-15 2009-12-08 Sharp Kabushiki Kaisha Insulated-gate field effect transistor
US20080210988A1 (en) * 2006-11-15 2008-09-04 John Twynam Insulated-gate field effect transistor
US20100244043A1 (en) * 2007-09-12 2010-09-30 Forschungsverbud Berlin E.V. Electrical devices having improved transfer characteristics and method for tailoring the transfer characteristics of an electrical device
US20110025579A1 (en) * 2009-07-28 2011-02-03 Panasonic Corporation Semiconductor device, and radio frequency switch and radio frequency module using the semiconductor device
US9219058B2 (en) 2010-03-01 2015-12-22 Infineon Technologies Americas Corp. Efficient high voltage switching circuits and monolithic integration of same
US20110210337A1 (en) * 2010-03-01 2011-09-01 International Rectifier Corporation Monolithic integration of silicon and group III-V devices
US20110210338A1 (en) * 2010-03-01 2011-09-01 International Rectifier Corporation Efficient High Voltage Switching Circuits and Monolithic Integration of Same
US8981380B2 (en) * 2010-03-01 2015-03-17 International Rectifier Corporation Monolithic integration of silicon and group III-V devices
US8928003B2 (en) 2010-04-23 2015-01-06 Furukawa Electric Co., Ltd. Nitride semiconductor device
US10453948B2 (en) * 2010-06-24 2019-10-22 Fujitsu Limited Semiconductor device which comprises transistor and diode
US20160005848A1 (en) * 2010-06-24 2016-01-07 Fujitsu Limited Semiconductor device
US8941116B2 (en) 2010-11-02 2015-01-27 Fujitsu Limited Semiconductor device and method of manufacturing the same
US20120217544A1 (en) * 2011-02-24 2012-08-30 Fujitsu Limited Compound semiconductor device
US9093512B2 (en) * 2011-02-24 2015-07-28 Fujitsu Limited Compound semiconductor device
US9780738B2 (en) 2011-08-22 2017-10-03 Renesas Electronics Corporation Semiconductor device
CN103227198A (en) * 2012-01-27 2013-07-31 富士通半导体股份有限公司 Compound semiconductor device and method of manufacturing the same
CN103311240A (en) * 2012-03-13 2013-09-18 英飞凌科技奥地利有限公司 Overvoltage protection device for compound semiconductor field effect transistors
US8928039B2 (en) 2012-03-23 2015-01-06 Kabushiki Kaisha Toshiba Semiconductor device including heterojunction field effect transistor and Schottky barrier diode
US8581301B2 (en) 2012-03-23 2013-11-12 Kabushiki Kaisha Toshiba Nitride semiconductor device
US8853742B2 (en) 2012-03-26 2014-10-07 Kabushiki Kaisha Toshiba Semiconductor device having nitride layers
US8575656B2 (en) 2012-03-26 2013-11-05 Kabushiki Kaisha Toshiba Semiconductor device having nitride layers
US20150194483A1 (en) * 2012-09-28 2015-07-09 Panasonic Intellectual Property Management Co., Ltd. Semiconductor device
US9666664B2 (en) * 2012-09-28 2017-05-30 Panasonic Intellectual Property Management Co., Ltd. Semiconductor device
US20140264361A1 (en) * 2013-03-15 2014-09-18 Hrl Laboratories, Llc Iii-nitride transistor with engineered substrate
US9773884B2 (en) * 2013-03-15 2017-09-26 Hrl Laboratories, Llc III-nitride transistor with engineered substrate
US9502549B2 (en) 2013-04-23 2016-11-22 Panasonic Intellectual Property Management Co., Ltd. Nitride semiconductor device
US10312360B2 (en) * 2013-06-18 2019-06-04 Stephen P. Barlow Method for producing trench high electron mobility devices
US20150079738A1 (en) * 2013-06-18 2015-03-19 Stephen P. Barlow Method for producing trench high electron mobility devices
CN105226101A (en) * 2014-06-30 2016-01-06 无锡华润上华半导体有限公司 Junction field effect transistor and manufacture method thereof
US9947785B2 (en) * 2014-06-30 2018-04-17 Csmc Technologies Fab1 Co., Ltd. Junction field effect transistor and manufacturing method therefor
US20170133505A1 (en) * 2014-06-30 2017-05-11 Csmc Technologies Fab1 Co., Ltd. Junction field effect transistor and manufacturing method therefor
CN112242443A (en) * 2019-07-18 2021-01-19 联华电子股份有限公司 High electron mobility transistor and method of forming the same

Also Published As

Publication number Publication date
US20100155781A1 (en) 2010-06-24
KR100819996B1 (en) 2008-04-08
JP2007273795A (en) 2007-10-18
US20070228477A1 (en) 2007-10-04
JP5130641B2 (en) 2013-01-30
US8399913B2 (en) 2013-03-19
US20110260777A1 (en) 2011-10-27
KR20070098494A (en) 2007-10-05
US7999289B2 (en) 2011-08-16

Similar Documents

Publication Publication Date Title
US7999289B2 (en) Monolithic integrated circuit of a field-effect semiconductor device and a diode
US7859019B2 (en) Normally-off field-effect semiconductor device
US9196614B2 (en) Inverted III-nitride P-channel field effect transistor with hole carriers in the channel
US7816707B2 (en) Field-effect transistor with nitride semiconductor and method for fabricating the same
US7852137B2 (en) Normally-off electronic switching device for on-off control of electric circuit
US10367087B2 (en) Transistor structure including a scandium gallium nitride back-barrier layer
US9343562B2 (en) Dual-gated group III-V merged transistor
JP5589850B2 (en) Semiconductor device and manufacturing method thereof
US8309987B2 (en) Enhancement mode semiconductor device
US8692292B2 (en) Semiconductor device including separated gate electrode and conductive layer
US8729562B2 (en) Semiconductor device and method for manufacturing same
JP5334149B2 (en) Nitride semiconductor field effect transistor
US10325997B2 (en) Vertical III-nitride semiconductor device with a vertically formed two dimensional electron gas
US11289593B2 (en) Breakdown resistant HEMT substrate and device
WO2007007548A1 (en) Transistor and method for operating same
US20130306980A1 (en) Nitride semiconductor device and manufacturing method thereof
JP2011108712A (en) Nitride semiconductor device
US9985121B1 (en) P-type diamond gate-GaN heterojunction FET structure

Legal Events

Date Code Title Description
AS Assignment

Owner name: SANKEN ELECTRIC CO., LTD., JAPAN

Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:SUZUKI, MIO;IWABUCHI, AKIO;REEL/FRAME:019987/0894

Effective date: 20070226

STCB Information on status: application discontinuation

Free format text: ABANDONED -- FAILURE TO RESPOND TO AN OFFICE ACTION