US20060138660A1 - Copper interconnect - Google Patents
Copper interconnect Download PDFInfo
- Publication number
- US20060138660A1 US20060138660A1 US11/330,045 US33004506A US2006138660A1 US 20060138660 A1 US20060138660 A1 US 20060138660A1 US 33004506 A US33004506 A US 33004506A US 2006138660 A1 US2006138660 A1 US 2006138660A1
- Authority
- US
- United States
- Prior art keywords
- layer
- metal
- copper
- semiconductor device
- bond pad
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Abandoned
Links
Images
Classifications
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L24/00—Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
- H01L24/80—Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected
- H01L24/85—Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected using a wire connector
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/52—Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames
- H01L23/522—Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames including external interconnections consisting of a multilayer structure of conductive and insulating layers inseparably formed on the semiconductor body
- H01L23/532—Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames including external interconnections consisting of a multilayer structure of conductive and insulating layers inseparably formed on the semiconductor body characterised by the materials
- H01L23/53204—Conductive materials
- H01L23/53209—Conductive materials based on metals, e.g. alloys, metal silicides
- H01L23/53228—Conductive materials based on metals, e.g. alloys, metal silicides the principal metal being copper
- H01L23/53238—Additional layers associated with copper layers, e.g. adhesion, barrier, cladding layers
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L24/00—Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
- H01L24/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L24/02—Bonding areas ; Manufacturing methods related thereto
- H01L24/03—Manufacturing methods
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L24/00—Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
- H01L24/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L24/02—Bonding areas ; Manufacturing methods related thereto
- H01L24/04—Structure, shape, material or disposition of the bonding areas prior to the connecting process
- H01L24/05—Structure, shape, material or disposition of the bonding areas prior to the connecting process of an individual bonding area
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L24/00—Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
- H01L24/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L24/10—Bump connectors ; Manufacturing methods related thereto
- H01L24/11—Manufacturing methods
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L24/00—Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
- H01L24/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L24/42—Wire connectors; Manufacturing methods related thereto
- H01L24/47—Structure, shape, material or disposition of the wire connectors after the connecting process
- H01L24/48—Structure, shape, material or disposition of the wire connectors after the connecting process of an individual wire connector
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L24/00—Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
- H01L24/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L24/50—Tape automated bonding [TAB] connectors, i.e. film carriers; Manufacturing methods related thereto
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/02—Bonding areas; Manufacturing methods related thereto
- H01L2224/0212—Auxiliary members for bonding areas, e.g. spacers
- H01L2224/02122—Auxiliary members for bonding areas, e.g. spacers being formed on the semiconductor or solid-state body
- H01L2224/02163—Auxiliary members for bonding areas, e.g. spacers being formed on the semiconductor or solid-state body on the bonding area
- H01L2224/02165—Reinforcing structures
- H01L2224/02166—Collar structures
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/02—Bonding areas; Manufacturing methods related thereto
- H01L2224/03—Manufacturing methods
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/02—Bonding areas; Manufacturing methods related thereto
- H01L2224/04—Structure, shape, material or disposition of the bonding areas prior to the connecting process
- H01L2224/0401—Bonding areas specifically adapted for bump connectors, e.g. under bump metallisation [UBM]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/02—Bonding areas; Manufacturing methods related thereto
- H01L2224/04—Structure, shape, material or disposition of the bonding areas prior to the connecting process
- H01L2224/04042—Bonding areas specifically adapted for wire connectors, e.g. wirebond pads
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/02—Bonding areas; Manufacturing methods related thereto
- H01L2224/04—Structure, shape, material or disposition of the bonding areas prior to the connecting process
- H01L2224/05—Structure, shape, material or disposition of the bonding areas prior to the connecting process of an individual bonding area
- H01L2224/05001—Internal layers
- H01L2224/05075—Plural internal layers
- H01L2224/0508—Plural internal layers being stacked
- H01L2224/05082—Two-layer arrangements
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/02—Bonding areas; Manufacturing methods related thereto
- H01L2224/04—Structure, shape, material or disposition of the bonding areas prior to the connecting process
- H01L2224/05—Structure, shape, material or disposition of the bonding areas prior to the connecting process of an individual bonding area
- H01L2224/05001—Internal layers
- H01L2224/05075—Plural internal layers
- H01L2224/0508—Plural internal layers being stacked
- H01L2224/05083—Three-layer arrangements
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/02—Bonding areas; Manufacturing methods related thereto
- H01L2224/04—Structure, shape, material or disposition of the bonding areas prior to the connecting process
- H01L2224/05—Structure, shape, material or disposition of the bonding areas prior to the connecting process of an individual bonding area
- H01L2224/05001—Internal layers
- H01L2224/05099—Material
- H01L2224/051—Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof
- H01L2224/05163—Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof the principal constituent melting at a temperature of greater than 1550°C
- H01L2224/05166—Titanium [Ti] as principal constituent
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/02—Bonding areas; Manufacturing methods related thereto
- H01L2224/04—Structure, shape, material or disposition of the bonding areas prior to the connecting process
- H01L2224/05—Structure, shape, material or disposition of the bonding areas prior to the connecting process of an individual bonding area
- H01L2224/05001—Internal layers
- H01L2224/05099—Material
- H01L2224/051—Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof
- H01L2224/05163—Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof the principal constituent melting at a temperature of greater than 1550°C
- H01L2224/05181—Tantalum [Ta] as principal constituent
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/02—Bonding areas; Manufacturing methods related thereto
- H01L2224/04—Structure, shape, material or disposition of the bonding areas prior to the connecting process
- H01L2224/05—Structure, shape, material or disposition of the bonding areas prior to the connecting process of an individual bonding area
- H01L2224/05001—Internal layers
- H01L2224/05099—Material
- H01L2224/051—Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof
- H01L2224/05163—Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof the principal constituent melting at a temperature of greater than 1550°C
- H01L2224/05184—Tungsten [W] as principal constituent
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/02—Bonding areas; Manufacturing methods related thereto
- H01L2224/04—Structure, shape, material or disposition of the bonding areas prior to the connecting process
- H01L2224/05—Structure, shape, material or disposition of the bonding areas prior to the connecting process of an individual bonding area
- H01L2224/0554—External layer
- H01L2224/0555—Shape
- H01L2224/05556—Shape in side view
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/02—Bonding areas; Manufacturing methods related thereto
- H01L2224/04—Structure, shape, material or disposition of the bonding areas prior to the connecting process
- H01L2224/05—Structure, shape, material or disposition of the bonding areas prior to the connecting process of an individual bonding area
- H01L2224/0554—External layer
- H01L2224/05599—Material
- H01L2224/056—Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof
- H01L2224/05617—Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof the principal constituent melting at a temperature of greater than or equal to 400°C and less than 950°C
- H01L2224/05624—Aluminium [Al] as principal constituent
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/02—Bonding areas; Manufacturing methods related thereto
- H01L2224/04—Structure, shape, material or disposition of the bonding areas prior to the connecting process
- H01L2224/05—Structure, shape, material or disposition of the bonding areas prior to the connecting process of an individual bonding area
- H01L2224/0554—External layer
- H01L2224/05599—Material
- H01L2224/056—Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof
- H01L2224/05638—Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof the principal constituent melting at a temperature of greater than or equal to 950°C and less than 1550°C
- H01L2224/05639—Silver [Ag] as principal constituent
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/02—Bonding areas; Manufacturing methods related thereto
- H01L2224/04—Structure, shape, material or disposition of the bonding areas prior to the connecting process
- H01L2224/05—Structure, shape, material or disposition of the bonding areas prior to the connecting process of an individual bonding area
- H01L2224/0554—External layer
- H01L2224/05599—Material
- H01L2224/056—Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof
- H01L2224/05638—Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof the principal constituent melting at a temperature of greater than or equal to 950°C and less than 1550°C
- H01L2224/05644—Gold [Au] as principal constituent
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/02—Bonding areas; Manufacturing methods related thereto
- H01L2224/04—Structure, shape, material or disposition of the bonding areas prior to the connecting process
- H01L2224/05—Structure, shape, material or disposition of the bonding areas prior to the connecting process of an individual bonding area
- H01L2224/0554—External layer
- H01L2224/05599—Material
- H01L2224/056—Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof
- H01L2224/05638—Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof the principal constituent melting at a temperature of greater than or equal to 950°C and less than 1550°C
- H01L2224/05647—Copper [Cu] as principal constituent
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/02—Bonding areas; Manufacturing methods related thereto
- H01L2224/04—Structure, shape, material or disposition of the bonding areas prior to the connecting process
- H01L2224/05—Structure, shape, material or disposition of the bonding areas prior to the connecting process of an individual bonding area
- H01L2224/0554—External layer
- H01L2224/05599—Material
- H01L2224/056—Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof
- H01L2224/05638—Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof the principal constituent melting at a temperature of greater than or equal to 950°C and less than 1550°C
- H01L2224/05655—Nickel [Ni] as principal constituent
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/02—Bonding areas; Manufacturing methods related thereto
- H01L2224/04—Structure, shape, material or disposition of the bonding areas prior to the connecting process
- H01L2224/05—Structure, shape, material or disposition of the bonding areas prior to the connecting process of an individual bonding area
- H01L2224/0554—External layer
- H01L2224/05599—Material
- H01L2224/056—Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof
- H01L2224/05663—Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof the principal constituent melting at a temperature of greater than 1550°C
- H01L2224/05664—Palladium [Pd] as principal constituent
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/02—Bonding areas; Manufacturing methods related thereto
- H01L2224/04—Structure, shape, material or disposition of the bonding areas prior to the connecting process
- H01L2224/05—Structure, shape, material or disposition of the bonding areas prior to the connecting process of an individual bonding area
- H01L2224/0554—External layer
- H01L2224/05599—Material
- H01L2224/056—Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof
- H01L2224/05663—Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof the principal constituent melting at a temperature of greater than 1550°C
- H01L2224/05666—Titanium [Ti] as principal constituent
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/02—Bonding areas; Manufacturing methods related thereto
- H01L2224/04—Structure, shape, material or disposition of the bonding areas prior to the connecting process
- H01L2224/05—Structure, shape, material or disposition of the bonding areas prior to the connecting process of an individual bonding area
- H01L2224/0554—External layer
- H01L2224/05599—Material
- H01L2224/056—Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof
- H01L2224/05663—Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof the principal constituent melting at a temperature of greater than 1550°C
- H01L2224/05681—Tantalum [Ta] as principal constituent
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/10—Bump connectors; Manufacturing methods related thereto
- H01L2224/12—Structure, shape, material or disposition of the bump connectors prior to the connecting process
- H01L2224/13—Structure, shape, material or disposition of the bump connectors prior to the connecting process of an individual bump connector
- H01L2224/13001—Core members of the bump connector
- H01L2224/13099—Material
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/42—Wire connectors; Manufacturing methods related thereto
- H01L2224/44—Structure, shape, material or disposition of the wire connectors prior to the connecting process
- H01L2224/45—Structure, shape, material or disposition of the wire connectors prior to the connecting process of an individual wire connector
- H01L2224/45001—Core members of the connector
- H01L2224/45099—Material
- H01L2224/451—Material with a principal constituent of the material being a metal or a metalloid, e.g. boron (B), silicon (Si), germanium (Ge), arsenic (As), antimony (Sb), tellurium (Te) and polonium (Po), and alloys thereof
- H01L2224/45117—Material with a principal constituent of the material being a metal or a metalloid, e.g. boron (B), silicon (Si), germanium (Ge), arsenic (As), antimony (Sb), tellurium (Te) and polonium (Po), and alloys thereof the principal constituent melting at a temperature of greater than or equal to 400°C and less than 950°C
- H01L2224/45124—Aluminium (Al) as principal constituent
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/42—Wire connectors; Manufacturing methods related thereto
- H01L2224/44—Structure, shape, material or disposition of the wire connectors prior to the connecting process
- H01L2224/45—Structure, shape, material or disposition of the wire connectors prior to the connecting process of an individual wire connector
- H01L2224/45001—Core members of the connector
- H01L2224/45099—Material
- H01L2224/451—Material with a principal constituent of the material being a metal or a metalloid, e.g. boron (B), silicon (Si), germanium (Ge), arsenic (As), antimony (Sb), tellurium (Te) and polonium (Po), and alloys thereof
- H01L2224/45138—Material with a principal constituent of the material being a metal or a metalloid, e.g. boron (B), silicon (Si), germanium (Ge), arsenic (As), antimony (Sb), tellurium (Te) and polonium (Po), and alloys thereof the principal constituent melting at a temperature of greater than or equal to 950°C and less than 1550°C
- H01L2224/45139—Silver (Ag) as principal constituent
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/42—Wire connectors; Manufacturing methods related thereto
- H01L2224/44—Structure, shape, material or disposition of the wire connectors prior to the connecting process
- H01L2224/45—Structure, shape, material or disposition of the wire connectors prior to the connecting process of an individual wire connector
- H01L2224/45001—Core members of the connector
- H01L2224/45099—Material
- H01L2224/451—Material with a principal constituent of the material being a metal or a metalloid, e.g. boron (B), silicon (Si), germanium (Ge), arsenic (As), antimony (Sb), tellurium (Te) and polonium (Po), and alloys thereof
- H01L2224/45138—Material with a principal constituent of the material being a metal or a metalloid, e.g. boron (B), silicon (Si), germanium (Ge), arsenic (As), antimony (Sb), tellurium (Te) and polonium (Po), and alloys thereof the principal constituent melting at a temperature of greater than or equal to 950°C and less than 1550°C
- H01L2224/45144—Gold (Au) as principal constituent
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/42—Wire connectors; Manufacturing methods related thereto
- H01L2224/44—Structure, shape, material or disposition of the wire connectors prior to the connecting process
- H01L2224/45—Structure, shape, material or disposition of the wire connectors prior to the connecting process of an individual wire connector
- H01L2224/45001—Core members of the connector
- H01L2224/45099—Material
- H01L2224/451—Material with a principal constituent of the material being a metal or a metalloid, e.g. boron (B), silicon (Si), germanium (Ge), arsenic (As), antimony (Sb), tellurium (Te) and polonium (Po), and alloys thereof
- H01L2224/45138—Material with a principal constituent of the material being a metal or a metalloid, e.g. boron (B), silicon (Si), germanium (Ge), arsenic (As), antimony (Sb), tellurium (Te) and polonium (Po), and alloys thereof the principal constituent melting at a temperature of greater than or equal to 950°C and less than 1550°C
- H01L2224/45147—Copper (Cu) as principal constituent
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/42—Wire connectors; Manufacturing methods related thereto
- H01L2224/44—Structure, shape, material or disposition of the wire connectors prior to the connecting process
- H01L2224/45—Structure, shape, material or disposition of the wire connectors prior to the connecting process of an individual wire connector
- H01L2224/4554—Coating
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/42—Wire connectors; Manufacturing methods related thereto
- H01L2224/44—Structure, shape, material or disposition of the wire connectors prior to the connecting process
- H01L2224/45—Structure, shape, material or disposition of the wire connectors prior to the connecting process of an individual wire connector
- H01L2224/4554—Coating
- H01L2224/45599—Material
- H01L2224/456—Material with a principal constituent of the material being a metal or a metalloid, e.g. boron (B), silicon (Si), germanium (Ge), arsenic (As), antimony (Sb), tellurium (Te) and polonium (Po), and alloys thereof
- H01L2224/45663—Material with a principal constituent of the material being a metal or a metalloid, e.g. boron (B), silicon (Si), germanium (Ge), arsenic (As), antimony (Sb), tellurium (Te) and polonium (Po), and alloys thereof the principal constituent melting at a temperature of greater than 1550°C
- H01L2224/45669—Platinum (Pt) as principal constituent
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/42—Wire connectors; Manufacturing methods related thereto
- H01L2224/47—Structure, shape, material or disposition of the wire connectors after the connecting process
- H01L2224/48—Structure, shape, material or disposition of the wire connectors after the connecting process of an individual wire connector
- H01L2224/4805—Shape
- H01L2224/4809—Loop shape
- H01L2224/48091—Arched
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/42—Wire connectors; Manufacturing methods related thereto
- H01L2224/47—Structure, shape, material or disposition of the wire connectors after the connecting process
- H01L2224/48—Structure, shape, material or disposition of the wire connectors after the connecting process of an individual wire connector
- H01L2224/484—Connecting portions
- H01L2224/4845—Details of ball bonds
- H01L2224/48451—Shape
- H01L2224/48453—Shape of the interface with the bonding area
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/42—Wire connectors; Manufacturing methods related thereto
- H01L2224/47—Structure, shape, material or disposition of the wire connectors after the connecting process
- H01L2224/48—Structure, shape, material or disposition of the wire connectors after the connecting process of an individual wire connector
- H01L2224/484—Connecting portions
- H01L2224/48463—Connecting portions the connecting portion on the bonding area of the semiconductor or solid-state body being a ball bond
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/42—Wire connectors; Manufacturing methods related thereto
- H01L2224/47—Structure, shape, material or disposition of the wire connectors after the connecting process
- H01L2224/48—Structure, shape, material or disposition of the wire connectors after the connecting process of an individual wire connector
- H01L2224/485—Material
- H01L2224/48505—Material at the bonding interface
- H01L2224/48507—Material at the bonding interface comprising an intermetallic compound
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/42—Wire connectors; Manufacturing methods related thereto
- H01L2224/47—Structure, shape, material or disposition of the wire connectors after the connecting process
- H01L2224/48—Structure, shape, material or disposition of the wire connectors after the connecting process of an individual wire connector
- H01L2224/485—Material
- H01L2224/48505—Material at the bonding interface
- H01L2224/48599—Principal constituent of the connecting portion of the wire connector being Gold (Au)
- H01L2224/486—Principal constituent of the connecting portion of the wire connector being Gold (Au) with a principal constituent of the bonding area being a metal or a metalloid, e.g. boron (B), silicon (Si), germanium (Ge), arsenic (As), antimony (Sb), tellurium (Te) and polonium (Po), and alloys thereof
- H01L2224/48617—Principal constituent of the connecting portion of the wire connector being Gold (Au) with a principal constituent of the bonding area being a metal or a metalloid, e.g. boron (B), silicon (Si), germanium (Ge), arsenic (As), antimony (Sb), tellurium (Te) and polonium (Po), and alloys thereof the principal constituent melting at a temperature of greater than or equal to 400°C and less than 950 °C
- H01L2224/48624—Aluminium (Al) as principal constituent
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/42—Wire connectors; Manufacturing methods related thereto
- H01L2224/47—Structure, shape, material or disposition of the wire connectors after the connecting process
- H01L2224/48—Structure, shape, material or disposition of the wire connectors after the connecting process of an individual wire connector
- H01L2224/485—Material
- H01L2224/48505—Material at the bonding interface
- H01L2224/48599—Principal constituent of the connecting portion of the wire connector being Gold (Au)
- H01L2224/486—Principal constituent of the connecting portion of the wire connector being Gold (Au) with a principal constituent of the bonding area being a metal or a metalloid, e.g. boron (B), silicon (Si), germanium (Ge), arsenic (As), antimony (Sb), tellurium (Te) and polonium (Po), and alloys thereof
- H01L2224/48638—Principal constituent of the connecting portion of the wire connector being Gold (Au) with a principal constituent of the bonding area being a metal or a metalloid, e.g. boron (B), silicon (Si), germanium (Ge), arsenic (As), antimony (Sb), tellurium (Te) and polonium (Po), and alloys thereof the principal constituent melting at a temperature of greater than or equal to 950°C and less than 1550°C
- H01L2224/48639—Silver (Ag) as principal constituent
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/42—Wire connectors; Manufacturing methods related thereto
- H01L2224/47—Structure, shape, material or disposition of the wire connectors after the connecting process
- H01L2224/48—Structure, shape, material or disposition of the wire connectors after the connecting process of an individual wire connector
- H01L2224/485—Material
- H01L2224/48505—Material at the bonding interface
- H01L2224/48599—Principal constituent of the connecting portion of the wire connector being Gold (Au)
- H01L2224/486—Principal constituent of the connecting portion of the wire connector being Gold (Au) with a principal constituent of the bonding area being a metal or a metalloid, e.g. boron (B), silicon (Si), germanium (Ge), arsenic (As), antimony (Sb), tellurium (Te) and polonium (Po), and alloys thereof
- H01L2224/48638—Principal constituent of the connecting portion of the wire connector being Gold (Au) with a principal constituent of the bonding area being a metal or a metalloid, e.g. boron (B), silicon (Si), germanium (Ge), arsenic (As), antimony (Sb), tellurium (Te) and polonium (Po), and alloys thereof the principal constituent melting at a temperature of greater than or equal to 950°C and less than 1550°C
- H01L2224/48644—Gold (Au) as principal constituent
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/42—Wire connectors; Manufacturing methods related thereto
- H01L2224/47—Structure, shape, material or disposition of the wire connectors after the connecting process
- H01L2224/48—Structure, shape, material or disposition of the wire connectors after the connecting process of an individual wire connector
- H01L2224/485—Material
- H01L2224/48505—Material at the bonding interface
- H01L2224/48599—Principal constituent of the connecting portion of the wire connector being Gold (Au)
- H01L2224/486—Principal constituent of the connecting portion of the wire connector being Gold (Au) with a principal constituent of the bonding area being a metal or a metalloid, e.g. boron (B), silicon (Si), germanium (Ge), arsenic (As), antimony (Sb), tellurium (Te) and polonium (Po), and alloys thereof
- H01L2224/48638—Principal constituent of the connecting portion of the wire connector being Gold (Au) with a principal constituent of the bonding area being a metal or a metalloid, e.g. boron (B), silicon (Si), germanium (Ge), arsenic (As), antimony (Sb), tellurium (Te) and polonium (Po), and alloys thereof the principal constituent melting at a temperature of greater than or equal to 950°C and less than 1550°C
- H01L2224/48647—Copper (Cu) as principal constituent
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/42—Wire connectors; Manufacturing methods related thereto
- H01L2224/47—Structure, shape, material or disposition of the wire connectors after the connecting process
- H01L2224/48—Structure, shape, material or disposition of the wire connectors after the connecting process of an individual wire connector
- H01L2224/485—Material
- H01L2224/48505—Material at the bonding interface
- H01L2224/48599—Principal constituent of the connecting portion of the wire connector being Gold (Au)
- H01L2224/486—Principal constituent of the connecting portion of the wire connector being Gold (Au) with a principal constituent of the bonding area being a metal or a metalloid, e.g. boron (B), silicon (Si), germanium (Ge), arsenic (As), antimony (Sb), tellurium (Te) and polonium (Po), and alloys thereof
- H01L2224/48638—Principal constituent of the connecting portion of the wire connector being Gold (Au) with a principal constituent of the bonding area being a metal or a metalloid, e.g. boron (B), silicon (Si), germanium (Ge), arsenic (As), antimony (Sb), tellurium (Te) and polonium (Po), and alloys thereof the principal constituent melting at a temperature of greater than or equal to 950°C and less than 1550°C
- H01L2224/48655—Nickel (Ni) as principal constituent
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/42—Wire connectors; Manufacturing methods related thereto
- H01L2224/47—Structure, shape, material or disposition of the wire connectors after the connecting process
- H01L2224/48—Structure, shape, material or disposition of the wire connectors after the connecting process of an individual wire connector
- H01L2224/485—Material
- H01L2224/48505—Material at the bonding interface
- H01L2224/48599—Principal constituent of the connecting portion of the wire connector being Gold (Au)
- H01L2224/486—Principal constituent of the connecting portion of the wire connector being Gold (Au) with a principal constituent of the bonding area being a metal or a metalloid, e.g. boron (B), silicon (Si), germanium (Ge), arsenic (As), antimony (Sb), tellurium (Te) and polonium (Po), and alloys thereof
- H01L2224/48663—Principal constituent of the connecting portion of the wire connector being Gold (Au) with a principal constituent of the bonding area being a metal or a metalloid, e.g. boron (B), silicon (Si), germanium (Ge), arsenic (As), antimony (Sb), tellurium (Te) and polonium (Po), and alloys thereof the principal constituent melting at a temperature of greater than 1550°C
- H01L2224/48664—Palladium (Pd) as principal constituent
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/42—Wire connectors; Manufacturing methods related thereto
- H01L2224/47—Structure, shape, material or disposition of the wire connectors after the connecting process
- H01L2224/48—Structure, shape, material or disposition of the wire connectors after the connecting process of an individual wire connector
- H01L2224/485—Material
- H01L2224/48505—Material at the bonding interface
- H01L2224/48599—Principal constituent of the connecting portion of the wire connector being Gold (Au)
- H01L2224/486—Principal constituent of the connecting portion of the wire connector being Gold (Au) with a principal constituent of the bonding area being a metal or a metalloid, e.g. boron (B), silicon (Si), germanium (Ge), arsenic (As), antimony (Sb), tellurium (Te) and polonium (Po), and alloys thereof
- H01L2224/48663—Principal constituent of the connecting portion of the wire connector being Gold (Au) with a principal constituent of the bonding area being a metal or a metalloid, e.g. boron (B), silicon (Si), germanium (Ge), arsenic (As), antimony (Sb), tellurium (Te) and polonium (Po), and alloys thereof the principal constituent melting at a temperature of greater than 1550°C
- H01L2224/48666—Titanium (Ti) as principal constituent
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/42—Wire connectors; Manufacturing methods related thereto
- H01L2224/47—Structure, shape, material or disposition of the wire connectors after the connecting process
- H01L2224/48—Structure, shape, material or disposition of the wire connectors after the connecting process of an individual wire connector
- H01L2224/485—Material
- H01L2224/48505—Material at the bonding interface
- H01L2224/48699—Principal constituent of the connecting portion of the wire connector being Aluminium (Al)
- H01L2224/487—Principal constituent of the connecting portion of the wire connector being Aluminium (Al) with a principal constituent of the bonding area being a metal or a metalloid, e.g. boron (B), silicon (Si), germanium (Ge), arsenic (As), antimony (Sb), tellurium (Te) and polonium (Po), and alloys thereof
- H01L2224/48717—Principal constituent of the connecting portion of the wire connector being Aluminium (Al) with a principal constituent of the bonding area being a metal or a metalloid, e.g. boron (B), silicon (Si), germanium (Ge), arsenic (As), antimony (Sb), tellurium (Te) and polonium (Po), and alloys thereof the principal constituent melting at a temperature of greater than or equal to 400°C and less than 950 °C
- H01L2224/48724—Aluminium (Al) as principal constituent
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/42—Wire connectors; Manufacturing methods related thereto
- H01L2224/47—Structure, shape, material or disposition of the wire connectors after the connecting process
- H01L2224/48—Structure, shape, material or disposition of the wire connectors after the connecting process of an individual wire connector
- H01L2224/485—Material
- H01L2224/48505—Material at the bonding interface
- H01L2224/48699—Principal constituent of the connecting portion of the wire connector being Aluminium (Al)
- H01L2224/487—Principal constituent of the connecting portion of the wire connector being Aluminium (Al) with a principal constituent of the bonding area being a metal or a metalloid, e.g. boron (B), silicon (Si), germanium (Ge), arsenic (As), antimony (Sb), tellurium (Te) and polonium (Po), and alloys thereof
- H01L2224/48738—Principal constituent of the connecting portion of the wire connector being Aluminium (Al) with a principal constituent of the bonding area being a metal or a metalloid, e.g. boron (B), silicon (Si), germanium (Ge), arsenic (As), antimony (Sb), tellurium (Te) and polonium (Po), and alloys thereof the principal constituent melting at a temperature of greater than or equal to 950°C and less than 1550°C
- H01L2224/48739—Silver (Ag) as principal constituent
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/42—Wire connectors; Manufacturing methods related thereto
- H01L2224/47—Structure, shape, material or disposition of the wire connectors after the connecting process
- H01L2224/48—Structure, shape, material or disposition of the wire connectors after the connecting process of an individual wire connector
- H01L2224/485—Material
- H01L2224/48505—Material at the bonding interface
- H01L2224/48699—Principal constituent of the connecting portion of the wire connector being Aluminium (Al)
- H01L2224/487—Principal constituent of the connecting portion of the wire connector being Aluminium (Al) with a principal constituent of the bonding area being a metal or a metalloid, e.g. boron (B), silicon (Si), germanium (Ge), arsenic (As), antimony (Sb), tellurium (Te) and polonium (Po), and alloys thereof
- H01L2224/48738—Principal constituent of the connecting portion of the wire connector being Aluminium (Al) with a principal constituent of the bonding area being a metal or a metalloid, e.g. boron (B), silicon (Si), germanium (Ge), arsenic (As), antimony (Sb), tellurium (Te) and polonium (Po), and alloys thereof the principal constituent melting at a temperature of greater than or equal to 950°C and less than 1550°C
- H01L2224/48747—Copper (Cu) as principal constituent
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/42—Wire connectors; Manufacturing methods related thereto
- H01L2224/47—Structure, shape, material or disposition of the wire connectors after the connecting process
- H01L2224/48—Structure, shape, material or disposition of the wire connectors after the connecting process of an individual wire connector
- H01L2224/485—Material
- H01L2224/48505—Material at the bonding interface
- H01L2224/48699—Principal constituent of the connecting portion of the wire connector being Aluminium (Al)
- H01L2224/487—Principal constituent of the connecting portion of the wire connector being Aluminium (Al) with a principal constituent of the bonding area being a metal or a metalloid, e.g. boron (B), silicon (Si), germanium (Ge), arsenic (As), antimony (Sb), tellurium (Te) and polonium (Po), and alloys thereof
- H01L2224/48738—Principal constituent of the connecting portion of the wire connector being Aluminium (Al) with a principal constituent of the bonding area being a metal or a metalloid, e.g. boron (B), silicon (Si), germanium (Ge), arsenic (As), antimony (Sb), tellurium (Te) and polonium (Po), and alloys thereof the principal constituent melting at a temperature of greater than or equal to 950°C and less than 1550°C
- H01L2224/48755—Nickel (Ni) as principal constituent
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/42—Wire connectors; Manufacturing methods related thereto
- H01L2224/47—Structure, shape, material or disposition of the wire connectors after the connecting process
- H01L2224/48—Structure, shape, material or disposition of the wire connectors after the connecting process of an individual wire connector
- H01L2224/485—Material
- H01L2224/48505—Material at the bonding interface
- H01L2224/48699—Principal constituent of the connecting portion of the wire connector being Aluminium (Al)
- H01L2224/487—Principal constituent of the connecting portion of the wire connector being Aluminium (Al) with a principal constituent of the bonding area being a metal or a metalloid, e.g. boron (B), silicon (Si), germanium (Ge), arsenic (As), antimony (Sb), tellurium (Te) and polonium (Po), and alloys thereof
- H01L2224/48763—Principal constituent of the connecting portion of the wire connector being Aluminium (Al) with a principal constituent of the bonding area being a metal or a metalloid, e.g. boron (B), silicon (Si), germanium (Ge), arsenic (As), antimony (Sb), tellurium (Te) and polonium (Po), and alloys thereof the principal constituent melting at a temperature of greater than 1550°C
- H01L2224/48764—Palladium (Pd) as principal constituent
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/42—Wire connectors; Manufacturing methods related thereto
- H01L2224/47—Structure, shape, material or disposition of the wire connectors after the connecting process
- H01L2224/48—Structure, shape, material or disposition of the wire connectors after the connecting process of an individual wire connector
- H01L2224/485—Material
- H01L2224/48505—Material at the bonding interface
- H01L2224/48699—Principal constituent of the connecting portion of the wire connector being Aluminium (Al)
- H01L2224/487—Principal constituent of the connecting portion of the wire connector being Aluminium (Al) with a principal constituent of the bonding area being a metal or a metalloid, e.g. boron (B), silicon (Si), germanium (Ge), arsenic (As), antimony (Sb), tellurium (Te) and polonium (Po), and alloys thereof
- H01L2224/48763—Principal constituent of the connecting portion of the wire connector being Aluminium (Al) with a principal constituent of the bonding area being a metal or a metalloid, e.g. boron (B), silicon (Si), germanium (Ge), arsenic (As), antimony (Sb), tellurium (Te) and polonium (Po), and alloys thereof the principal constituent melting at a temperature of greater than 1550°C
- H01L2224/48766—Titanium (Ti) as principal constituent
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/42—Wire connectors; Manufacturing methods related thereto
- H01L2224/47—Structure, shape, material or disposition of the wire connectors after the connecting process
- H01L2224/48—Structure, shape, material or disposition of the wire connectors after the connecting process of an individual wire connector
- H01L2224/485—Material
- H01L2224/48505—Material at the bonding interface
- H01L2224/48799—Principal constituent of the connecting portion of the wire connector being Copper (Cu)
- H01L2224/488—Principal constituent of the connecting portion of the wire connector being Copper (Cu) with a principal constituent of the bonding area being a metal or a metalloid, e.g. boron (B), silicon (Si), germanium (Ge), arsenic (As), antimony (Sb), tellurium (Te) and polonium (Po), and alloys thereof
- H01L2224/48838—Principal constituent of the connecting portion of the wire connector being Copper (Cu) with a principal constituent of the bonding area being a metal or a metalloid, e.g. boron (B), silicon (Si), germanium (Ge), arsenic (As), antimony (Sb), tellurium (Te) and polonium (Po), and alloys thereof the principal constituent melting at a temperature of greater than or equal to 950°C and less than 1550°C
- H01L2224/48839—Silver (Ag) as principal constituent
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/42—Wire connectors; Manufacturing methods related thereto
- H01L2224/47—Structure, shape, material or disposition of the wire connectors after the connecting process
- H01L2224/48—Structure, shape, material or disposition of the wire connectors after the connecting process of an individual wire connector
- H01L2224/485—Material
- H01L2224/48505—Material at the bonding interface
- H01L2224/48799—Principal constituent of the connecting portion of the wire connector being Copper (Cu)
- H01L2224/488—Principal constituent of the connecting portion of the wire connector being Copper (Cu) with a principal constituent of the bonding area being a metal or a metalloid, e.g. boron (B), silicon (Si), germanium (Ge), arsenic (As), antimony (Sb), tellurium (Te) and polonium (Po), and alloys thereof
- H01L2224/48838—Principal constituent of the connecting portion of the wire connector being Copper (Cu) with a principal constituent of the bonding area being a metal or a metalloid, e.g. boron (B), silicon (Si), germanium (Ge), arsenic (As), antimony (Sb), tellurium (Te) and polonium (Po), and alloys thereof the principal constituent melting at a temperature of greater than or equal to 950°C and less than 1550°C
- H01L2224/48844—Gold (Au) as principal constituent
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/42—Wire connectors; Manufacturing methods related thereto
- H01L2224/47—Structure, shape, material or disposition of the wire connectors after the connecting process
- H01L2224/48—Structure, shape, material or disposition of the wire connectors after the connecting process of an individual wire connector
- H01L2224/485—Material
- H01L2224/48505—Material at the bonding interface
- H01L2224/48799—Principal constituent of the connecting portion of the wire connector being Copper (Cu)
- H01L2224/488—Principal constituent of the connecting portion of the wire connector being Copper (Cu) with a principal constituent of the bonding area being a metal or a metalloid, e.g. boron (B), silicon (Si), germanium (Ge), arsenic (As), antimony (Sb), tellurium (Te) and polonium (Po), and alloys thereof
- H01L2224/48838—Principal constituent of the connecting portion of the wire connector being Copper (Cu) with a principal constituent of the bonding area being a metal or a metalloid, e.g. boron (B), silicon (Si), germanium (Ge), arsenic (As), antimony (Sb), tellurium (Te) and polonium (Po), and alloys thereof the principal constituent melting at a temperature of greater than or equal to 950°C and less than 1550°C
- H01L2224/48847—Copper (Cu) as principal constituent
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/42—Wire connectors; Manufacturing methods related thereto
- H01L2224/47—Structure, shape, material or disposition of the wire connectors after the connecting process
- H01L2224/48—Structure, shape, material or disposition of the wire connectors after the connecting process of an individual wire connector
- H01L2224/485—Material
- H01L2224/48505—Material at the bonding interface
- H01L2224/48799—Principal constituent of the connecting portion of the wire connector being Copper (Cu)
- H01L2224/488—Principal constituent of the connecting portion of the wire connector being Copper (Cu) with a principal constituent of the bonding area being a metal or a metalloid, e.g. boron (B), silicon (Si), germanium (Ge), arsenic (As), antimony (Sb), tellurium (Te) and polonium (Po), and alloys thereof
- H01L2224/48838—Principal constituent of the connecting portion of the wire connector being Copper (Cu) with a principal constituent of the bonding area being a metal or a metalloid, e.g. boron (B), silicon (Si), germanium (Ge), arsenic (As), antimony (Sb), tellurium (Te) and polonium (Po), and alloys thereof the principal constituent melting at a temperature of greater than or equal to 950°C and less than 1550°C
- H01L2224/48855—Nickel (Ni) as principal constituent
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/42—Wire connectors; Manufacturing methods related thereto
- H01L2224/47—Structure, shape, material or disposition of the wire connectors after the connecting process
- H01L2224/48—Structure, shape, material or disposition of the wire connectors after the connecting process of an individual wire connector
- H01L2224/485—Material
- H01L2224/48505—Material at the bonding interface
- H01L2224/48799—Principal constituent of the connecting portion of the wire connector being Copper (Cu)
- H01L2224/488—Principal constituent of the connecting portion of the wire connector being Copper (Cu) with a principal constituent of the bonding area being a metal or a metalloid, e.g. boron (B), silicon (Si), germanium (Ge), arsenic (As), antimony (Sb), tellurium (Te) and polonium (Po), and alloys thereof
- H01L2224/48863—Principal constituent of the connecting portion of the wire connector being Copper (Cu) with a principal constituent of the bonding area being a metal or a metalloid, e.g. boron (B), silicon (Si), germanium (Ge), arsenic (As), antimony (Sb), tellurium (Te) and polonium (Po), and alloys thereof the principal constituent melting at a temperature of greater than 1550°C
- H01L2224/48864—Palladium (Pd) as principal constituent
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/42—Wire connectors; Manufacturing methods related thereto
- H01L2224/47—Structure, shape, material or disposition of the wire connectors after the connecting process
- H01L2224/48—Structure, shape, material or disposition of the wire connectors after the connecting process of an individual wire connector
- H01L2224/485—Material
- H01L2224/48505—Material at the bonding interface
- H01L2224/48799—Principal constituent of the connecting portion of the wire connector being Copper (Cu)
- H01L2224/488—Principal constituent of the connecting portion of the wire connector being Copper (Cu) with a principal constituent of the bonding area being a metal or a metalloid, e.g. boron (B), silicon (Si), germanium (Ge), arsenic (As), antimony (Sb), tellurium (Te) and polonium (Po), and alloys thereof
- H01L2224/48863—Principal constituent of the connecting portion of the wire connector being Copper (Cu) with a principal constituent of the bonding area being a metal or a metalloid, e.g. boron (B), silicon (Si), germanium (Ge), arsenic (As), antimony (Sb), tellurium (Te) and polonium (Po), and alloys thereof the principal constituent melting at a temperature of greater than 1550°C
- H01L2224/48866—Titanium (Ti) as principal constituent
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/42—Wire connectors; Manufacturing methods related thereto
- H01L2224/47—Structure, shape, material or disposition of the wire connectors after the connecting process
- H01L2224/48—Structure, shape, material or disposition of the wire connectors after the connecting process of an individual wire connector
- H01L2224/485—Material
- H01L2224/48505—Material at the bonding interface
- H01L2224/48799—Principal constituent of the connecting portion of the wire connector being Copper (Cu)
- H01L2224/488—Principal constituent of the connecting portion of the wire connector being Copper (Cu) with a principal constituent of the bonding area being a metal or a metalloid, e.g. boron (B), silicon (Si), germanium (Ge), arsenic (As), antimony (Sb), tellurium (Te) and polonium (Po), and alloys thereof
- H01L2224/48863—Principal constituent of the connecting portion of the wire connector being Copper (Cu) with a principal constituent of the bonding area being a metal or a metalloid, e.g. boron (B), silicon (Si), germanium (Ge), arsenic (As), antimony (Sb), tellurium (Te) and polonium (Po), and alloys thereof the principal constituent melting at a temperature of greater than 1550°C
- H01L2224/48881—Tantalum (Ta) as principal constituent
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/80—Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected
- H01L2224/85—Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected using a wire connector
- H01L2224/8536—Bonding interfaces of the semiconductor or solid state body
- H01L2224/85375—Bonding interfaces of the semiconductor or solid state body having an external coating, e.g. protective bond-through coating
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L24/00—Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
- H01L24/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L24/42—Wire connectors; Manufacturing methods related thereto
- H01L24/44—Structure, shape, material or disposition of the wire connectors prior to the connecting process
- H01L24/45—Structure, shape, material or disposition of the wire connectors prior to the connecting process of an individual wire connector
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L24/00—Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
- H01L24/80—Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected
- H01L24/86—Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected using tape automated bonding [TAB]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/0001—Technical content checked by a classifier
- H01L2924/00013—Fully indexed content
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/0001—Technical content checked by a classifier
- H01L2924/00014—Technical content checked by a classifier the subject-matter covered by the group, the symbol of which is combined with the symbol of this group, being disclosed without further technical details
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/01—Chemical elements
- H01L2924/01013—Aluminum [Al]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/01—Chemical elements
- H01L2924/01022—Titanium [Ti]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/01—Chemical elements
- H01L2924/01028—Nickel [Ni]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/01—Chemical elements
- H01L2924/01029—Copper [Cu]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/01—Chemical elements
- H01L2924/0103—Zinc [Zn]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/01—Chemical elements
- H01L2924/01042—Molybdenum [Mo]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/01—Chemical elements
- H01L2924/01047—Silver [Ag]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/01—Chemical elements
- H01L2924/0105—Tin [Sn]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/01—Chemical elements
- H01L2924/01073—Tantalum [Ta]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/01—Chemical elements
- H01L2924/01074—Tungsten [W]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/01—Chemical elements
- H01L2924/01078—Platinum [Pt]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/01—Chemical elements
- H01L2924/01079—Gold [Au]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/013—Alloys
- H01L2924/0132—Binary Alloys
- H01L2924/01327—Intermediate phases, i.e. intermetallics compounds
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/049—Nitrides composed of metals from groups of the periodic table
- H01L2924/0494—4th Group
- H01L2924/04941—TiN
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/049—Nitrides composed of metals from groups of the periodic table
- H01L2924/0495—5th Group
- H01L2924/04953—TaN
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/10—Details of semiconductor or other solid state devices to be connected
- H01L2924/11—Device type
- H01L2924/14—Integrated circuits
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/15—Details of package parts other than the semiconductor or other solid state devices to be connected
- H01L2924/181—Encapsulation
Definitions
- the present invention relates to improved bonding of conductors with the bond pads of semiconductor devices, such as the bonding of wires to the bond pads of semiconductor devices and lead frames associated therewith or the bonding of the conductor leads in TAB tape bonding to the bond pads of semiconductor devices. More specifically, the present invention relates to improved bonds with copper bond pads of semiconductor devices, such as wire bonding or improved conductor lead bonding of TAB tape to the copper bond pads of semiconductor devices.
- a single semiconductor die (or chip) is typically mounted within a sealed package.
- the package protects the semiconductor die from damage and from contaminants in the surrounding environment.
- the package provides a substantial lead system for connecting the electrical devices formed on the die to a printed circuit board or any other desired suitable external circuitry.
- Each semiconductor die comprises a substrate having a lower surface (commonly referred to as the back of the die) that is devoid of circuitry and an upper surface (commonly referred to as the active surface or face of the die) having integrated circuitry constructed thereon.
- the integrated circuitry is electrically accessible via bond pads located on the active surface of the semiconductor die which may be arranged in a wide variety of patterns, such as around the periphery of the semiconductor die, the center of the semiconductor die, or both, etc.
- the initial component in the packaging process is a lead frame.
- the lead frame is a metal frame which supports the semiconductor die for packaging and provides the leads for the final semiconductor package.
- a typical lead frame strip is produced from metal sheet stock (usually a copper, copper alloy, alloy 42, etc.) and is adapted to mount the semiconductor die.
- a conventional lead frame has the semiconductor die adhesively mounted on a die paddle of the lead frame while the lead fingers (leads) extend around the periphery of the semiconductor die (the edges) terminating adjacent thereto. Subsequently, wire bonds are made to connect the bond pads on the active surface of the semiconductor die to the appropriate lead finger of the lead frame. After the wire bonding operation, the lead frame and semiconductor die are encapsulated in a transfer die molding process. After encapsulation, the lead frame is trimmed with the remainder of the individual lead fingers being formed into the desired packaging configuration.
- One of the problems associated with conventional lead frame configurations is that with the decreasing size of the semiconductor die and the increasing amount of circuitry included in the semiconductor die, it is necessary to connect an ever-increasing number of bond pads on the active surface of the semiconductor die with an ever-increasing number of lead fingers of the lead frame. This requires that the bonds pads on the semiconductor die be located on smaller pitch spacings and the width of the lead fingers be smaller. This, in turn, leads to smaller wire bonds on both the bond pads of the semiconductor die and the lead fingers of the lead frame, which causes the wire bonds to be more highly stressed by the forces placed on them.
- the lead fingers of the lead frame extend over the active surface of the semiconductor die being insulated therefrom by tape which is adhesively bonded to the active surface of the semiconductor die and the bottom of the lead fingers. In this manner, the semiconductor die is supported directly from the lead fingers of the lead frame. Electrical connections are made between the lead fingers of the lead frame and the bond pads on the active surface of the semiconductor die by way of wire bonds extending therebetween. After wire bonding, the lead frame and semiconductor die are encapsulated in suitable plastic material. Subsequently, the lead fingers are trimmed and formed to the desired configuration to complete the packaged semiconductor device assembly.
- LOC Leads-Over-Chip
- the tape used to bond to the lead fingers of the lead frame does not adequately lock the lead fingers in position for the wire bonding process.
- the adhesive on the tape is not strong enough to fix or lock the lead fingers in position for wire bonding as the lead fingers pull away from the tape before wire bonding.
- the lead fingers will pull away from the tape after wire bonding of the semiconductor die but before encapsulation of the semiconductor die and lead frame, either causing shorts between adjacent wire bonds or causing the wire bonds to pull loose from either the bond pads of the semiconductor die or lead finger of the lead frame.
- the present invention relates to improved wire bonds with the bond pads of semiconductor devices and either the lead fingers of lead frames or the conductor leads of TAB tape. More specifically, the present invention relates to improved wire bonds and improved conductor lead bonds of TAB tape to the bond pads of a semiconductor device wherein the bond pads comprise a copper layer and at least one layer of metal covering a portion of the copper layer.
- FIG. 1 is a cross-sectional view of a portion of a semiconductor die having a plurality of copper bond pads thereon having one or more layers of metal thereon;
- FIGS. 2A through 2F are views of a portion of a semiconductor device having a bond pad of the present invention located thereon having a wire bond formed thereon;
- FIGS. 3A through 3C are views of a portion of a semiconductor device illustrating the formation of a bond pad thereon of the present invention having a wire bond formed thereon;
- FIGS. 4A through 4D are views of a portion of a semiconductor device having a bond pad of the present invention located thereon with a conductor lead of a TAB tape bonded thereto;
- FIGS. 5A through 5J are drawings illustrating processes of forming a bond pad of the present invention on a semiconductor device and a subsequent wire bond and bonding of a conductor lead of a TAB tape therewith.
- a portion of a semiconductor device 10 is illustrated having a plurality of bond pads 12 located on the active surface 14 of a semiconductor device 10 having a layer of insulating material 13 , and a passivation layer, thereon.
- the semiconductor device 10 may be of any desired type having any desired configuration of bond pads 12 connected to the active circuitry therein.
- bond pads 12 include a copper metal layer base 12 ′ and one or more additional metal layers 12 ′′ thereon to facilitate the formation of an acceptable wire bond using well-known alloys of metal for the wire to the bond pads 12 .
- the wire bond may be formed or secured to the bond pads 12 by any desired, well-known wire bonding apparatus used in the industry using any desired type of wire, such as aluminum, copper, copper alloy, aluminum-copper alloy, gold, silver, gold-silver alloy, platinum, etc., although gold wire is preferred to be used as gold does not form an oxide after the deposition thereof on the bond pad 12 as would aluminum, silver, etc.
- the bond pad 12 may be comprised of layers of different metals to enhance bonding characteristics.
- layer base 12 ′ is of copper metal such as is used for the circuits of the semiconductor device 10 , i.e., copper metal, a copper alloy, etc.
- the layer 12 ′′ would be of gold, gold alloy, silver, silver alloy, palladium and alloys thereof, noble metals and alloys thereof, nickel and alloys thereof, nickel and gold alloys, zincated copper, etc.
- the layer 12 ′′ may further include an additional intermediate layer of metal or other materials to help prevent intermetallic compounds from forming between the copper layer base 12 ′ and layer 12 ′′ and/or for adhesion purposes.
- the layer 12 ′′ may commonly comprise a layer of TaN, TiN, Ni alloys, etc. If a gold wire is used for wire bonding, the metal layer 12 ′′ may typically be a gold or gold alloy metal layer. In this manner, by forming the bond pad 12 of multiple layers of metal, a strong bond between the wire used for wire bonding and the copper metal layer base 12 ′ of the bond pad 12 may be formed, particularly since gold does not form an oxide coating after the deposition thereof to affect any subsequent bond of material thereto.
- one layer of the metal layer 12 ′′ or multiple metal layers 12 ′′ may be a layer of metal forming a barrier to prevent any copper from the layer base 12 ′ from migrating therethrough or any metal of the metal layer 12 ′′ from migrating to the copper layer 12 ′. Additionally, one layer of the metal layer 12 ′′ may be a layer of metal for adhesion promoting purposes to either the copper layer base 12 ′ or the metal layer 12 ′′.
- FIGS. 2A through 2C a process for forming multi-layer bond pads 12 on the active surface 14 of substrate 11 is illustrated.
- a portion of a semiconductor device 10 is shown in drawing FIG. 2A having a copper layer base 12 ′ forming a portion of the bond pad 12 .
- Illustrated in drawing FIG. 2B is a layer of metal 12 ′′ overlying the copper layer base 12 ′ of the bond pad 12 .
- the layer of metal 12 ′′ may be selectively plated by well-known techniques over the copper layer 12 ′, the layer of metal 12 ′′ having good properties for the wire bonding of a wire 20 to the bond pad 12 .
- a wire 20 is bonded by well-known wire bonding apparatus to the layer of metal 12 ′′ of the bond pad 12 using a wire bond ball 22 .
- a wire 20 is wire bonded to metal layer 12 ′′ using a ball 22 formed on the end of the wire 20 using any well-known suitable wire bonding apparatus.
- the portion of the metal layer 12 ′′ on the bond pad 12 located under ball 22 of the wire 20 of the wire bond thereto may be consumed during the wire bonding process, thereby allowing the ball 22 of the wire 20 of the wire bond to make direct contact with the copper layer base 12 ′ of the bond pad 12 .
- the metal layer 12 ′′ is gold and the ball 22 of wire 20 is gold wire
- the metal layer 12 ′′ located under the ball 22 will become part of the ball 22 during the wire bonding process with the ball 22 being bonded to the copper layer base 12 ′ of the bond pad 12 .
- a wire 20 is wire bonded to copper layer base 12 ′ with the ball 22 on the end of wire 20 consuming or adding part of the metal layer 12 ′′ during the bonding process forming the ball 22 on the end of wire 20 connecting the wire 20 to the copper layer 12 ′.
- a portion of a semiconductor device 10 is shown having a bond pad 12 thereon with the copper layer base 12 ′ located thereon having the upper surface thereof located at approximately the same level as the active surface 14 of substrate 11 of the semiconductor device 10 , the active surface 14 having a layer of insulating material 13 (typically a passivation layer of an insulating oxide or insulating nitride) thereon.
- the copper layer base 12 ′ of bond pad 12 has a barrier layer 12 ′′′ formed of a suitable material having a suitable metal layer 12 ′′ selectively plated thereon using well-known plating processes.
- the function of the barrier layer 12 ′′′ is to help prevent interaction between the copper layer base 12 ′ and the suitable metal layer 12 ′′ of the bond pad 12 and/or to help prevent or decrease the growth of intermetallics between the copper layer base 12 ′ and the metal layer 12 ′′.
- barrier materials such as titanium, tungsten, tantalum, nickel, tantalum-nickel alloys, titanium-nickel alloys, titanium-tungsten alloys, etc. are frequently used in conjunction with aluminum alloy interconnects.
- a barrier layer of nickel between copper and tin will decrease the growth of tin-copper intermetallics.
- the layers of metal forming the bond pads 12 also occasionally are silicided, or have a refractory interconnect material, such as molybdenum, tungsten, or tungsten silicide, as part thereof.
- the function of the metal layer 12 ′′ is to provide a good metal to which an effective wire bond may be formed using well-known wire bonding apparatus, such as a metal layer 12 ′′ of gold when gold wire 20 is being used for wire bonding.
- a wire 20 is wired bonded to barrier layer 12 ′′′ with the ball 22 on the end of wire 20 consuming part of the metal layer 12 ′′ during the bonding process forming the ball 22 on the end of wire 20 connecting the wire 20 to the barrier layer 12 ′′′.
- a portion of a semiconductor device 10 is shown wherein a copper layer base 12 ′ is deposited on the substrate 11 using any desired well-known process having a thin layer of metal 12 ′′, as described hereinbefore, deposited thereon.
- the thin layer of metal 12 ′′ may be deposited on the copper layer base 12 ′ by any well-known process, such as sputter deposition, electrodeposition, electroless deposition, etc.
- the portion of the semiconductor device 10 is shown after the copper layer base 12 ′ and layer of metal 12 ′′ deposited thereon have been patterned using well-known techniques to apply a photoresist in a desired pattern with the subsequent etching of the copper layer base 12 ′ and layer of metal 12 ′′ to form a bond pad 12 on the substrate 11 of the semiconductor device 10 .
- the copper layer base 12 ′ and layer of metal 12 ′′ deposited thereon may be any desired shape, size, and number for the desired number of bond pads 12 on the substrate 11 .
- the copper layer base 12 ′ may include at least two or more layers of metal with the upper layer being a copper layer, thereby forming a stack of layers of differing metal with the upper layer being a copper layer.
- FIG. 3C a portion of the semiconductor device 10 is shown having a wire 20 bonded to the layer of metal 12 ′′ of the bond pad 12 using a ball 22 type bond thereto for wire bonding using any desired well-known wire bonding apparatus.
- the semiconductor substrate 11 includes a layer of insulating material 13 , as described hereinbefore, on active surface 14 thereof surrounding the bond pad 12 .
- FIG. 4A a portion of a semiconductor device 10 is shown having a bond pad 12 thereon with the copper layer base 12 ′ located thereon having the upper surface thereof located at approximately the same level as the active surface 14 of substrate 11 of the semiconductor device 10 , the active surface 14 having a layer of insulating material 13 (typically a passivation layer of an insulating oxide or insulating nitride) thereon.
- the copper layer base 12 ′ of bond pad 12 has a suitable metal layer 12 ′′ selectively plated thereon using well-known plating processes.
- the function of the metal layer 12 ′′ is to provide a good metal to which an effective wire bond may be formed using well-known wire bonding apparatus.
- the copper layer base 12 ′ of bond pad 12 has a suitable barrier layer 12 ′′′ located between the copper layer base 12 ′ and the suitable metal layer 12 ′′, such as described hereinbefore.
- a portion of a semiconductor device 10 is shown having a bond pad 12 thereon having a copper layer base 12 ′ located thereon having a portion bonded thereto of a conductive lead 23 located on a portion of a substrate 24 of a portion of a TAB tape 21 .
- the active surface 14 of substrate 11 of the semiconductor device 10 has a layer of insulating material 13 (typically a passivation layer of an insulating oxide or insulating nitride) thereon.
- the function of the metal layer 12 ′′ is to provide a good metal to which an effective bond may be formed using well-known bonding apparatus to bond the conductive lead 23 of the TAB tape 21 .
- the conductive lead 23 of the TAB tape 21 may be of any suitable metal, such as copper, copper alloys, etc.
- the metal layer 12 ′′ may be of any suitable metal, such as described herein.
- a portion of a semiconductor device 10 is shown having a bond pad 12 thereon having a copper layer base 12 ′ located thereon having a barrier layer 12 ′′′ located thereon having, in turn, a metal layer 12 ′′ located thereon.
- the metal layer 12 ′′ of the bond pad 12 is bonded to a portion of a conductive lead 23 located on a portion of a substrate 24 of a portion of a TAB tape 21 .
- the conductive lead 23 of the portion of the TAB tape 21 includes a layer 26 of suitable metal located thereon for the bonding of the conductive lead 23 to the metal layer 12 ′′ of the bond pad 12 of the semiconductor device 10 .
- the active surface 14 of substrate 11 of the semiconductor device 10 has a layer of insulating material 13 (typically a passivation layer of an insulating oxide or insulating nitride) thereon.
- the function of the metal layer 12 ′′ is to provide a good metal to which an effective bond may be formed using well-known bonding apparatus to the metal layer 26 of the conductive lead 23 of the TAB tape 21 .
- the substrate 24 and metal layer 26 may be of any suitable metal for bonding purposes, such as gold, alloys of gold, etc.
- the conductive lead 23 of the TAB tape 21 may be of any suitable metal, such as copper, copper alloys, etc.
- the metal layer 12 ′′ may be of any suitable metal, such as described herein.
- the barrier layer 12 ′′′ may be of any suitable metal or material, such as described herein.
- FIGS. 5A through 5J various differing processes for the formation of the bond pad 12 including a copper layer base 12 ′ and a layer of metal 12 ′′ and, if desired, a barrier layer 12 ′′′ are illustrated.
- a process 100 for the formation of a bond pad 12 including a copper layer base 12 ′ and a layer of metal 12 ′′ thereon for wire bonding purposes as described hereinbefore is illustrated.
- a substrate 11 as described hereinbefore for a semiconductor device 10 has a layer of copper or copper alloy deposited thereon using any desired deposition process.
- a layer of metal 12 ′′ is deposited on the copper layer base 12 ′ using any well-known deposition process.
- step 106 the copper layer base 12 ′ and layer of metal 12 ′′ is patterned and etched to form the desired shape, number, and pattern for the bond pads 12 on the active surface 14 of the substrate 11 of the semiconductor device 10 .
- a layer of insulating material 13 is typically applied to the active surface 14 of the substrate 11 to protect the circuitry formed thereon of the semiconductor device 10 .
- the semiconductor device 10 may be assembled to a lead frame (not shown) for wire bonding a wire 20 to the bond pad 12 of the semiconductor device 10 using any suitable wire bonding process 108 and apparatus.
- a process 200 for the formation of a bond pad 12 including a copper layer base 12 ′ and a layer of metal 12 ′′ thereon for wire bonding purposes as described hereinbefore is illustrated.
- a substrate 11 as described hereinbefore for a semiconductor device 10 has a layer of copper or copper alloy deposited thereon using any desired deposition process.
- the copper layer base 12 ′ is patterned and etched to form the desired shape, number, and pattern for the bond pads 12 on the active surface 14 of the substrate 11 of the semiconductor device 10 .
- step 206 the layer of metal 12 ′′ is deposited on the copper layer base 12 ′ using any desired deposition process, as described hereinbefore, such as electrodeposition, electroless deposition, etc. to form the bond pad 12 having a copper layer base 12 ′ and layer of metal 12 ′′ thereon for good wire bonding properties.
- a layer of insulating material 13 is typically applied to the active surface 14 of the substrate 11 to protect the circuitry formed thereon of the semiconductor device 10 .
- the semiconductor device 10 may be assembled to a lead frame (not shown) for wire bonding a wire 20 to the bond pad 12 of the semiconductor device 10 using any suitable wire bonding process 208 and apparatus.
- a process 300 for the formation of a bond pad 12 including a copper layer 12 ′, a barrier layer 12 ′′′, and a layer of metal 12 ′′ thereon for wire bonding purposes as described hereinbefore is illustrated.
- a substrate 11 as described hereinbefore for a semiconductor device 10 has a layer of copper or copper alloy deposited thereon using any desired deposition process.
- a barrier layer 12 ′′′ of suitable material is deposited on the copper layer base 12 ′ using any well-known deposition process.
- step 306 the copper layer base 12 ′ and barrier layer 12 ′′′ are patterned and etched to form the desired shape, number, and pattern for the bond pads 12 on the active surface 14 of the substrate 11 of the semiconductor device 10 .
- a metal layer 12 ′′ is deposited in step 308 over the barrier layer 12 ′′′ and subsequently patterned in step 310 .
- a layer of insulating material 13 is typically applied to the active surface 14 of the substrate 11 to protect the circuitry formed thereon of the semiconductor device 10 .
- the semiconductor device 10 may be assembled to a lead frame (not shown) for wire bonding a wire 20 to the bond pad 12 of the semiconductor device 10 using any suitable wire bonding process 312 and apparatus.
- a process 400 for the formation of a bond pad 12 including a copper layer 12 ′, a barrier layer 12 ′′′, and a layer of metal 12 ′′ thereon for wire bonding purposes as described hereinbefore is illustrated.
- a substrate 11 as described hereinbefore for a semiconductor device 10 has a layer of copper or copper alloy deposited thereon using any desired deposition process.
- a barrier layer 12 ′′′ of suitable material is deposited on the copper layer base 12 ′ using any well-known deposition process.
- a metal layer 12 ′′ is deposited on the barrier layer 12 ′′′.
- the copper layer 12 ′ , barrier layer 12 ′′′. and metal layer 12 ′′ are patterned and etched to form the desired shape, number, and pattern for the bond pads 12 on the active surface 14 of the substrate 11 of the semiconductor device 10 .
- a layer of insulating material 13 is typically applied to the active surface 14 of the substrate 11 to protect the circuitry formed thereon of the semiconductor device 10 .
- the semiconductor device 10 may be assembled to a lead frame (not shown) for wire bonding a wire 20 to the bond pad 12 of the semiconductor device 10 using any suitable wire bonding process 410 and apparatus.
- a process 500 for the formation of a bond pad 12 including a copper layer base 12 ′ and a layer of metal 12 ′′ thereon for wire bonding purposes as described hereinbefore is illustrated.
- a substrate 11 as described hereinbefore for a semiconductor device 10 has a layer of copper or copper alloy deposited thereon using any desired deposition process.
- at least two barrier layers 12 ′′′ are deposited on the copper layer 12 ′.
- a metal layer 12 ′′ is deposited on the barrier layer 12 ′′′ using any desired deposition process, as described hereinbefore, such as electrodeposition, electroless deposition, etc.
- the copper layer 12 ′, barrier layer 12 ′′′ , and metal layer 12 ′′ are patterned to form the bond pad 12 having a copper layer 12 ′, barrier layer 12 ′′′, and layer of metal 12 ′′ thereon for good wire bonding properties.
- a layer of insulating material 13 is typically applied to the active surface 14 of the substrate 11 to protect the circuitry formed thereon of the semiconductor device 10 .
- the semiconductor device 10 may be assembled to a lead frame (not shown) for wire bonding a wire 20 to the bond pad 12 of the semiconductor device 10 using any suitable wire bonding process 510 and apparatus.
- FIGS. 5F through 5J the processes set forth therein are similar to those described regarding those illustrated in drawing FIGS. 5A through SE, except that a conductive lead 23 of a TAB tape 21 is bonded to the bond pad 12 of the semiconductor device 10 , rather than a wire bond being made to the bond pad 12 of a semiconductor device 10 .
- a process 600 for the formation of a bond pad 12 including a copper layer base 12 ′ and a layer of metal 12 ′′ thereon for conductive lead 23 of TAB tape 21 bonding purposes as described hereinbefore is illustrated.
- a substrate 11 as described hereinbefore for a semiconductor device 10 has a layer of copper or copper alloy deposited thereon using any desired deposition process.
- a layer of metal 12 ′′ is deposited on the copper layer base 12 ′ using any well-known deposition process.
- step 606 the copper layer base 12 ′ and layer of metal 12 ′′ are patterned and etched to form the desired shape, number, and pattern for the bond pads 12 on the active surface 14 of the substrate 11 of the semiconductor device 10 .
- a layer of insulating material 13 is typically applied to the active surface 14 of the substrate 11 to protect the circuitry formed thereon of the semiconductor device 10 .
- the semiconductor device 10 may be assembled to a conductive lead 23 of a TAB tape 21 for bonding a conductive lead 23 to the bond pad 12 of the semiconductor device 10 using any suitable bonding process 608 and apparatus.
- a process 700 for the formation of a bond pad 12 including a copper layer base 12 ′ and a layer of metal 12 ′′ thereon for conductive lead 23 of TAB tape 21 bonding purposes as described hereinbefore is illustrated.
- a substrate 11 as described hereinbefore for a semiconductor device 10 has a layer of copper or copper alloy deposited thereon using any desired deposition process.
- the copper layer base 12 ′ is patterned and etched to form the desired shape, number, and pattern for the bond pads 12 on the active surface 14 of the substrate 11 of the semiconductor device 10 .
- step 706 the layer of metal 12 ′′ is deposited on the copper layer base 12 ′ using any desired deposition process, as described hereinbefore, such as electrodeposition, electroless deposition, etc. to form the bond pad 12 having a copper layer base 12 ′ and layer of metal 12 ′′ thereon for good wire bonding properties.
- a layer of insulating material 13 is typically applied to the active surface 14 of the substrate 11 to protect the circuitry formed thereon of the semiconductor device 10 .
- the semiconductor device 10 may be assembled to a conductive lead 23 of a TAB tape 21 for wire bonding a conductive lead 23 to the bond pad 12 of the semiconductor device 10 using any suitable bonding process 708 and apparatus.
- a process 800 for the formation of a bond pad 12 including a copper layer 12 ′, a barrier layer 12 ′′′, and a layer of metal 12 ′′ thereon for conductive lead 23 of TAB tape 21 bonding purposes as described hereinbefore is illustrated.
- a substrate 11 as described hereinbefore for a semiconductor device 10 has a layer of copper or copper alloy deposited thereon using any desired deposition process.
- a barrier layer 12 ′′′ of suitable material is deposited on the copper layer base 12 ′ using any well-known deposition process.
- step 806 the copper layer base 12 ′ and barrier layer 12 ′′′ are patterned and etched to form the desired shape, number, and pattern for the bond pads 12 on the active surface 14 of the substrate 11 of the semiconductor device 10 .
- a metal layer 12 ′′ is deposited in step 808 over the barrier layer 12 ′′′ and subsequently patterned in step 810 .
- a layer of insulating material 13 is typically applied to the active surface 14 of the substrate 11 to protect the circuitry formed thereon of the semiconductor device 10 . After the completion of the semiconductor device.
- the semiconductor device 10 may be assembled to a conductive lead 23 of a TAB tape 21 for bonding a conductive lead 23 to the bond pad 12 of the semiconductor device 10 using any suitable bonding process 812 and apparatus.
- a process 900 for the formation of a bond pad 12 including a copper layer 12 ′, a barrier layer 12 ′′′ , and a layer of metal 12 ′′ thereon for conductive lead 23 of TAB tape 21 bonding purposes as described hereinbefore is illustrated.
- a substrate 11 as described hereinbefore for a semiconductor device 10 has a layer of copper or copper alloy deposited thereon using any desired deposition process.
- a barrier layer 12 ′′′ of suitable material is deposited on the copper layer base 12 ′ using any well-known deposition process.
- a metal layer 12 ′′ is deposited on the barrier layer 12 ′′′.
- the copper layer 12 ′, barrier layer 12 ′′′ , and metal layer 12 ′′ are patterned and etched to form the desired shape, number, and pattern for the bond pads 12 on the active surface 14 of the substrate 11 of the semiconductor device 10 .
- a layer of insulating material 13 is typically applied to the active surface 14 of the substrate 11 to protect the circuitry formed thereon of the semiconductor device 10 .
- the semiconductor device 10 may be assembled to a conductive lead 23 of a TAB tape 21 for bonding a conductive lead 23 to the bond pad 12 of the semiconductor device 10 using any suitable bonding process 910 and apparatus.
- a process 1000 for the formation of a bond pad 12 including a copper layer base 12 ′ and a layer of metal 12 ′′ thereon for conductive lead 23 of TAB tape 21 bonding purposes as described hereinbefore is illustrated.
- a substrate 11 as described hereinbefore for a semiconductor device 10 has a layer of copper or copper alloy deposited thereon using any desired deposition process.
- at least two barrier layers 12 ′′′ are deposited on the copper layer 12 ′.
- a metal layer 12 ′′ is deposited on the barrier layer 12 ′′′ using any desired deposition process, as described hereinbefore, such as electrodeposition, electroless deposition, etc.
- the copper layer 12 ′, barrier layers 12 ′′′, and metal layer 12 ′′ are patterned to form the bond pad 12 having a copper layer 12 ′, barrier layers 12 ′′′, and layer of metal 12 ′′ thereon for good wire bonding properties.
- a layer of insulating material 13 is typically applied to the active surface 14 of the substrate 11 to protect the circuitry formed thereon of the semiconductor device 10 .
- the semiconductor device 10 may be assembled to a conductive lead 23 of a TAB tape 21 for wire bonding a conductive lead 23 to the bond pad 12 of the semiconductor device 10 using any suitable bonding process 1010 and apparatus.
Landscapes
- Engineering & Computer Science (AREA)
- Computer Hardware Design (AREA)
- Microelectronics & Electronic Packaging (AREA)
- Power Engineering (AREA)
- Manufacturing & Machinery (AREA)
- Physics & Mathematics (AREA)
- Condensed Matter Physics & Semiconductors (AREA)
- General Physics & Mathematics (AREA)
- Wire Bonding (AREA)
Abstract
An improved wire bond is provided with the bond pads of semiconductor devices and the lead fingers of lead frames or an improved conductive lead of a TAB tape bond with the bond pad of a semiconductor device. More specifically, an improved wire bond is described wherein the bond pad on a surface of the semiconductor device comprises a layer of copper and at least one layer of metal and/or at least a barrier layer of material between the copper layer and one layer of metal on the copper layer to form a bond pad.
Description
- This application is a continuation of application Ser. No. 10/383,042, filed Mar. 6, 2003, pending, which will issue as U.S. Pat. No. 6,987,324 on Jan. 17, 2006, which is a divisional of application Ser. No. 09/332,665, filed Jun. 14, 1999, now U.S. Pat. No. 6,544,880, issued Apr. 8, 2003.
- 1. Field of the Invention
- The present invention relates to improved bonding of conductors with the bond pads of semiconductor devices, such as the bonding of wires to the bond pads of semiconductor devices and lead frames associated therewith or the bonding of the conductor leads in TAB tape bonding to the bond pads of semiconductor devices. More specifically, the present invention relates to improved bonds with copper bond pads of semiconductor devices, such as wire bonding or improved conductor lead bonding of TAB tape to the copper bond pads of semiconductor devices.
- 2. State of the Art
- In semiconductor device manufacture, a single semiconductor die (or chip) is typically mounted within a sealed package. In general, the package protects the semiconductor die from damage and from contaminants in the surrounding environment. In addition, the package provides a substantial lead system for connecting the electrical devices formed on the die to a printed circuit board or any other desired suitable external circuitry.
- Each semiconductor die comprises a substrate having a lower surface (commonly referred to as the back of the die) that is devoid of circuitry and an upper surface (commonly referred to as the active surface or face of the die) having integrated circuitry constructed thereon. The integrated circuitry is electrically accessible via bond pads located on the active surface of the semiconductor die which may be arranged in a wide variety of patterns, such as around the periphery of the semiconductor die, the center of the semiconductor die, or both, etc.
- One of the problems associated with the decreasing size of the semiconductor die and the increasing amount of circuitry included in the semiconductor die is the need to, at least, maintain the speed at which the semiconductor die operates and, if possible, to increase the operating speed of the semiconductor die. Since aluminum is typically used as the material for the connecting circuits of the semiconductor die with smaller circuit line widths of aluminum, it is difficult to maintain or increase the speed of the semiconductor die. Further, it is necessary to connect an ever-increasing number of bond pads on the active surface of the semiconductor die with an ever-increasing number of lead fingers of the lead frame or other type conductors, such as the conductor leads of TAB tape. In each instance, the use of a more conductive material for the connecting circuits of the semiconductor die connecting to the bond pads on the active surface of the semiconductor die is required.
- In an effort to increase the operating speeds of semiconductor dice using small width circuit lines, improved techniques and processes have been developed to substitute the metal copper for aluminum in the circuit lines of the semiconductor die. However, the use of copper for circuit lines and bond pads of the semiconductor die causes problems when wire bonds are used to connect the copper bond pads of the semiconductor die to the leads of a lead frame or the lead conductors of TAB tape. It is difficult to form wire bond connections using standard or conventional wire bonding equipment when forming wire bonds to connect the copper bond pads of a semiconductor die to the leads of a lead frame.
- Typically, the initial component in the packaging process is a lead frame. The lead frame is a metal frame which supports the semiconductor die for packaging and provides the leads for the final semiconductor package. A typical lead frame strip is produced from metal sheet stock (usually a copper, copper alloy, alloy 42, etc.) and is adapted to mount the semiconductor die.
- A conventional lead frame has the semiconductor die adhesively mounted on a die paddle of the lead frame while the lead fingers (leads) extend around the periphery of the semiconductor die (the edges) terminating adjacent thereto. Subsequently, wire bonds are made to connect the bond pads on the active surface of the semiconductor die to the appropriate lead finger of the lead frame. After the wire bonding operation, the lead frame and semiconductor die are encapsulated in a transfer die molding process. After encapsulation, the lead frame is trimmed with the remainder of the individual lead fingers being formed into the desired packaging configuration.
- One of the problems associated with conventional lead frame configurations is that with the decreasing size of the semiconductor die and the increasing amount of circuitry included in the semiconductor die, it is necessary to connect an ever-increasing number of bond pads on the active surface of the semiconductor die with an ever-increasing number of lead fingers of the lead frame. This requires that the bonds pads on the semiconductor die be located on smaller pitch spacings and the width of the lead fingers be smaller. This, in turn, leads to smaller wire bonds on both the bond pads of the semiconductor die and the lead fingers of the lead frame, which causes the wire bonds to be more highly stressed by the forces placed on them. This stress placed on the wire bonds requires that the metal of the bond pad, to which the wire bond is to be made, be highly susceptible to wire bonding and the formation of high strength wire bonds therewith when using well-known wire material, such as gold, etc. and standard or conventional wire bonding equipment.
- In a Leads-Over-Chip (LOC) type lead frame configuration for an integrated circuit semiconductor device, the lead fingers of the lead frame extend over the active surface of the semiconductor die being insulated therefrom by tape which is adhesively bonded to the active surface of the semiconductor die and the bottom of the lead fingers. In this manner, the semiconductor die is supported directly from the lead fingers of the lead frame. Electrical connections are made between the lead fingers of the lead frame and the bond pads on the active surface of the semiconductor die by way of wire bonds extending therebetween. After wire bonding, the lead frame and semiconductor die are encapsulated in suitable plastic material. Subsequently, the lead fingers are trimmed and formed to the desired configuration to complete the packaged semiconductor device assembly.
- One of the shortcomings of the prior art LOC semiconductor die assemblies is that the tape used to bond to the lead fingers of the lead frame does not adequately lock the lead fingers in position for the wire bonding process. At times, the adhesive on the tape is not strong enough to fix or lock the lead fingers in position for wire bonding as the lead fingers pull away from the tape before wire bonding. Alternately, the lead fingers will pull away from the tape after wire bonding of the semiconductor die but before encapsulation of the semiconductor die and lead frame, either causing shorts between adjacent wire bonds or causing the wire bonds to pull loose from either the bond pads of the semiconductor die or lead finger of the lead frame. As before with conventional lead frames, with the decreasing size of the semiconductor die and the increasing amount of circuitry included in the semiconductor die, it is necessary to connect an ever-increasing number of bond pads on the active surface of the semiconductor die with an ever-increasing number of lead fingers of the lead frame. This requires that the bond pads on the semiconductor die be located on smaller pitch spacings and the width of the lead fingers be smaller. This, in turn, leads to smaller wire bonds on both the bond pads and the lead fingers of the lead frame, which cause the wire bonds to be more highly stressed by the forces placed on them.
- Therefore, when using copper as the metal for the formation of circuits and bond pads of a semiconductor die, a need exists for increased-strength wire bonds between the lead fingers of a lead frame and the bond pads of a semiconductor die or between the conductor leads of TAB tape and the bond pads of a semiconductor die, particularly, as the size of the semiconductor die, the size of the bond pads thereon, the size of the lead fingers connected by wire bonds to bond pads, and the pitch thereof, all decrease.
- It is known in the art to form bumps on the bond pads of a semiconductor die using wire bonding apparatus for subsequent wire bond Tape Automated Bonding (TAB) or flip-chip (face-down) assembly of a bare chip die to a substrate. Such is illustrated in U.S. Pat. Nos. 4,750,666 and 5,058,798. It is also known to repair defective or broken wire bonds to bond pads of a semiconductor die by forming a flattened pad over the remaining portion of the wire and, subsequently, bonding the end of another wire thereover. Such is illustrated in U.S. Pat. No. 5,550,083. Other types of wire bonding operations on the bond pads of a semiconductor die are illustrated in U.S. Pat. Nos. 5,235,212, 5,298,793, 5,343,064, 5,371,654, and 5,492,863. However, such patents use aluminum for the circuits and bond pads of the semiconductor die rather than copper, which is difficult to make effective bonds thereto using conventional processes and equipment.
- The present invention relates to improved wire bonds with the bond pads of semiconductor devices and either the lead fingers of lead frames or the conductor leads of TAB tape. More specifically, the present invention relates to improved wire bonds and improved conductor lead bonds of TAB tape to the bond pads of a semiconductor device wherein the bond pads comprise a copper layer and at least one layer of metal covering a portion of the copper layer.
- In the, drawings, which illustrate what is currently considered to be the best mode for carrying out the invention:
-
FIG. 1 is a cross-sectional view of a portion of a semiconductor die having a plurality of copper bond pads thereon having one or more layers of metal thereon; -
FIGS. 2A through 2F are views of a portion of a semiconductor device having a bond pad of the present invention located thereon having a wire bond formed thereon; -
FIGS. 3A through 3C are views of a portion of a semiconductor device illustrating the formation of a bond pad thereon of the present invention having a wire bond formed thereon; -
FIGS. 4A through 4D are views of a portion of a semiconductor device having a bond pad of the present invention located thereon with a conductor lead of a TAB tape bonded thereto; and -
FIGS. 5A through 5J are drawings illustrating processes of forming a bond pad of the present invention on a semiconductor device and a subsequent wire bond and bonding of a conductor lead of a TAB tape therewith. - The present invention will be better understood when the drawings are taken in conjunction with the following description of the invention.
- Referring to drawing
FIG. 1 , a portion of asemiconductor device 10 is illustrated having a plurality ofbond pads 12 located on theactive surface 14 of asemiconductor device 10 having a layer of insulatingmaterial 13, and a passivation layer, thereon. Thesemiconductor device 10 may be of any desired type having any desired configuration ofbond pads 12 connected to the active circuitry therein. As illustrated,bond pads 12 include a coppermetal layer base 12′ and one or moreadditional metal layers 12″ thereon to facilitate the formation of an acceptable wire bond using well-known alloys of metal for the wire to thebond pads 12. The wire bond may be formed or secured to thebond pads 12 by any desired, well-known wire bonding apparatus used in the industry using any desired type of wire, such as aluminum, copper, copper alloy, aluminum-copper alloy, gold, silver, gold-silver alloy, platinum, etc., although gold wire is preferred to be used as gold does not form an oxide after the deposition thereof on thebond pad 12 as would aluminum, silver, etc. - As necessary, the
bond pad 12 may be comprised of layers of different metals to enhance bonding characteristics. For instance,layer base 12′ is of copper metal such as is used for the circuits of thesemiconductor device 10, i.e., copper metal, a copper alloy, etc. Typically, thelayer 12″ would be of gold, gold alloy, silver, silver alloy, palladium and alloys thereof, noble metals and alloys thereof, nickel and alloys thereof, nickel and gold alloys, zincated copper, etc. Thelayer 12″ may further include an additional intermediate layer of metal or other materials to help prevent intermetallic compounds from forming between thecopper layer base 12′ andlayer 12″ and/or for adhesion purposes. For instance, thelayer 12″ may commonly comprise a layer of TaN, TiN, Ni alloys, etc. If a gold wire is used for wire bonding, themetal layer 12″ may typically be a gold or gold alloy metal layer. In this manner, by forming thebond pad 12 of multiple layers of metal, a strong bond between the wire used for wire bonding and the coppermetal layer base 12′ of thebond pad 12 may be formed, particularly since gold does not form an oxide coating after the deposition thereof to affect any subsequent bond of material thereto. If desired, one layer of themetal layer 12″ ormultiple metal layers 12″ may be a layer of metal forming a barrier to prevent any copper from thelayer base 12′ from migrating therethrough or any metal of themetal layer 12″ from migrating to thecopper layer 12′. Additionally, one layer of themetal layer 12″ may be a layer of metal for adhesion promoting purposes to either thecopper layer base 12′ or themetal layer 12″. - Referring to drawing
FIGS. 2A through 2C , a process for formingmulti-layer bond pads 12 on theactive surface 14 ofsubstrate 11 is illustrated. A portion of asemiconductor device 10 is shown in drawingFIG. 2A having acopper layer base 12′ forming a portion of thebond pad 12. Illustrated in drawingFIG. 2B , is a layer ofmetal 12″ overlying thecopper layer base 12′ of thebond pad 12. The layer ofmetal 12″ may be selectively plated by well-known techniques over thecopper layer 12′, the layer ofmetal 12″ having good properties for the wire bonding of awire 20 to thebond pad 12. Illustrated in drawingFIG. 2C , awire 20 is bonded by well-known wire bonding apparatus to the layer ofmetal 12″ of thebond pad 12 using awire bond ball 22. - Still referring to drawing
FIGS. 2A through 2C , a portion of asemiconductor device 10 is shown having abond pad 12 thereon with thecopper layer base 12′ located thereon having the upper surface thereof located at approximately the same level as theactive surface 14 ofsubstrate 11 of thesemiconductor device 10, theactive surface 14 having a layer of insulating material 13 (typically a passivation layer of an insulating oxide or insulating nitride) thereon. As illustrated in drawingFIG. 2B , thecopper layer base 12′ ofbond pad 12 has asuitable metal layer 12″ selectively plated thereon using well-known plating processes, the function of themetal layer 12″ being to provide a good metal to which an effective wire bond may be formed using well-known wire bonding apparatus. - Illustrated in drawing
FIG. 2C , awire 20 is wire bonded tometal layer 12″ using aball 22 formed on the end of thewire 20 using any well-known suitable wire bonding apparatus. In the wire bonding process, the portion of themetal layer 12″ on thebond pad 12 located underball 22 of thewire 20 of the wire bond thereto may be consumed during the wire bonding process, thereby allowing theball 22 of thewire 20 of the wire bond to make direct contact with thecopper layer base 12′ of thebond pad 12. For example, when themetal layer 12″ is gold and theball 22 ofwire 20 is gold wire, themetal layer 12″ located under theball 22 will become part of theball 22 during the wire bonding process with theball 22 being bonded to thecopper layer base 12′ of thebond pad 12. - Referring to drawing
FIG. 2D , awire 20 is wire bonded tocopper layer base 12′ with theball 22 on the end ofwire 20 consuming or adding part of themetal layer 12″ during the bonding process forming theball 22 on the end ofwire 20 connecting thewire 20 to thecopper layer 12′. - Referring to drawing
FIG.2E , a portion of asemiconductor device 10 is shown having abond pad 12 thereon with thecopper layer base 12′ located thereon having the upper surface thereof located at approximately the same level as theactive surface 14 ofsubstrate 11 of thesemiconductor device 10, theactive surface 14 having a layer of insulating material 13 (typically a passivation layer of an insulating oxide or insulating nitride) thereon. As illustrated in drawingFIG. 2E , thecopper layer base 12′ ofbond pad 12 has abarrier layer 12′″ formed of a suitable material having asuitable metal layer 12″ selectively plated thereon using well-known plating processes. The function of thebarrier layer 12′″ is to help prevent interaction between thecopper layer base 12′ and thesuitable metal layer 12 ″ of thebond pad 12 and/or to help prevent or decrease the growth of intermetallics between thecopper layer base 12′ and themetal layer 12″. For instance, barrier materials, such as titanium, tungsten, tantalum, nickel, tantalum-nickel alloys, titanium-nickel alloys, titanium-tungsten alloys, etc. are frequently used in conjunction with aluminum alloy interconnects. In other instances, a barrier layer of nickel between copper and tin will decrease the growth of tin-copper intermetallics. The layers of metal forming thebond pads 12 also occasionally are silicided, or have a refractory interconnect material, such as molybdenum, tungsten, or tungsten silicide, as part thereof. The function of themetal layer 12″ is to provide a good metal to which an effective wire bond may be formed using well-known wire bonding apparatus, such as ametal layer 12″ of gold whengold wire 20 is being used for wire bonding. - Referring to drawing
FIG. 2F , awire 20 is wired bonded tobarrier layer 12′″ with theball 22 on the end ofwire 20 consuming part of themetal layer 12″ during the bonding process forming theball 22 on the end ofwire 20 connecting thewire 20 to thebarrier layer 12′″. - Referring to drawing
FIGS. 3A through 3C , a portion of asemiconductor device 10 is shown wherein acopper layer base 12′ is deposited on thesubstrate 11 using any desired well-known process having a thin layer ofmetal 12″, as described hereinbefore, deposited thereon. The thin layer ofmetal 12″ may be deposited on thecopper layer base 12′ by any well-known process, such as sputter deposition, electrodeposition, electroless deposition, etc. - Referring to drawing
FIG. 3B , the portion of thesemiconductor device 10 is shown after thecopper layer base 12′ and layer ofmetal 12″ deposited thereon have been patterned using well-known techniques to apply a photoresist in a desired pattern with the subsequent etching of thecopper layer base 12′ and layer ofmetal 12″ to form abond pad 12 on thesubstrate 11 of thesemiconductor device 10. Thecopper layer base 12′ and layer ofmetal 12″ deposited thereon may be any desired shape, size, and number for the desired number ofbond pads 12 on thesubstrate 11. Further, thecopper layer base 12′ may include at least two or more layers of metal with the upper layer being a copper layer, thereby forming a stack of layers of differing metal with the upper layer being a copper layer. - Referring to drawing
FIG. 3C , a portion of thesemiconductor device 10 is shown having awire 20 bonded to the layer ofmetal 12″ of thebond pad 12 using aball 22 type bond thereto for wire bonding using any desired well-known wire bonding apparatus. Thesemiconductor substrate 11 includes a layer of insulatingmaterial 13, as described hereinbefore, onactive surface 14 thereof surrounding thebond pad 12. - Referring to drawing
FIGS. 4A through 4D , in drawingFIG. 4A , a portion of asemiconductor device 10 is shown having abond pad 12 thereon with thecopper layer base 12′ located thereon having the upper surface thereof located at approximately the same level as theactive surface 14 ofsubstrate 11 of thesemiconductor device 10, theactive surface 14 having a layer of insulating material 13 (typically a passivation layer of an insulating oxide or insulating nitride) thereon. Also illustrated in drawingFIG. 4A , thecopper layer base 12′ ofbond pad 12 has asuitable metal layer 12″ selectively plated thereon using well-known plating processes. The function of themetal layer 12″ is to provide a good metal to which an effective wire bond may be formed using well-known wire bonding apparatus. - Illustrated in drawing
FIG. 4B , thecopper layer base 12′ ofbond pad 12 has asuitable barrier layer 12′″ located between thecopper layer base 12′ and thesuitable metal layer 12″, such as described hereinbefore. - Referring to drawing
FIG. 4C , a portion of asemiconductor device 10 is shown having abond pad 12 thereon having acopper layer base 12′ located thereon having a portion bonded thereto of aconductive lead 23 located on a portion of asubstrate 24 of a portion of aTAB tape 21. Theactive surface 14 ofsubstrate 11 of thesemiconductor device 10 has a layer of insulating material 13 (typically a passivation layer of an insulating oxide or insulating nitride) thereon. Also illustrated in drawingFIG. 4C , the function of themetal layer 12″ is to provide a good metal to which an effective bond may be formed using well-known bonding apparatus to bond theconductive lead 23 of theTAB tape 21. Theconductive lead 23 of theTAB tape 21 may be of any suitable metal, such as copper, copper alloys, etc. Themetal layer 12″ may be of any suitable metal, such as described herein. - Referring to drawing
FIG. 4D , a portion of asemiconductor device 10 is shown having abond pad 12 thereon having acopper layer base 12′ located thereon having abarrier layer 12′″ located thereon having, in turn, ametal layer 12″ located thereon. Themetal layer 12″ of thebond pad 12, is bonded to a portion of aconductive lead 23 located on a portion of asubstrate 24 of a portion of aTAB tape 21. Theconductive lead 23 of the portion of theTAB tape 21 includes alayer 26 of suitable metal located thereon for the bonding of theconductive lead 23 to themetal layer 12″ of thebond pad 12 of thesemiconductor device 10. Theactive surface 14 ofsubstrate 11 of thesemiconductor device 10 has a layer of insulating material 13 (typically a passivation layer of an insulating oxide or insulating nitride) thereon. Also illustrated in drawingFIG. 4D , the function of themetal layer 12″ is to provide a good metal to which an effective bond may be formed using well-known bonding apparatus to themetal layer 26 of theconductive lead 23 of theTAB tape 21. Thesubstrate 24 andmetal layer 26 may be of any suitable metal for bonding purposes, such as gold, alloys of gold, etc. Theconductive lead 23 of theTAB tape 21 may be of any suitable metal, such as copper, copper alloys, etc. Themetal layer 12″ may be of any suitable metal, such as described herein. Thebarrier layer 12′″ may be of any suitable metal or material, such as described herein. - Referring to drawing
FIGS. 5A through 5J , various differing processes for the formation of thebond pad 12 including acopper layer base 12′ and a layer ofmetal 12″ and, if desired, abarrier layer 12′″ are illustrated. - Referring to drawing
FIG. 5A , aprocess 100 for the formation of abond pad 12 including acopper layer base 12′ and a layer ofmetal 12″ thereon for wire bonding purposes as described hereinbefore is illustrated. As illustrated instep 102, asubstrate 11 as described hereinbefore for asemiconductor device 10 has a layer of copper or copper alloy deposited thereon using any desired deposition process. Subsequently, instep 104, a layer ofmetal 12″ is deposited on thecopper layer base 12′ using any well-known deposition process. Then, instep 106, thecopper layer base 12′ and layer ofmetal 12″ is patterned and etched to form the desired shape, number, and pattern for thebond pads 12 on theactive surface 14 of thesubstrate 11 of thesemiconductor device 10. A layer of insulatingmaterial 13 is typically applied to theactive surface 14 of thesubstrate 11 to protect the circuitry formed thereon of thesemiconductor device 10. After the completion of thesemiconductor device 10 havingbond pads 12 including acopper layer base 12′ and layer ofmetal 12″ thereon, thesemiconductor device 10 may be assembled to a lead frame (not shown) for wire bonding awire 20 to thebond pad 12 of thesemiconductor device 10 using any suitablewire bonding process 108 and apparatus. - Referring to drawing
FIG. 5B , aprocess 200 for the formation of abond pad 12 including acopper layer base 12′ and a layer ofmetal 12″ thereon for wire bonding purposes as described hereinbefore is illustrated. As illustrated instep 202, asubstrate 11 as described hereinbefore for asemiconductor device 10 has a layer of copper or copper alloy deposited thereon using any desired deposition process. Subsequently, instep 204, thecopper layer base 12′ is patterned and etched to form the desired shape, number, and pattern for thebond pads 12 on theactive surface 14 of thesubstrate 11 of thesemiconductor device 10. Then, instep 206, the layer ofmetal 12″ is deposited on thecopper layer base 12′ using any desired deposition process, as described hereinbefore, such as electrodeposition, electroless deposition, etc. to form thebond pad 12 having acopper layer base 12′ and layer ofmetal 12″ thereon for good wire bonding properties. A layer of insulatingmaterial 13 is typically applied to theactive surface 14 of thesubstrate 11 to protect the circuitry formed thereon of thesemiconductor device 10. After the completion of thesemiconductor device 10 havingbond pads 12 including acopper layer base 12′ and layer ofmetal 12″ thereon, thesemiconductor device 10 may be assembled to a lead frame (not shown) for wire bonding awire 20 to thebond pad 12 of thesemiconductor device 10 using any suitablewire bonding process 208 and apparatus. - Referring to drawing
FIG. 5C , aprocess 300 for the formation of abond pad 12 including acopper layer 12′, abarrier layer 12′″, and a layer ofmetal 12″ thereon for wire bonding purposes as described hereinbefore is illustrated. As illustrated instep 302, asubstrate 11 as described hereinbefore for asemiconductor device 10 has a layer of copper or copper alloy deposited thereon using any desired deposition process. Subsequently, instep 304, abarrier layer 12′″ of suitable material is deposited on thecopper layer base 12′ using any well-known deposition process. Then, instep 306, thecopper layer base 12′ andbarrier layer 12′″ are patterned and etched to form the desired shape, number, and pattern for thebond pads 12 on theactive surface 14 of thesubstrate 11 of thesemiconductor device 10. Then ametal layer 12″ is deposited instep 308 over thebarrier layer 12′″ and subsequently patterned instep 310. A layer of insulatingmaterial 13 is typically applied to theactive surface 14 of thesubstrate 11 to protect the circuitry formed thereon of thesemiconductor device 10. After the completion of thesemiconductor device 10 havingbond pads 12 including acopper layer 12′,barrier layer 12′″, and layer ofmetal 12″ thereon, thesemiconductor device 10 may be assembled to a lead frame (not shown) for wire bonding awire 20 to thebond pad 12 of thesemiconductor device 10 using any suitablewire bonding process 312 and apparatus. - Referring to drawing
FIG. 5D , aprocess 400 for the formation of abond pad 12 including acopper layer 12′, abarrier layer 12′″, and a layer ofmetal 12″ thereon for wire bonding purposes as described hereinbefore is illustrated. As illustrated instep 402, asubstrate 11 as described hereinbefore for asemiconductor device 10 has a layer of copper or copper alloy deposited thereon using any desired deposition process. Subsequently, instep 404, abarrier layer 12′″ of suitable material is deposited on thecopper layer base 12′ using any well-known deposition process. Then, instep 406, ametal layer 12″ is deposited on thebarrier layer 12′″. Instep 408, thecopper layer 12′ ,barrier layer 12′″. andmetal layer 12″ are patterned and etched to form the desired shape, number, and pattern for thebond pads 12 on theactive surface 14 of thesubstrate 11 of thesemiconductor device 10. A layer of insulatingmaterial 13 is typically applied to theactive surface 14 of thesubstrate 11 to protect the circuitry formed thereon of thesemiconductor device 10. After the completion of thesemiconductor device 10 havingbond pads 12 including acopper layer 12′,barrier layer 12′″, and layer ofmetal 12″ thereon, thesemiconductor device 10 may be assembled to a lead frame (not shown) for wire bonding awire 20 to thebond pad 12 of thesemiconductor device 10 using any suitablewire bonding process 410 and apparatus. - Referring to drawing
FIG. 5E , aprocess 500 for the formation of abond pad 12 including acopper layer base 12′ and a layer ofmetal 12″ thereon for wire bonding purposes as described hereinbefore is illustrated. As illustrated instep 502, asubstrate 11 as described hereinbefore for asemiconductor device 10 has a layer of copper or copper alloy deposited thereon using any desired deposition process. Subsequently, instep 504, at least twobarrier layers 12′″ are deposited on thecopper layer 12′. Instep 506, ametal layer 12″ is deposited on thebarrier layer 12′″ using any desired deposition process, as described hereinbefore, such as electrodeposition, electroless deposition, etc. Instep 508, thecopper layer 12′,barrier layer 12′″ , andmetal layer 12″ are patterned to form thebond pad 12 having acopper layer 12′,barrier layer 12′″, and layer ofmetal 12″ thereon for good wire bonding properties. A layer of insulatingmaterial 13 is typically applied to theactive surface 14 of thesubstrate 11 to protect the circuitry formed thereon of thesemiconductor device 10. After the completion of thesemiconductor device 10 havingbond pads 12 including acopper layer 12′, at least twobarrier layers 12′″, and layer ofmetal 12″ thereon, thesemiconductor device 10 may be assembled to a lead frame (not shown) for wire bonding awire 20 to thebond pad 12 of thesemiconductor device 10 using any suitablewire bonding process 510 and apparatus. - Referring to drawing
FIGS. 5F through 5J , the processes set forth therein are similar to those described regarding those illustrated in drawingFIGS. 5A through SE, except that aconductive lead 23 of aTAB tape 21 is bonded to thebond pad 12 of thesemiconductor device 10, rather than a wire bond being made to thebond pad 12 of asemiconductor device 10. - Referring to drawing
FIG. 5F , aprocess 600 for the formation of abond pad 12 including acopper layer base 12′ and a layer ofmetal 12″ thereon forconductive lead 23 ofTAB tape 21 bonding purposes as described hereinbefore is illustrated. As illustrated instep 602, asubstrate 11 as described hereinbefore for asemiconductor device 10 has a layer of copper or copper alloy deposited thereon using any desired deposition process. Subsequently, instep 604, a layer ofmetal 12″ is deposited on thecopper layer base 12′ using any well-known deposition process. Then, instep 606, thecopper layer base 12′ and layer ofmetal 12″ are patterned and etched to form the desired shape, number, and pattern for thebond pads 12 on theactive surface 14 of thesubstrate 11 of thesemiconductor device 10. A layer of insulatingmaterial 13 is typically applied to theactive surface 14 of thesubstrate 11 to protect the circuitry formed thereon of thesemiconductor device 10. After the completion of thesemiconductor device 10 havingbond pads 12 including acopper layer base 12′ and layer ofmetal 12″ thereon, thesemiconductor device 10 may be assembled to aconductive lead 23 of aTAB tape 21 for bonding aconductive lead 23 to thebond pad 12 of thesemiconductor device 10 using anysuitable bonding process 608 and apparatus. - Referring to drawing
FIG. 5G , aprocess 700 for the formation of abond pad 12 including acopper layer base 12′ and a layer ofmetal 12″ thereon forconductive lead 23 ofTAB tape 21 bonding purposes as described hereinbefore is illustrated. As illustrated instep 702, asubstrate 11 as described hereinbefore for asemiconductor device 10 has a layer of copper or copper alloy deposited thereon using any desired deposition process. Subsequently, instep 704, thecopper layer base 12′ is patterned and etched to form the desired shape, number, and pattern for thebond pads 12 on theactive surface 14 of thesubstrate 11 of thesemiconductor device 10. Then, instep 706, the layer ofmetal 12″ is deposited on thecopper layer base 12′ using any desired deposition process, as described hereinbefore, such as electrodeposition, electroless deposition, etc. to form thebond pad 12 having acopper layer base 12′ and layer ofmetal 12″ thereon for good wire bonding properties. A layer of insulatingmaterial 13 is typically applied to theactive surface 14 of thesubstrate 11 to protect the circuitry formed thereon of thesemiconductor device 10. After the completion of thesemiconductor device 10 havingbond pads 12 including acopper layer base 12′ and layer ofmetal 12″ thereon, thesemiconductor device 10 may be assembled to aconductive lead 23 of aTAB tape 21 for wire bonding aconductive lead 23 to thebond pad 12 of thesemiconductor device 10 using anysuitable bonding process 708 and apparatus. - Referring to drawing
FIG. 5H , aprocess 800 for the formation of abond pad 12 including acopper layer 12′, abarrier layer 12′″, and a layer ofmetal 12″ thereon forconductive lead 23 ofTAB tape 21 bonding purposes as described hereinbefore is illustrated. As illustrated instep 802, asubstrate 11 as described hereinbefore for asemiconductor device 10 has a layer of copper or copper alloy deposited thereon using any desired deposition process. Subsequently, instep 804, abarrier layer 12′″ of suitable material is deposited on thecopper layer base 12′ using any well-known deposition process. Then, instep 806, thecopper layer base 12′ andbarrier layer 12′″ are patterned and etched to form the desired shape, number, and pattern for thebond pads 12 on theactive surface 14 of thesubstrate 11 of thesemiconductor device 10. Then ametal layer 12″ is deposited instep 808 over thebarrier layer 12′″ and subsequently patterned instep 810. A layer of insulatingmaterial 13 is typically applied to theactive surface 14 of thesubstrate 11 to protect the circuitry formed thereon of thesemiconductor device 10. After the completion of the semiconductor device. 10 havingbond pads 12 including acopper layer 12′,barrier layer 12′″ , and layer ofmetal 12″ thereon, thesemiconductor device 10 may be assembled to aconductive lead 23 of aTAB tape 21 for bonding aconductive lead 23 to thebond pad 12 of thesemiconductor device 10 using anysuitable bonding process 812 and apparatus. - Referring to drawing
FIG. 5I , aprocess 900 for the formation of abond pad 12 including acopper layer 12′, abarrier layer 12′″ , and a layer ofmetal 12″ thereon forconductive lead 23 ofTAB tape 21 bonding purposes as described hereinbefore is illustrated. As illustrated instep 902, asubstrate 11 as described hereinbefore for asemiconductor device 10 has a layer of copper or copper alloy deposited thereon using any desired deposition process. Subsequently, instep 904, abarrier layer 12′″ of suitable material is deposited on thecopper layer base 12′ using any well-known deposition process. Then, instep 906, ametal layer 12″ is deposited on thebarrier layer 12′″. Instep 908, thecopper layer 12′,barrier layer 12′″ , andmetal layer 12″ are patterned and etched to form the desired shape, number, and pattern for thebond pads 12 on theactive surface 14 of thesubstrate 11 of thesemiconductor device 10. A layer of insulatingmaterial 13 is typically applied to theactive surface 14 of thesubstrate 11 to protect the circuitry formed thereon of thesemiconductor device 10. After the completion of thesemiconductor device 10 havingbond pads 12 including acopper layer 12′,barrier layer 12′″ , and layer ofmetal 12″ thereon, thesemiconductor device 10 may be assembled to aconductive lead 23 of aTAB tape 21 for bonding aconductive lead 23 to thebond pad 12 of thesemiconductor device 10 using anysuitable bonding process 910 and apparatus. - Referring to drawing
FIG. 5J , aprocess 1000 for the formation of abond pad 12 including acopper layer base 12′ and a layer ofmetal 12″ thereon forconductive lead 23 ofTAB tape 21 bonding purposes as described hereinbefore is illustrated. As illustrated instep 1002, asubstrate 11 as described hereinbefore for asemiconductor device 10 has a layer of copper or copper alloy deposited thereon using any desired deposition process. Subsequently, instep 1004, at least twobarrier layers 12′″ are deposited on thecopper layer 12′. Instep 1006, ametal layer 12″ is deposited on thebarrier layer 12′″ using any desired deposition process, as described hereinbefore, such as electrodeposition, electroless deposition, etc. Instep 1008, thecopper layer 12′, barrier layers 12′″, andmetal layer 12″ are patterned to form thebond pad 12 having acopper layer 12′, barrier layers 12′″, and layer ofmetal 12″ thereon for good wire bonding properties. A layer of insulatingmaterial 13 is typically applied to theactive surface 14 of thesubstrate 11 to protect the circuitry formed thereon of thesemiconductor device 10. After the completion of thesemiconductor device 10 havingbond pads 12 including acopper layer 12′,barrier layer 12′″, and layer ofmetal 12″ thereon, thesemiconductor device 10 may be assembled to aconductive lead 23 of aTAB tape 21 for wire bonding aconductive lead 23 to thebond pad 12 of thesemiconductor device 10 using anysuitable bonding process 1010 and apparatus. - It will be understood that changes, additions, deletions, and modifications may be made to the present invention which are intended to be within the scope of the claimed invention, such as the use of more than a single layer of metal over the copper layer to form a bond pad, the copper layer being multiple layers of differing materials, the barrier layer being multiple layers of differing materials, the metal layer being multiple layers of differing materials, etc.
Claims (6)
1. An assembly comprising:
a semiconductor device having at least one bond pad including:
a copper layer base; and
at least two layers of metal, one layer comprising at least one layer of metal covering a portion of the copper layer base and at least one other layer of metal covering a portion of the at least one layer of metal, the at least one layer of metal comprising a noble metal alloy and the at least one other layer of metal comprising a nickel metal alloy; and
one end of a wire connected to the at least one layer of metal covering a portion of the copper layer base.
2. An assembly comprising:
a semiconductor device having at least one bond pad located thereon including:
a copper layer base;
a barrier layer over at least a portion of the copper layer base; and
at least two layers of metal, one layer comprising at least one layer of metal covering a portion of the copper layer base and the barrier layer of the at least one bond pad and at least one other layer of metal covering a portion of the at least one layer of metal, the at least one layer of metal comprising a noble metal alloy and the at least one other layer of metal comprising a nickel metal alloy; and
one end of a wire connected to one layer of the at least two layers of metal covering a portion of the copper layer base.
3. A semiconductor device assembly comprising:
a semiconductor device having an active surface with at least one bond pad located thereon, the
at least one bond pad including:
a copper layer base; and
at least two layers of metal, one layer comprising at least one layer of metal covering a portion of the copper layer base of the at least one bond pad and at least one other layer of metal covering a portion of the at least one layer of metal, the at least one layer of metal comprising a silver metal alloy and the at least one other layer of metal comprising a nickel metal alloy.
4. A semiconductor device assembly comprising:
a semiconductor device having an active surface with at least one bond pad located thereon, the
at least one bond pad including:
a copper layer base; and
at least two layers of metal, one layer comprising at least one layer of metal covering a portion of the copper layer base of the at least one bond pad and at least one other layer of metal covering a portion of the at least one layer of metal, the at least one layer of metal comprising silver metal and the at least one other layer of metal comprising nickel metal.
5. A semiconductor device assembly comprising:
a semiconductor device having an active surface with at least one bond pad located thereon, the
at least one bond pad including:
a copper layer base;
a barrier layer over at least a portion of the copper layer base; and
at least two layers of metal, one layer comprising at least one layer of metal covering a portion of the copper layer base and the barrier layer of the at least one bond pad and at least one other layer of metal covering a portion of the at least one layer of metal, the at least one layer of metal comprising a silver metal alloy and the at least one other layer of metal comprising a nickel metal alloy.
6. A semiconductor device assembly comprising:
a semiconductor device having an active surface with at least one bond pad located thereon, the
at least one bond pad including:
a copper layer base;
a barrier layer over at least a portion of the copper layer base; and
at least two layers of metal, one layer comprising at least one layer of metal covering a portion of the copper layer base and the barrier layer of the at least one bond pad and at least one other layer of metal covering a portion of the at least one layer of metal, the at least one layer of metal comprising silver metal and the at least one other layer of metal comprising nickel metal.
Priority Applications (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US11/330,045 US20060138660A1 (en) | 1999-06-14 | 2006-01-11 | Copper interconnect |
Applications Claiming Priority (3)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US09/332,665 US6544880B1 (en) | 1999-06-14 | 1999-06-14 | Method of improving copper interconnects of semiconductor devices for bonding |
US10/383,042 US20030141567A1 (en) | 1999-06-14 | 2003-03-06 | Method of improving copper interconnects of semiconductor devices for bonding |
US11/330,045 US20060138660A1 (en) | 1999-06-14 | 2006-01-11 | Copper interconnect |
Related Parent Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US10/383,042 Continuation US20030141567A1 (en) | 1999-06-14 | 2003-03-06 | Method of improving copper interconnects of semiconductor devices for bonding |
Publications (1)
Publication Number | Publication Date |
---|---|
US20060138660A1 true US20060138660A1 (en) | 2006-06-29 |
Family
ID=23299276
Family Applications (14)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US09/332,665 Expired - Lifetime US6544880B1 (en) | 1999-06-14 | 1999-06-14 | Method of improving copper interconnects of semiconductor devices for bonding |
US10/383,042 Abandoned US20030141567A1 (en) | 1999-06-14 | 2003-03-06 | Method of improving copper interconnects of semiconductor devices for bonding |
US10/382,594 Expired - Lifetime US6835643B2 (en) | 1999-06-14 | 2003-03-06 | Method of improving copper interconnects of semiconductor devices for bonding |
US10/791,191 Expired - Fee Related US7338889B2 (en) | 1999-06-14 | 2004-03-02 | Method of improving copper interconnects of semiconductor devices for bonding |
US11/015,586 Expired - Fee Related US7592246B2 (en) | 1999-06-14 | 2004-12-17 | Method and semiconductor device having copper interconnect for bonding |
US11/137,035 Expired - Fee Related US7511363B2 (en) | 1999-06-14 | 2005-05-25 | Copper interconnect |
US11/142,981 Abandoned US20050218483A1 (en) | 1999-06-14 | 2005-06-02 | Method and semiconductor device having copper interconnect for bonding |
US11/267,612 Expired - Fee Related US7569934B2 (en) | 1999-06-14 | 2005-11-04 | Copper interconnect |
US11/267,712 Abandoned US20060055060A1 (en) | 1999-06-14 | 2005-11-04 | Copper interconnect |
US11/266,842 Expired - Fee Related US7489041B2 (en) | 1999-06-14 | 2005-11-04 | Copper interconnect |
US11/266,836 Expired - Fee Related US7345358B2 (en) | 1999-06-14 | 2005-11-04 | Copper interconnect for semiconductor device |
US11/266,841 Abandoned US20060071336A1 (en) | 1999-06-14 | 2005-11-04 | Copper interconnect |
US11/330,045 Abandoned US20060138660A1 (en) | 1999-06-14 | 2006-01-11 | Copper interconnect |
US12/546,463 Expired - Fee Related US8759970B2 (en) | 1999-06-14 | 2009-08-24 | Semiconductor device having copper interconnect for bonding |
Family Applications Before (12)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US09/332,665 Expired - Lifetime US6544880B1 (en) | 1999-06-14 | 1999-06-14 | Method of improving copper interconnects of semiconductor devices for bonding |
US10/383,042 Abandoned US20030141567A1 (en) | 1999-06-14 | 2003-03-06 | Method of improving copper interconnects of semiconductor devices for bonding |
US10/382,594 Expired - Lifetime US6835643B2 (en) | 1999-06-14 | 2003-03-06 | Method of improving copper interconnects of semiconductor devices for bonding |
US10/791,191 Expired - Fee Related US7338889B2 (en) | 1999-06-14 | 2004-03-02 | Method of improving copper interconnects of semiconductor devices for bonding |
US11/015,586 Expired - Fee Related US7592246B2 (en) | 1999-06-14 | 2004-12-17 | Method and semiconductor device having copper interconnect for bonding |
US11/137,035 Expired - Fee Related US7511363B2 (en) | 1999-06-14 | 2005-05-25 | Copper interconnect |
US11/142,981 Abandoned US20050218483A1 (en) | 1999-06-14 | 2005-06-02 | Method and semiconductor device having copper interconnect for bonding |
US11/267,612 Expired - Fee Related US7569934B2 (en) | 1999-06-14 | 2005-11-04 | Copper interconnect |
US11/267,712 Abandoned US20060055060A1 (en) | 1999-06-14 | 2005-11-04 | Copper interconnect |
US11/266,842 Expired - Fee Related US7489041B2 (en) | 1999-06-14 | 2005-11-04 | Copper interconnect |
US11/266,836 Expired - Fee Related US7345358B2 (en) | 1999-06-14 | 2005-11-04 | Copper interconnect for semiconductor device |
US11/266,841 Abandoned US20060071336A1 (en) | 1999-06-14 | 2005-11-04 | Copper interconnect |
Family Applications After (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US12/546,463 Expired - Fee Related US8759970B2 (en) | 1999-06-14 | 2009-08-24 | Semiconductor device having copper interconnect for bonding |
Country Status (1)
Country | Link |
---|---|
US (14) | US6544880B1 (en) |
Cited By (2)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
CN102290451A (en) * | 2010-06-21 | 2011-12-21 | 三星电机株式会社 | Conductive electrode pattern and solar cell with same |
US8759970B2 (en) | 1999-06-14 | 2014-06-24 | Round Rock Research, Llc | Semiconductor device having copper interconnect for bonding |
Families Citing this family (100)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US6413576B1 (en) * | 1998-10-05 | 2002-07-02 | Kulicke & Soffa Investments, Inc. | Semiconductor copper bond pad surface protection |
US6495442B1 (en) * | 2000-10-18 | 2002-12-17 | Magic Corporation | Post passivation interconnection schemes on top of the IC chips |
US8178435B2 (en) * | 1998-12-21 | 2012-05-15 | Megica Corporation | High performance system-on-chip inductor using post passivation process |
US8021976B2 (en) | 2002-10-15 | 2011-09-20 | Megica Corporation | Method of wire bonding over active area of a semiconductor circuit |
US6965165B2 (en) * | 1998-12-21 | 2005-11-15 | Mou-Shiung Lin | Top layers of metal for high performance IC's |
US7405149B1 (en) | 1998-12-21 | 2008-07-29 | Megica Corporation | Post passivation method for semiconductor chip or wafer |
US7531417B2 (en) * | 1998-12-21 | 2009-05-12 | Megica Corporation | High performance system-on-chip passive device using post passivation process |
US6303423B1 (en) | 1998-12-21 | 2001-10-16 | Megic Corporation | Method for forming high performance system-on-chip using post passivation process |
US7381642B2 (en) * | 2004-09-23 | 2008-06-03 | Megica Corporation | Top layers of metal for integrated circuits |
US6790757B1 (en) * | 1999-12-20 | 2004-09-14 | Agere Systems Inc. | Wire bonding method for copper interconnects in semiconductor devices |
US7682245B2 (en) * | 2000-02-29 | 2010-03-23 | Igt | Name your prize game playing methodology |
US7271489B2 (en) | 2003-10-15 | 2007-09-18 | Megica Corporation | Post passivation interconnection schemes on top of the IC chips |
US7372161B2 (en) * | 2000-10-18 | 2008-05-13 | Megica Corporation | Post passivation interconnection schemes on top of the IC chips |
US6759275B1 (en) | 2001-09-04 | 2004-07-06 | Megic Corporation | Method for making high-performance RF integrated circuits |
US6762122B2 (en) * | 2001-09-27 | 2004-07-13 | Unitivie International Limited | Methods of forming metallurgy structures for wire and solder bonding |
US6683383B2 (en) * | 2001-10-18 | 2004-01-27 | Intel Corporation | Wirebond structure and method to connect to a microelectronic die |
US6715663B2 (en) * | 2002-01-16 | 2004-04-06 | Intel Corporation | Wire-bond process flow for copper metal-six, structures achieved thereby, and testing method |
US7095121B2 (en) * | 2002-05-17 | 2006-08-22 | Texas Instrument Incorporated | Metallic strain-absorbing layer for improved fatigue resistance of solder-attached devices |
WO2004001837A2 (en) | 2002-06-25 | 2003-12-31 | Unitive International Limited | Methods of forming electronic structures including conductive shunt layers and related structures |
US7547623B2 (en) | 2002-06-25 | 2009-06-16 | Unitive International Limited | Methods of forming lead free solder bumps |
US6825564B2 (en) * | 2002-08-21 | 2004-11-30 | Micron Technology, Inc. | Nickel bonding cap over copper metalized bondpads |
US7288845B2 (en) * | 2002-10-15 | 2007-10-30 | Marvell Semiconductor, Inc. | Fabrication of wire bond pads over underlying active devices, passive devices and/or dielectric layers in integrated circuits |
US7319277B2 (en) | 2003-05-08 | 2008-01-15 | Megica Corporation | Chip structure with redistribution traces |
TWI236763B (en) * | 2003-05-27 | 2005-07-21 | Megic Corp | High performance system-on-chip inductor using post passivation process |
US7470997B2 (en) * | 2003-07-23 | 2008-12-30 | Megica Corporation | Wirebond pad for semiconductor chip or wafer |
DE10346855A1 (en) * | 2003-08-18 | 2005-03-17 | Robert Bosch Gmbh | Press-fit diode with silver-plated wire connection |
US7071421B2 (en) | 2003-08-29 | 2006-07-04 | Micron Technology, Inc. | Stacked microfeature devices and associated methods |
US7459790B2 (en) * | 2003-10-15 | 2008-12-02 | Megica Corporation | Post passivation interconnection schemes on top of the IC chips |
EP1571704A1 (en) * | 2004-03-04 | 2005-09-07 | Interuniversitair Microelektronica Centrum Vzw | Method for depositing a solder material on a substrate in the form of a predetermined pattern |
US20050194683A1 (en) | 2004-03-08 | 2005-09-08 | Chen-Hua Yu | Bonding structure and fabrication thereof |
US7427557B2 (en) * | 2004-03-10 | 2008-09-23 | Unitive International Limited | Methods of forming bumps using barrier layers as etch masks |
US7358174B2 (en) * | 2004-04-13 | 2008-04-15 | Amkor Technology, Inc. | Methods of forming solder bumps on exposed metal pads |
US7355282B2 (en) | 2004-09-09 | 2008-04-08 | Megica Corporation | Post passivation interconnection process and structures |
US8008775B2 (en) | 2004-09-09 | 2011-08-30 | Megica Corporation | Post passivation interconnection structures |
US7833896B2 (en) * | 2004-09-23 | 2010-11-16 | Taiwan Semiconductor Manufacturing Company, Ltd. | Aluminum cap for reducing scratch and wire-bond bridging of bond pads |
WO2006038305A1 (en) * | 2004-10-01 | 2006-04-13 | Tadahiro Ohmi | Semiconductor device and manufacturing method therefor |
US7521805B2 (en) * | 2004-10-12 | 2009-04-21 | Megica Corp. | Post passivation interconnection schemes on top of the IC chips |
US7741714B2 (en) | 2004-11-02 | 2010-06-22 | Taiwan Semiconductor Manufacturing Co., Ltd. | Bond pad structure with stress-buffering layer capping interconnection metal layer |
US7323406B2 (en) * | 2005-01-27 | 2008-01-29 | Chartered Semiconductor Manufacturing Ltd. | Elevated bond-pad structure for high-density flip-clip packaging and a method of fabricating the structures |
US8384189B2 (en) * | 2005-03-29 | 2013-02-26 | Megica Corporation | High performance system-on-chip using post passivation process |
CN1901163B (en) | 2005-07-22 | 2011-04-13 | 米辑电子股份有限公司 | Method for fabricating a circuitry component by continuous electroplating and circuitry component structure |
US8399989B2 (en) * | 2005-07-29 | 2013-03-19 | Megica Corporation | Metal pad or metal bump over pad exposed by passivation layer |
US8148822B2 (en) * | 2005-07-29 | 2012-04-03 | Megica Corporation | Bonding pad on IC substrate and method for making the same |
TWI264788B (en) * | 2005-12-22 | 2006-10-21 | Advanced Semiconductor Eng | Chip structure and chip manufacturing process |
US7932615B2 (en) | 2006-02-08 | 2011-04-26 | Amkor Technology, Inc. | Electronic devices including solder bumps on compliant dielectric layers |
US7674701B2 (en) | 2006-02-08 | 2010-03-09 | Amkor Technology, Inc. | Methods of forming metal layers using multi-layer lift-off patterns |
US7656045B2 (en) * | 2006-02-23 | 2010-02-02 | Freescale Semiconductor, Inc. | Cap layer for an aluminum copper bond pad |
JP4072697B2 (en) | 2006-05-02 | 2008-04-09 | セイコーエプソン株式会社 | Semiconductor device |
US7929248B2 (en) * | 2006-05-23 | 2011-04-19 | Seagate Technology Llc | Top bond pad for transducing head interconnect |
US8421227B2 (en) * | 2006-06-28 | 2013-04-16 | Megica Corporation | Semiconductor chip structure |
US20080014732A1 (en) * | 2006-07-07 | 2008-01-17 | Yanping Li | Application of PVD W/WN bilayer barrier to aluminum bondpad in wire bonding |
US20080038913A1 (en) * | 2006-08-10 | 2008-02-14 | International Business Machines Corporation | Methods of forming aluminum-free wire bond pad and pad so formed |
US20080076528A1 (en) * | 2006-09-08 | 2008-03-27 | Igt | Instant anonymous account creation |
DE102006043133B4 (en) * | 2006-09-14 | 2009-09-24 | Infineon Technologies Ag | Terminal pad for contacting a device and method for its preparation |
DE102006044691B4 (en) | 2006-09-22 | 2012-06-21 | Infineon Technologies Ag | Method for producing a terminal conductive structure of a component |
US20080083115A1 (en) * | 2006-10-05 | 2008-04-10 | Shih-Ping Hsu | Method for repairing metal finish layer on surface of electrical connection pad of circuit board |
US8749021B2 (en) * | 2006-12-26 | 2014-06-10 | Megit Acquisition Corp. | Voltage regulator integrated with semiconductor chip |
US7659192B2 (en) * | 2006-12-29 | 2010-02-09 | Intel Corporation | Methods of forming stepped bumps and structures formed thereby |
US8922028B2 (en) * | 2007-02-13 | 2014-12-30 | Advanced Semiconductor Engineering, Inc. | Semiconductor package |
US8193636B2 (en) * | 2007-03-13 | 2012-06-05 | Megica Corporation | Chip assembly with interconnection by metal bump |
EP1983569A1 (en) * | 2007-04-19 | 2008-10-22 | Austriamicrosystems AG | Semicondutor body and method for voltage regulation |
US20090223700A1 (en) * | 2008-03-05 | 2009-09-10 | Honeywell International Inc. | Thin flexible circuits |
US8310051B2 (en) | 2008-05-27 | 2012-11-13 | Mediatek Inc. | Package-on-package with fan-out WLCSP |
US8093722B2 (en) * | 2008-05-27 | 2012-01-10 | Mediatek Inc. | System-in-package with fan-out WLCSP |
US7838975B2 (en) * | 2008-05-27 | 2010-11-23 | Mediatek Inc. | Flip-chip package with fan-out WLCSP |
KR101458854B1 (en) * | 2008-06-12 | 2014-11-07 | 삼성디스플레이 주식회사 | Flexible printed circuit board, method for manufacturing the same and display apparatus having the same |
US9524945B2 (en) | 2010-05-18 | 2016-12-20 | Taiwan Semiconductor Manufacturing Company, Ltd. | Cu pillar bump with L-shaped non-metal sidewall protection structure |
WO2010075447A1 (en) * | 2008-12-26 | 2010-07-01 | Megica Corporation | Chip packages with power management integrated circuits and related techniques |
US7851269B2 (en) * | 2009-02-19 | 2010-12-14 | Intel Corporation | Method of stiffening coreless package substrate |
US20100213589A1 (en) * | 2009-02-20 | 2010-08-26 | Tung-Hsien Hsieh | Multi-chip package |
US20100213588A1 (en) * | 2009-02-20 | 2010-08-26 | Tung-Hsien Hsieh | Wire bond chip package |
US8841766B2 (en) | 2009-07-30 | 2014-09-23 | Taiwan Semiconductor Manufacturing Company, Ltd. | Cu pillar bump with non-metal sidewall protection structure |
US8377816B2 (en) | 2009-07-30 | 2013-02-19 | Taiwan Semiconductor Manufacturing Company, Ltd. | Method of forming electrical connections |
JP2011054727A (en) * | 2009-09-01 | 2011-03-17 | Oki Semiconductor Co Ltd | Semiconductor device, method of manufacturing the same, and wire bonding method |
US8324738B2 (en) | 2009-09-01 | 2012-12-04 | Taiwan Semiconductor Manufacturing Company, Ltd. | Self-aligned protection layer for copper post structure |
US9607936B2 (en) * | 2009-10-29 | 2017-03-28 | Taiwan Semiconductor Manufacturing Company, Ltd. | Copper bump joint structures with improved crack resistance |
US8659155B2 (en) * | 2009-11-05 | 2014-02-25 | Taiwan Semiconductor Manufacturing Company, Ltd. | Mechanisms for forming copper pillar bumps |
US8610270B2 (en) | 2010-02-09 | 2013-12-17 | Taiwan Semiconductor Manufacturing Company, Ltd. | Semiconductor device and semiconductor assembly with lead-free solder |
US8441124B2 (en) | 2010-04-29 | 2013-05-14 | Taiwan Semiconductor Manufacturing Company, Ltd. | Cu pillar bump with non-metal sidewall protection structure |
US9018758B2 (en) | 2010-06-02 | 2015-04-28 | Taiwan Semiconductor Manufacturing Company, Ltd. | Cu pillar bump with non-metal sidewall spacer and metal top cap |
US8546254B2 (en) | 2010-08-19 | 2013-10-01 | Taiwan Semiconductor Manufacturing Company, Ltd. | Mechanisms for forming copper pillar bumps using patterned anodes |
US8802555B2 (en) * | 2011-03-23 | 2014-08-12 | Stats Chippac Ltd. | Integrated circuit packaging system with interconnects and method of manufacture thereof |
FR2977383A1 (en) | 2011-06-30 | 2013-01-04 | St Microelectronics Grenoble 2 | RECEPTION PLATE OF COPPER WIRE |
DE102011089550A1 (en) * | 2011-12-22 | 2013-06-27 | Robert Bosch Gmbh | Lotkugelanordnung, housing with a Lotkugelanordnung and manufacturing method for a Lotkugelanordnung |
US20130241058A1 (en) * | 2012-03-16 | 2013-09-19 | Taiwan Semiconductor Manufacturing Company, Ltd. | Wire Bonding Structures for Integrated Circuits |
JP6002437B2 (en) * | 2012-05-17 | 2016-10-05 | 新日本無線株式会社 | Semiconductor device and manufacturing method thereof |
WO2014179108A1 (en) * | 2013-05-03 | 2014-11-06 | Honeywell International Inc. | Lead frame construct for lead-free solder connections |
JP2015032661A (en) * | 2013-08-01 | 2015-02-16 | ルネサスエレクトロニクス株式会社 | Semiconductor device, manufacturing method of the same and semiconductor device mounting method |
DE102014111895A1 (en) * | 2014-08-20 | 2016-02-25 | Infineon Technologies Ag | Metallized electrical component |
DE102015110437B4 (en) | 2015-06-29 | 2020-10-08 | Infineon Technologies Ag | Semiconductor device having a metal structure which is electrically connected to a conductive structure, and method of manufacturing |
KR102497595B1 (en) * | 2016-01-05 | 2023-02-08 | 삼성전자주식회사 | Package substrate, methods for fabricating the same and package device including the package substrate |
EP3258490A1 (en) * | 2016-06-13 | 2017-12-20 | STMicroelectronics Srl | A method of manufacturing semiconductor devices and corresponding device |
DE102016122318A1 (en) * | 2016-11-21 | 2018-05-24 | Infineon Technologies Ag | Connection structure of a power semiconductor device |
JP6897141B2 (en) * | 2017-02-15 | 2021-06-30 | 株式会社デンソー | Semiconductor devices and their manufacturing methods |
US11127693B2 (en) | 2017-08-25 | 2021-09-21 | Infineon Technologies Ag | Barrier for power metallization in semiconductor devices |
US10304782B2 (en) | 2017-08-25 | 2019-05-28 | Infineon Technologies Ag | Compressive interlayer having a defined crack-stop edge extension |
US10912940B2 (en) * | 2017-09-22 | 2021-02-09 | Advanced Bionics Ag | Connection joints for joining wires and pads constructed of different conductive materials and methods of making the same |
DE102018105462A1 (en) | 2018-03-09 | 2019-09-12 | Infineon Technologies Ag | SEMICONDUCTOR DEVICE CONTAINING A BONDPAD AND A BONDED WIRE OR CLIP |
US10734320B2 (en) | 2018-07-30 | 2020-08-04 | Infineon Technologies Austria Ag | Power metallization structure for semiconductor devices |
US11031321B2 (en) | 2019-03-15 | 2021-06-08 | Infineon Technologies Ag | Semiconductor device having a die pad with a dam-like configuration |
Citations (98)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US3648131A (en) * | 1969-11-07 | 1972-03-07 | Ibm | Hourglass-shaped conductive connection through semiconductor structures |
US3672047A (en) * | 1969-12-29 | 1972-06-27 | Hitachi Ltd | Method for bonding a conductive wire to a metal electrode |
US3761782A (en) * | 1971-05-19 | 1973-09-25 | Signetics Corp | Semiconductor structure, assembly and method |
US4074342A (en) * | 1974-12-20 | 1978-02-14 | International Business Machines Corporation | Electrical package for lsi devices and assembly process therefor |
US4182781A (en) * | 1977-09-21 | 1980-01-08 | Texas Instruments Incorporated | Low cost method for forming elevated metal bumps on integrated circuit bodies employing an aluminum/palladium metallization base for electroless plating |
US4360142A (en) * | 1979-06-29 | 1982-11-23 | International Business Machines Corporation | Method of forming a solder interconnection capable of sustained high power levels between a semiconductor device and a supporting substrate |
US4670770A (en) * | 1984-02-21 | 1987-06-02 | American Telephone And Telegraph Company | Integrated circuit chip-and-substrate assembly |
US4749631A (en) * | 1986-12-04 | 1988-06-07 | Dow Corning Corporation | Multilayer ceramics from silicate esters |
US4750666A (en) * | 1986-04-17 | 1988-06-14 | General Electric Company | Method of fabricating gold bumps on IC's and power chips |
US4754316A (en) * | 1982-06-03 | 1988-06-28 | Texas Instruments Incorporated | Solid state interconnection system for three dimensional integrated circuit structures |
US4756977A (en) * | 1986-12-03 | 1988-07-12 | Dow Corning Corporation | Multilayer ceramics from hydrogen silsesquioxane |
US4821151A (en) * | 1985-12-20 | 1989-04-11 | Olin Corporation | Hermetically sealed package |
US4829014A (en) * | 1988-05-02 | 1989-05-09 | General Electric Company | Screenable power chip mosaics, a method for fabricating large power semiconductor chips |
US4866571A (en) * | 1982-06-21 | 1989-09-12 | Olin Corporation | Semiconductor package |
US4906341A (en) * | 1987-09-24 | 1990-03-06 | Kabushiki Kaisha Toshiba | Method of manufacturing semiconductor device and apparatus therefor |
US4967260A (en) * | 1988-05-04 | 1990-10-30 | International Electronic Research Corp. | Hermetic microminiature packages |
US4970571A (en) * | 1987-09-24 | 1990-11-13 | Kabushiki Kaisha Toshiba | Bump and method of manufacturing the same |
US4985310A (en) * | 1988-04-08 | 1991-01-15 | International Business Machines Corp. | Multilayered metallurgical structure for an electronic component |
US5014159A (en) * | 1982-04-19 | 1991-05-07 | Olin Corporation | Semiconductor package |
US5023202A (en) * | 1989-07-14 | 1991-06-11 | Lsi Logic Corporation | Rigid strip carrier for integrated circuits |
US5057461A (en) * | 1987-03-19 | 1991-10-15 | Texas Instruments Incorporated | Method of mounting integrated circuit interconnect leads releasably on film |
US5058798A (en) * | 1989-04-17 | 1991-10-22 | Kabushiki Kaisha Shinkawa | Method for forming bump on semiconductor elements |
US5059553A (en) * | 1991-01-14 | 1991-10-22 | Ibm Corporation | Metal bump for a thermal compression bond and method for making same |
US5095402A (en) * | 1990-10-02 | 1992-03-10 | Rogers Corporation | Internally decoupled integrated circuit package |
US5106461A (en) * | 1989-04-04 | 1992-04-21 | Massachusetts Institute Of Technology | High-density, multi-level interconnects, flex circuits, and tape for tab |
US5128737A (en) * | 1990-03-02 | 1992-07-07 | Silicon Dynamics, Inc. | Semiconductor integrated circuit fabrication yield improvements |
US5137845A (en) * | 1990-07-31 | 1992-08-11 | International Business Machines Corporation | Method of forming metal contact pads and terminals on semiconductor chips |
US5198684A (en) * | 1990-08-15 | 1993-03-30 | Kabushiki Kaisha Toshiba | Semiconductor integrated circuit device with optical transmit-receive means |
US5217922A (en) * | 1991-01-31 | 1993-06-08 | Hitachi, Ltd. | Method for forming a silicide layer and barrier layer on a semiconductor device rear surface |
US5219117A (en) * | 1991-11-01 | 1993-06-15 | Motorola, Inc. | Method of transferring solder balls onto a semiconductor device |
US5224265A (en) * | 1991-10-29 | 1993-07-06 | International Business Machines Corporation | Fabrication of discrete thin film wiring structures |
US5235212A (en) * | 1988-03-18 | 1993-08-10 | Kabushiki Kaisha Toshiba | Semiconductor device having a mechanical buffer |
US5246880A (en) * | 1992-04-27 | 1993-09-21 | Eastman Kodak Company | Method for creating substrate electrodes for flip chip and other applications |
US5293006A (en) * | 1991-09-13 | 1994-03-08 | Mcnc | Solder bump including circular lip |
US5298793A (en) * | 1990-02-08 | 1994-03-29 | Matsushita Electronics Corporation | Semiconductor device including an electrode |
US5323051A (en) * | 1991-12-16 | 1994-06-21 | Motorola, Inc. | Semiconductor wafer level package |
US5327013A (en) * | 1992-04-30 | 1994-07-05 | Motorola, Inc. | Solder bumping of integrated circuit die |
US5331235A (en) * | 1991-06-01 | 1994-07-19 | Goldstar Electron Co., Ltd. | Multi-chip semiconductor package |
US5336926A (en) * | 1992-02-25 | 1994-08-09 | Microunity Systems Engineering, Inc. | Bipolar junction exhibiting suppressed kirk effect |
US5343064A (en) * | 1988-03-18 | 1994-08-30 | Spangler Leland J | Fully integrated single-crystal silicon-on-insulator process, sensors and circuits |
US5361966A (en) * | 1992-03-17 | 1994-11-08 | Kabushiki Kaisha Tokai Rika Denki Seisakusho | Solder-bonded structure |
US5367195A (en) * | 1993-01-08 | 1994-11-22 | International Business Machines Corporation | Structure and method for a superbarrier to prevent diffusion between a noble and a non-noble metal |
US5381946A (en) * | 1992-03-04 | 1995-01-17 | Mcnc | Method of forming differing volume solder bumps |
US5404265A (en) * | 1992-08-28 | 1995-04-04 | Fujitsu Limited | Interconnect capacitors |
US5424245A (en) * | 1994-01-04 | 1995-06-13 | Motorola, Inc. | Method of forming vias through two-sided substrate |
US5436411A (en) * | 1993-12-20 | 1995-07-25 | Lsi Logic Corporation | Fabrication of substrates for multi-chip modules |
US5449314A (en) * | 1994-04-25 | 1995-09-12 | Micron Technology, Inc. | Method of chimical mechanical polishing for dielectric layers |
US5455459A (en) * | 1992-03-27 | 1995-10-03 | Martin Marietta Corporation | Reconstructable interconnect structure for electronic circuits |
US5468681A (en) * | 1989-08-28 | 1995-11-21 | Lsi Logic Corporation | Process for interconnecting conductive substrates using an interposer having conductive plastic filled vias |
US5470787A (en) * | 1994-05-02 | 1995-11-28 | Motorola, Inc. | Semiconductor device solder bump having intrinsic potential for forming an extended eutectic region and method for making and using the same |
US5480835A (en) * | 1993-05-06 | 1996-01-02 | Motorola, Inc. | Electrical interconnect and method for forming the same |
US5481135A (en) * | 1992-08-31 | 1996-01-02 | Dow Corning Corporation | Hermetic protection for integrated circuits |
US5485038A (en) * | 1993-07-15 | 1996-01-16 | Hughes Aircraft Company | Microelectronic circuit substrate structure including photoimageable epoxy dielectric layers |
US5486721A (en) * | 1993-04-10 | 1996-01-23 | W.C. Heraeus Gmbh | Lead frame for integrated circuits |
US5489804A (en) * | 1989-08-28 | 1996-02-06 | Lsi Logic Corporation | Flexible preformed planar structures for interposing between a chip and a substrate |
US5491612A (en) * | 1995-02-21 | 1996-02-13 | Fairchild Space And Defense Corporation | Three-dimensional modular assembly of integrated circuits |
US5492863A (en) * | 1994-10-19 | 1996-02-20 | Motorola, Inc. | Method for forming conductive bumps on a semiconductor device |
US5493437A (en) * | 1993-09-13 | 1996-02-20 | Motorola | External communication link for a credit card pager |
US5497033A (en) * | 1993-02-08 | 1996-03-05 | Martin Marietta Corporation | Embedded substrate for integrated circuit modules |
US5495667A (en) * | 1994-11-07 | 1996-03-05 | Micron Technology, Inc. | Method for forming contact pins for semiconductor dice and interconnects |
US5502002A (en) * | 1992-05-21 | 1996-03-26 | Hughes Aircraft Company | Polyimide passivation of GaAs microwave monolithic integrated circuit flip-chip |
US5503286A (en) * | 1994-06-28 | 1996-04-02 | International Business Machines Corporation | Electroplated solder terminal |
US5505366A (en) * | 1993-06-23 | 1996-04-09 | Matsushita Electric Industrial Co., Ltd. | Method for mounting electronic devices |
US5521432A (en) * | 1991-10-14 | 1996-05-28 | Fujitsu Limited | Semiconductor device having improved leads comprising palladium plated nickel |
US5536362A (en) * | 1992-11-17 | 1996-07-16 | Fujitsu Limited | Wire interconnect structures for connecting an integrated circuit to a substrate |
US5547906A (en) * | 1992-09-14 | 1996-08-20 | Badehi; Pierre | Methods for producing integrated circuit devices |
US5550083A (en) * | 1992-09-21 | 1996-08-27 | Fujitsu Limited | Process of wirebond pad repair and reuse |
US5561320A (en) * | 1992-06-04 | 1996-10-01 | Texas Instruments Incorporated | Silver spot/palladium plate lead frame finish |
US5604379A (en) * | 1994-09-21 | 1997-02-18 | Sharp Kabushiki Kaisha | Semiconductor device having external electrodes formed in concave portions of an anisotropic conductive film |
US5635766A (en) * | 1993-03-30 | 1997-06-03 | Tribotech | Hermetically sealed semiconductor device |
US5665639A (en) * | 1994-02-23 | 1997-09-09 | Cypress Semiconductor Corp. | Process for manufacturing a semiconductor device bump electrode using a rapid thermal anneal |
US5670826A (en) * | 1993-09-29 | 1997-09-23 | Matsushita Electric Industrial Co., Ltd. | Method for mounting a semiconductor device on a circuit board using a conductive adhesive and a thermosetting resin, and a circuit board with a semiconductor device mounted thereon using the method |
US5672548A (en) * | 1994-07-11 | 1997-09-30 | International Business Machines Corporation | Method for attaching heat sinks directly to chip carrier modules using flexible-epoxy |
US5677576A (en) * | 1995-03-24 | 1997-10-14 | Shinko Electric Industries Co., Ltd. | Chip sized semiconductor device |
US5682065A (en) * | 1996-03-12 | 1997-10-28 | Micron Technology, Inc. | Hermetic chip and method of manufacture |
US5719448A (en) * | 1989-03-07 | 1998-02-17 | Seiko Epson Corporation | Bonding pad structures for semiconductor integrated circuits |
US5736456A (en) * | 1996-03-07 | 1998-04-07 | Micron Technology, Inc. | Method of forming conductive bumps on die for flip chip applications |
US5904859A (en) * | 1997-04-02 | 1999-05-18 | Lucent Technologies Inc. | Flip chip metallization |
US5909633A (en) * | 1996-11-29 | 1999-06-01 | Matsushita Electric Industrial Co., Ltd. | Method of manufacturing an electronic component |
US6083820A (en) * | 1996-03-07 | 2000-07-04 | Micron Technology, Inc. | Mask repattern process |
US6100194A (en) * | 1998-06-22 | 2000-08-08 | Stmicroelectronics, Inc. | Silver metallization by damascene method |
US6130141A (en) * | 1998-10-14 | 2000-10-10 | Lucent Technologies Inc. | Flip chip metallization |
US6150713A (en) * | 1998-04-18 | 2000-11-21 | Samsung Aerospace Industries, Ltd. | Lead frame for semiconductor package and lead frame plating method |
US6180505B1 (en) * | 1999-01-07 | 2001-01-30 | International Business Machines Corporation | Process for forming a copper-containing film |
US6187680B1 (en) * | 1998-10-07 | 2001-02-13 | International Business Machines Corporation | Method/structure for creating aluminum wirebound pad on copper BEOL |
US6191493B1 (en) * | 1993-02-18 | 2001-02-20 | Mitsubishi Denki Kabushiki Kaisha | Resin seal semiconductor package and manufacturing method of the same |
US6218281B1 (en) * | 1997-12-26 | 2001-04-17 | Fujitsu Limited | Semiconductor device with flip chip bonding pads and manufacture thereof |
US6271107B1 (en) * | 1999-03-31 | 2001-08-07 | Fujitsu Limited | Semiconductor with polymeric layer |
US6337522B1 (en) * | 1997-07-10 | 2002-01-08 | International Business Machines Corporation | Structure employing electrically conductive adhesives |
US6336928B1 (en) * | 1996-10-18 | 2002-01-08 | Depuy France | Device for securing at least two vertebrae |
US6376353B1 (en) * | 2000-07-03 | 2002-04-23 | Chartered Semiconductor Manufacturing Ltd. | Aluminum and copper bimetallic bond pad scheme for copper damascene interconnects |
US6397459B2 (en) * | 1997-10-14 | 2002-06-04 | Fujitsu, Limited | Printed wiring board with mounted circuit elements using a terminal density conversion board |
US6417088B1 (en) * | 2000-07-24 | 2002-07-09 | Chartered Semiconductor Manufacturing Ltd. | Method of application of displacement reaction to form a conductive cap layer for flip-chip, COB, and micro metal bonding |
US6457234B1 (en) * | 1999-05-14 | 2002-10-01 | International Business Machines Corporation | Process for manufacturing self-aligned corrosion stop for copper C4 and wirebond |
US20030042588A1 (en) * | 1999-12-10 | 2003-03-06 | Kabushiki Kaisha Toshiba | TAB type semiconductor device |
US6544880B1 (en) * | 1999-06-14 | 2003-04-08 | Micron Technology, Inc. | Method of improving copper interconnects of semiconductor devices for bonding |
US20050023651A1 (en) * | 2003-08-01 | 2005-02-03 | Kim Dalson Ye Seng | Semiconductor component having chip on board leadframe and method of fabrication |
US20050048696A1 (en) * | 1999-08-26 | 2005-03-03 | Honeywell, Inc. | Microbeam assembly and associated method for integrated circuit interconnection to substrates |
Family Cites Families (29)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US600217A (en) * | 1898-03-08 | eastwood | ||
US3781596A (en) * | 1972-07-07 | 1973-12-25 | R Galli | Semiconductor chip carriers and strips thereof |
GB2155520B (en) | 1984-02-24 | 1986-07-09 | Otc As | Derrick |
US4890157A (en) | 1986-01-31 | 1989-12-26 | Texas Instruments Incorporated | Integrated circuit product having a polyimide film interconnection structure |
US4709468A (en) | 1986-01-31 | 1987-12-01 | Texas Instruments Incorporated | Method for producing an integrated circuit product having a polyimide film interconnection structure |
US4666571A (en) | 1986-07-24 | 1987-05-19 | Rockwell International Corporation | Conducting polymer and a method of producing same |
US5169680A (en) * | 1987-05-07 | 1992-12-08 | Intel Corporation | Electroless deposition for IC fabrication |
US5103461A (en) * | 1989-06-29 | 1992-04-07 | Symbol Technologies, Inc. | Signal quality measure in packet data communication |
US5679977A (en) * | 1990-09-24 | 1997-10-21 | Tessera, Inc. | Semiconductor chip assemblies, methods of making same and components for same |
US5268072A (en) | 1992-08-31 | 1993-12-07 | International Business Machines Corporation | Etching processes for avoiding edge stress in semiconductor chip solder bumps |
US5336928A (en) | 1992-09-18 | 1994-08-09 | General Electric Company | Hermetically sealed packaged electronic system |
US5371654A (en) | 1992-10-19 | 1994-12-06 | International Business Machines Corporation | Three dimensional high performance interconnection package |
US5376584A (en) | 1992-12-31 | 1994-12-27 | International Business Machines Corporation | Process of making pad structure for solder ball limiting metallurgy having reduced edge stress |
JPH08510358A (en) | 1993-04-14 | 1996-10-29 | アムコール・エレクトロニクス・インク | Interconnection of integrated circuit chips and substrates |
JP3152834B2 (en) * | 1993-06-24 | 2001-04-03 | 株式会社東芝 | Electronic circuit device |
EP0713609B1 (en) | 1993-08-13 | 2003-05-07 | Irvine Sensors Corporation | Stack of ic chips as substitute for single ic chip |
US6002177A (en) * | 1995-12-27 | 1999-12-14 | International Business Machines Corporation | High density integrated circuit packaging with chip stacking and via interconnections |
US5925930A (en) * | 1996-05-21 | 1999-07-20 | Micron Technology, Inc. | IC contacts with palladium layer and flexible conductive epoxy bumps |
WO1997045868A1 (en) * | 1996-05-27 | 1997-12-04 | Dai Nippon Printing Co., Ltd. | Circuit member for semiconductor device, semiconductor device using the same, and method for manufacturing them |
US5843467A (en) | 1996-07-15 | 1998-12-01 | Ambroziewigz; Wieslaw | Topical ointment consisting of animal fat, plantain lancetowata, and calendula and methods of producing the same |
US5922564A (en) * | 1997-02-24 | 1999-07-13 | Performance Plants, Inc. | Phosphate-deficiency inducible promoter |
US6235212B1 (en) * | 1997-07-15 | 2001-05-22 | Silverbrook Research Pty Ltd | Method of manufacture of an electrostatic ink jet printer |
GB9900964D0 (en) | 1999-01-15 | 1999-03-10 | Gyrus Medical Ltd | An electrosurgical system |
US6164523A (en) * | 1998-07-01 | 2000-12-26 | Semiconductor Components Industries, Llc | Electronic component and method of manufacture |
US6184523B1 (en) | 1998-07-14 | 2001-02-06 | Board Of Regents Of The University Of Nebraska | High resolution charged particle-energy detecting, multiple sequential stage, compact, small diameter, retractable cylindrical mirror analyzer system, and method of use |
US6175160B1 (en) * | 1999-01-08 | 2001-01-16 | Intel Corporation | Flip-chip having an on-chip cache memory |
US20020000665A1 (en) * | 1999-04-05 | 2002-01-03 | Alexander L. Barr | Semiconductor device conductive bump and interconnect barrier |
JP2005051150A (en) | 2003-07-31 | 2005-02-24 | Seiko Epson Corp | Semiconductor device, its manufacturing method, circuit board, and electronic apparatus |
US7764462B1 (en) | 2006-01-13 | 2010-07-27 | Marvell International Ltd. | Thermal solution for drive systems such as hard disk drives and digital versatile discs |
-
1999
- 1999-06-14 US US09/332,665 patent/US6544880B1/en not_active Expired - Lifetime
-
2003
- 2003-03-06 US US10/383,042 patent/US20030141567A1/en not_active Abandoned
- 2003-03-06 US US10/382,594 patent/US6835643B2/en not_active Expired - Lifetime
-
2004
- 2004-03-02 US US10/791,191 patent/US7338889B2/en not_active Expired - Fee Related
- 2004-12-17 US US11/015,586 patent/US7592246B2/en not_active Expired - Fee Related
-
2005
- 2005-05-25 US US11/137,035 patent/US7511363B2/en not_active Expired - Fee Related
- 2005-06-02 US US11/142,981 patent/US20050218483A1/en not_active Abandoned
- 2005-11-04 US US11/267,612 patent/US7569934B2/en not_active Expired - Fee Related
- 2005-11-04 US US11/267,712 patent/US20060055060A1/en not_active Abandoned
- 2005-11-04 US US11/266,842 patent/US7489041B2/en not_active Expired - Fee Related
- 2005-11-04 US US11/266,836 patent/US7345358B2/en not_active Expired - Fee Related
- 2005-11-04 US US11/266,841 patent/US20060071336A1/en not_active Abandoned
-
2006
- 2006-01-11 US US11/330,045 patent/US20060138660A1/en not_active Abandoned
-
2009
- 2009-08-24 US US12/546,463 patent/US8759970B2/en not_active Expired - Fee Related
Patent Citations (100)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US3648131A (en) * | 1969-11-07 | 1972-03-07 | Ibm | Hourglass-shaped conductive connection through semiconductor structures |
US3672047A (en) * | 1969-12-29 | 1972-06-27 | Hitachi Ltd | Method for bonding a conductive wire to a metal electrode |
US3761782A (en) * | 1971-05-19 | 1973-09-25 | Signetics Corp | Semiconductor structure, assembly and method |
US4074342A (en) * | 1974-12-20 | 1978-02-14 | International Business Machines Corporation | Electrical package for lsi devices and assembly process therefor |
US4182781A (en) * | 1977-09-21 | 1980-01-08 | Texas Instruments Incorporated | Low cost method for forming elevated metal bumps on integrated circuit bodies employing an aluminum/palladium metallization base for electroless plating |
US4360142A (en) * | 1979-06-29 | 1982-11-23 | International Business Machines Corporation | Method of forming a solder interconnection capable of sustained high power levels between a semiconductor device and a supporting substrate |
US5014159A (en) * | 1982-04-19 | 1991-05-07 | Olin Corporation | Semiconductor package |
US4754316A (en) * | 1982-06-03 | 1988-06-28 | Texas Instruments Incorporated | Solid state interconnection system for three dimensional integrated circuit structures |
US4866571A (en) * | 1982-06-21 | 1989-09-12 | Olin Corporation | Semiconductor package |
US4670770A (en) * | 1984-02-21 | 1987-06-02 | American Telephone And Telegraph Company | Integrated circuit chip-and-substrate assembly |
US4821151A (en) * | 1985-12-20 | 1989-04-11 | Olin Corporation | Hermetically sealed package |
US4750666A (en) * | 1986-04-17 | 1988-06-14 | General Electric Company | Method of fabricating gold bumps on IC's and power chips |
US4756977A (en) * | 1986-12-03 | 1988-07-12 | Dow Corning Corporation | Multilayer ceramics from hydrogen silsesquioxane |
US4749631A (en) * | 1986-12-04 | 1988-06-07 | Dow Corning Corporation | Multilayer ceramics from silicate esters |
US4749631B1 (en) * | 1986-12-04 | 1993-03-23 | Multilayer ceramics from silicate esters | |
US5057461A (en) * | 1987-03-19 | 1991-10-15 | Texas Instruments Incorporated | Method of mounting integrated circuit interconnect leads releasably on film |
US4906341A (en) * | 1987-09-24 | 1990-03-06 | Kabushiki Kaisha Toshiba | Method of manufacturing semiconductor device and apparatus therefor |
US4970571A (en) * | 1987-09-24 | 1990-11-13 | Kabushiki Kaisha Toshiba | Bump and method of manufacturing the same |
US5343064A (en) * | 1988-03-18 | 1994-08-30 | Spangler Leland J | Fully integrated single-crystal silicon-on-insulator process, sensors and circuits |
US5235212A (en) * | 1988-03-18 | 1993-08-10 | Kabushiki Kaisha Toshiba | Semiconductor device having a mechanical buffer |
US4985310A (en) * | 1988-04-08 | 1991-01-15 | International Business Machines Corp. | Multilayered metallurgical structure for an electronic component |
US4829014A (en) * | 1988-05-02 | 1989-05-09 | General Electric Company | Screenable power chip mosaics, a method for fabricating large power semiconductor chips |
US4967260A (en) * | 1988-05-04 | 1990-10-30 | International Electronic Research Corp. | Hermetic microminiature packages |
US5719448A (en) * | 1989-03-07 | 1998-02-17 | Seiko Epson Corporation | Bonding pad structures for semiconductor integrated circuits |
US5106461A (en) * | 1989-04-04 | 1992-04-21 | Massachusetts Institute Of Technology | High-density, multi-level interconnects, flex circuits, and tape for tab |
US5058798A (en) * | 1989-04-17 | 1991-10-22 | Kabushiki Kaisha Shinkawa | Method for forming bump on semiconductor elements |
US5023202A (en) * | 1989-07-14 | 1991-06-11 | Lsi Logic Corporation | Rigid strip carrier for integrated circuits |
US5468681A (en) * | 1989-08-28 | 1995-11-21 | Lsi Logic Corporation | Process for interconnecting conductive substrates using an interposer having conductive plastic filled vias |
US5489804A (en) * | 1989-08-28 | 1996-02-06 | Lsi Logic Corporation | Flexible preformed planar structures for interposing between a chip and a substrate |
US5298793A (en) * | 1990-02-08 | 1994-03-29 | Matsushita Electronics Corporation | Semiconductor device including an electrode |
US5128737A (en) * | 1990-03-02 | 1992-07-07 | Silicon Dynamics, Inc. | Semiconductor integrated circuit fabrication yield improvements |
US5137845A (en) * | 1990-07-31 | 1992-08-11 | International Business Machines Corporation | Method of forming metal contact pads and terminals on semiconductor chips |
US5198684A (en) * | 1990-08-15 | 1993-03-30 | Kabushiki Kaisha Toshiba | Semiconductor integrated circuit device with optical transmit-receive means |
US5095402A (en) * | 1990-10-02 | 1992-03-10 | Rogers Corporation | Internally decoupled integrated circuit package |
US5059553A (en) * | 1991-01-14 | 1991-10-22 | Ibm Corporation | Metal bump for a thermal compression bond and method for making same |
US5217922A (en) * | 1991-01-31 | 1993-06-08 | Hitachi, Ltd. | Method for forming a silicide layer and barrier layer on a semiconductor device rear surface |
US5331235A (en) * | 1991-06-01 | 1994-07-19 | Goldstar Electron Co., Ltd. | Multi-chip semiconductor package |
US5293006A (en) * | 1991-09-13 | 1994-03-08 | Mcnc | Solder bump including circular lip |
US5521432A (en) * | 1991-10-14 | 1996-05-28 | Fujitsu Limited | Semiconductor device having improved leads comprising palladium plated nickel |
US5224265A (en) * | 1991-10-29 | 1993-07-06 | International Business Machines Corporation | Fabrication of discrete thin film wiring structures |
US5219117A (en) * | 1991-11-01 | 1993-06-15 | Motorola, Inc. | Method of transferring solder balls onto a semiconductor device |
US5323051A (en) * | 1991-12-16 | 1994-06-21 | Motorola, Inc. | Semiconductor wafer level package |
US5336926A (en) * | 1992-02-25 | 1994-08-09 | Microunity Systems Engineering, Inc. | Bipolar junction exhibiting suppressed kirk effect |
US5381946A (en) * | 1992-03-04 | 1995-01-17 | Mcnc | Method of forming differing volume solder bumps |
US5361966A (en) * | 1992-03-17 | 1994-11-08 | Kabushiki Kaisha Tokai Rika Denki Seisakusho | Solder-bonded structure |
US5455459A (en) * | 1992-03-27 | 1995-10-03 | Martin Marietta Corporation | Reconstructable interconnect structure for electronic circuits |
US5246880A (en) * | 1992-04-27 | 1993-09-21 | Eastman Kodak Company | Method for creating substrate electrodes for flip chip and other applications |
US5327013A (en) * | 1992-04-30 | 1994-07-05 | Motorola, Inc. | Solder bumping of integrated circuit die |
US5502002A (en) * | 1992-05-21 | 1996-03-26 | Hughes Aircraft Company | Polyimide passivation of GaAs microwave monolithic integrated circuit flip-chip |
US5561320A (en) * | 1992-06-04 | 1996-10-01 | Texas Instruments Incorporated | Silver spot/palladium plate lead frame finish |
US5404265A (en) * | 1992-08-28 | 1995-04-04 | Fujitsu Limited | Interconnect capacitors |
US5481135A (en) * | 1992-08-31 | 1996-01-02 | Dow Corning Corporation | Hermetic protection for integrated circuits |
US5547906A (en) * | 1992-09-14 | 1996-08-20 | Badehi; Pierre | Methods for producing integrated circuit devices |
US5550083A (en) * | 1992-09-21 | 1996-08-27 | Fujitsu Limited | Process of wirebond pad repair and reuse |
US5536362A (en) * | 1992-11-17 | 1996-07-16 | Fujitsu Limited | Wire interconnect structures for connecting an integrated circuit to a substrate |
US5367195A (en) * | 1993-01-08 | 1994-11-22 | International Business Machines Corporation | Structure and method for a superbarrier to prevent diffusion between a noble and a non-noble metal |
US5497033A (en) * | 1993-02-08 | 1996-03-05 | Martin Marietta Corporation | Embedded substrate for integrated circuit modules |
US6191493B1 (en) * | 1993-02-18 | 2001-02-20 | Mitsubishi Denki Kabushiki Kaisha | Resin seal semiconductor package and manufacturing method of the same |
US5635766A (en) * | 1993-03-30 | 1997-06-03 | Tribotech | Hermetically sealed semiconductor device |
US5486721A (en) * | 1993-04-10 | 1996-01-23 | W.C. Heraeus Gmbh | Lead frame for integrated circuits |
US5480835A (en) * | 1993-05-06 | 1996-01-02 | Motorola, Inc. | Electrical interconnect and method for forming the same |
US5505366A (en) * | 1993-06-23 | 1996-04-09 | Matsushita Electric Industrial Co., Ltd. | Method for mounting electronic devices |
US5485038A (en) * | 1993-07-15 | 1996-01-16 | Hughes Aircraft Company | Microelectronic circuit substrate structure including photoimageable epoxy dielectric layers |
US5493437A (en) * | 1993-09-13 | 1996-02-20 | Motorola | External communication link for a credit card pager |
US5670826A (en) * | 1993-09-29 | 1997-09-23 | Matsushita Electric Industrial Co., Ltd. | Method for mounting a semiconductor device on a circuit board using a conductive adhesive and a thermosetting resin, and a circuit board with a semiconductor device mounted thereon using the method |
US5436411A (en) * | 1993-12-20 | 1995-07-25 | Lsi Logic Corporation | Fabrication of substrates for multi-chip modules |
US5424245A (en) * | 1994-01-04 | 1995-06-13 | Motorola, Inc. | Method of forming vias through two-sided substrate |
US5665639A (en) * | 1994-02-23 | 1997-09-09 | Cypress Semiconductor Corp. | Process for manufacturing a semiconductor device bump electrode using a rapid thermal anneal |
US5449314A (en) * | 1994-04-25 | 1995-09-12 | Micron Technology, Inc. | Method of chimical mechanical polishing for dielectric layers |
US5470787A (en) * | 1994-05-02 | 1995-11-28 | Motorola, Inc. | Semiconductor device solder bump having intrinsic potential for forming an extended eutectic region and method for making and using the same |
US5503286A (en) * | 1994-06-28 | 1996-04-02 | International Business Machines Corporation | Electroplated solder terminal |
US5672548A (en) * | 1994-07-11 | 1997-09-30 | International Business Machines Corporation | Method for attaching heat sinks directly to chip carrier modules using flexible-epoxy |
US5604379A (en) * | 1994-09-21 | 1997-02-18 | Sharp Kabushiki Kaisha | Semiconductor device having external electrodes formed in concave portions of an anisotropic conductive film |
US5492863A (en) * | 1994-10-19 | 1996-02-20 | Motorola, Inc. | Method for forming conductive bumps on a semiconductor device |
US5495667A (en) * | 1994-11-07 | 1996-03-05 | Micron Technology, Inc. | Method for forming contact pins for semiconductor dice and interconnects |
US5491612A (en) * | 1995-02-21 | 1996-02-13 | Fairchild Space And Defense Corporation | Three-dimensional modular assembly of integrated circuits |
US5677576A (en) * | 1995-03-24 | 1997-10-14 | Shinko Electric Industries Co., Ltd. | Chip sized semiconductor device |
US5736456A (en) * | 1996-03-07 | 1998-04-07 | Micron Technology, Inc. | Method of forming conductive bumps on die for flip chip applications |
US6083820A (en) * | 1996-03-07 | 2000-07-04 | Micron Technology, Inc. | Mask repattern process |
US5682065A (en) * | 1996-03-12 | 1997-10-28 | Micron Technology, Inc. | Hermetic chip and method of manufacture |
US6336928B1 (en) * | 1996-10-18 | 2002-01-08 | Depuy France | Device for securing at least two vertebrae |
US5909633A (en) * | 1996-11-29 | 1999-06-01 | Matsushita Electric Industrial Co., Ltd. | Method of manufacturing an electronic component |
US5904859A (en) * | 1997-04-02 | 1999-05-18 | Lucent Technologies Inc. | Flip chip metallization |
US6337522B1 (en) * | 1997-07-10 | 2002-01-08 | International Business Machines Corporation | Structure employing electrically conductive adhesives |
US6397459B2 (en) * | 1997-10-14 | 2002-06-04 | Fujitsu, Limited | Printed wiring board with mounted circuit elements using a terminal density conversion board |
US6218281B1 (en) * | 1997-12-26 | 2001-04-17 | Fujitsu Limited | Semiconductor device with flip chip bonding pads and manufacture thereof |
US6150713A (en) * | 1998-04-18 | 2000-11-21 | Samsung Aerospace Industries, Ltd. | Lead frame for semiconductor package and lead frame plating method |
US6100194A (en) * | 1998-06-22 | 2000-08-08 | Stmicroelectronics, Inc. | Silver metallization by damascene method |
US6187680B1 (en) * | 1998-10-07 | 2001-02-13 | International Business Machines Corporation | Method/structure for creating aluminum wirebound pad on copper BEOL |
US6130141A (en) * | 1998-10-14 | 2000-10-10 | Lucent Technologies Inc. | Flip chip metallization |
US6180505B1 (en) * | 1999-01-07 | 2001-01-30 | International Business Machines Corporation | Process for forming a copper-containing film |
US6271107B1 (en) * | 1999-03-31 | 2001-08-07 | Fujitsu Limited | Semiconductor with polymeric layer |
US6457234B1 (en) * | 1999-05-14 | 2002-10-01 | International Business Machines Corporation | Process for manufacturing self-aligned corrosion stop for copper C4 and wirebond |
US6544880B1 (en) * | 1999-06-14 | 2003-04-08 | Micron Technology, Inc. | Method of improving copper interconnects of semiconductor devices for bonding |
US20030143830A1 (en) * | 1999-06-14 | 2003-07-31 | Salman Akram | Method of improving copper interconnect of semiconductor devices for bonding |
US20050048696A1 (en) * | 1999-08-26 | 2005-03-03 | Honeywell, Inc. | Microbeam assembly and associated method for integrated circuit interconnection to substrates |
US20030042588A1 (en) * | 1999-12-10 | 2003-03-06 | Kabushiki Kaisha Toshiba | TAB type semiconductor device |
US6376353B1 (en) * | 2000-07-03 | 2002-04-23 | Chartered Semiconductor Manufacturing Ltd. | Aluminum and copper bimetallic bond pad scheme for copper damascene interconnects |
US6417088B1 (en) * | 2000-07-24 | 2002-07-09 | Chartered Semiconductor Manufacturing Ltd. | Method of application of displacement reaction to form a conductive cap layer for flip-chip, COB, and micro metal bonding |
US20050023651A1 (en) * | 2003-08-01 | 2005-02-03 | Kim Dalson Ye Seng | Semiconductor component having chip on board leadframe and method of fabrication |
Cited By (3)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US8759970B2 (en) | 1999-06-14 | 2014-06-24 | Round Rock Research, Llc | Semiconductor device having copper interconnect for bonding |
CN102290451A (en) * | 2010-06-21 | 2011-12-21 | 三星电机株式会社 | Conductive electrode pattern and solar cell with same |
US20110308844A1 (en) * | 2010-06-21 | 2011-12-22 | Samsung Electro-Mechanics Co., Ltd. | Conductive electrode pattern and solar cell with the same |
Also Published As
Publication number | Publication date |
---|---|
US7489041B2 (en) | 2009-02-10 |
US20060055060A1 (en) | 2006-03-16 |
US8759970B2 (en) | 2014-06-24 |
US7592246B2 (en) | 2009-09-22 |
US20040171246A1 (en) | 2004-09-02 |
US20050218483A1 (en) | 2005-10-06 |
US7345358B2 (en) | 2008-03-18 |
US20060055057A1 (en) | 2006-03-16 |
US20060055058A1 (en) | 2006-03-16 |
US7569934B2 (en) | 2009-08-04 |
US20090309222A1 (en) | 2009-12-17 |
US20060055059A1 (en) | 2006-03-16 |
US20060071336A1 (en) | 2006-04-06 |
US6835643B2 (en) | 2004-12-28 |
US7511363B2 (en) | 2009-03-31 |
US20030141567A1 (en) | 2003-07-31 |
US7338889B2 (en) | 2008-03-04 |
US20030143830A1 (en) | 2003-07-31 |
US6544880B1 (en) | 2003-04-08 |
US20050212128A1 (en) | 2005-09-29 |
US20050098888A1 (en) | 2005-05-12 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
US7569934B2 (en) | Copper interconnect | |
US6762117B2 (en) | Method of fabricating metal redistribution layer having solderable pads and wire bondable pads | |
US6624059B2 (en) | Method of improving interconnect of semiconductor devices by utilizing a flattened ball bond | |
US6650013B2 (en) | Method of manufacturing wire bonded microelectronic device assemblies | |
USRE46466E1 (en) | Method for fabricating low resistance, low inductance interconnections in high current semiconductor devices | |
US7060607B2 (en) | Circuit method integrating the power distribution functions of the circuits and leadframes into the chip surface | |
US6864166B1 (en) | Method of manufacturing wire bonded microelectronic device assemblies | |
JP2002164437A (en) | Integrated power circuit with dispersed bonding and current distribution and its method | |
US5569956A (en) | Interposer connecting leadframe and integrated circuit | |
US6692629B1 (en) | Flip-chip bumbing method for fabricating solder bumps on semiconductor wafer | |
US7265443B2 (en) | Wire bonded semiconductor device having low inductance and noise |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
STCB | Information on status: application discontinuation |
Free format text: ABANDONED -- FAILURE TO RESPOND TO AN OFFICE ACTION |