US20050212080A1 - Diode junction poly fuse - Google Patents

Diode junction poly fuse Download PDF

Info

Publication number
US20050212080A1
US20050212080A1 US10/806,955 US80695504A US2005212080A1 US 20050212080 A1 US20050212080 A1 US 20050212080A1 US 80695504 A US80695504 A US 80695504A US 2005212080 A1 US2005212080 A1 US 2005212080A1
Authority
US
United States
Prior art keywords
cathode
anode
link
impurity
fuse
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Granted
Application number
US10/806,955
Other versions
US6956277B1 (en
Inventor
Shien-Yang Wu
Shi-Bai Chen
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Taiwan Semiconductor Manufacturing Co TSMC Ltd
Original Assignee
Taiwan Semiconductor Manufacturing Co TSMC Ltd
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Taiwan Semiconductor Manufacturing Co TSMC Ltd filed Critical Taiwan Semiconductor Manufacturing Co TSMC Ltd
Priority to US10/806,955 priority Critical patent/US6956277B1/en
Assigned to TAIWAN SEMICONDUCTOR MANUFACTURING COMPANY, LTD. reassignment TAIWAN SEMICONDUCTOR MANUFACTURING COMPANY, LTD. ASSIGNMENT OF ASSIGNORS INTEREST (SEE DOCUMENT FOR DETAILS). Assignors: CHEN, SHI-BAI, WU, SHIEN-YANG
Priority to TW093121531A priority patent/TWI244767B/en
Priority to CNA2004100703889A priority patent/CN1674272A/en
Priority to US11/207,634 priority patent/US7892895B2/en
Publication of US20050212080A1 publication Critical patent/US20050212080A1/en
Application granted granted Critical
Publication of US6956277B1 publication Critical patent/US6956277B1/en
Anticipated expiration legal-status Critical
Expired - Fee Related legal-status Critical Current

Links

Images

Classifications

    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L23/00Details of semiconductor or other solid state devices
    • H01L23/52Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames
    • H01L23/522Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames including external interconnections consisting of a multilayer structure of conductive and insulating layers inseparably formed on the semiconductor body
    • H01L23/525Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames including external interconnections consisting of a multilayer structure of conductive and insulating layers inseparably formed on the semiconductor body with adaptable interconnections
    • H01L23/5256Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames including external interconnections consisting of a multilayer structure of conductive and insulating layers inseparably formed on the semiconductor body with adaptable interconnections comprising fuses, i.e. connections having their state changed from conductive to non-conductive
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/0001Technical content checked by a classifier
    • H01L2924/0002Not covered by any one of groups H01L24/00, H01L24/00 and H01L2224/00

Definitions

  • the present invention relates generally to a system and method for an electrical fuse, and more particularly to a system and method for an electrical fuse for use in semiconductor devices.
  • Fuses are commonly used in integrated circuits to provide redundancy and programming capabilities. To increase yield in integrated circuits such as memory chips, it is common to include redundant memory cells on the memory chips. If a memory circuit is found to be defective or is not needed, the fuse may be blown thereby activating or deactivating the redundant memory cells. Another common practice is to utilize fuses to program or customize integrated circuits for a particular application or customer. In this manner, the same chip may be produced and customized for individual customers by programming the fuses after fabrication, thereby reducing the fabrication costs.
  • fuses comprise a conductive link that may be blown or ruptured to prevent current from flowing.
  • the conductive link is formed of a metal, such as aluminum or copper, and blown by a laser.
  • the use of the laser requires complicated processing steps and expensive laser equipment.
  • a type of fuse involves the use of an electrical fuse, which may be blown by passing an electrical current of sufficient magnitude through the selected fuses for a sufficient period of time to alter the electrical properties of the link, generally increasing the resistance of the link.
  • a common design for such a fuse comprises a cathode and an anode interconnected by a thinner fuse link.
  • Such a structure is commonly formed of doped polysilicon or undoped/doped polysilicon having a silicided surface.
  • a sufficiently high current is applied to the link causing high current concentrations or “current crowding” where the dimensions of the fuse are reduced in the link.
  • the current crowding causes silicide agglomeration or melting of the link, increasing the resistance of the link.
  • a sensing circuit is then able to sense the amount of resistance to determine the state of the fuse.
  • the cathode, anode, and fuse link are formed of a polysilicon material.
  • the cathode of the fuse is doped with p-type impurities, and the fuse link and the anode are doped with n-type impurities.
  • the junction of the p-type cathode and the n-type fuse link forms a p-n junction diode.
  • the surface of the polysilicon at the p-n junction diode is silicided.
  • the cathode is negatively biased and the anode is positively biased causing a reverse bias to be applied to the p-n junction diode. Because the p-n junction diode does not allow the current to flow in this configuration, the current flows through the silicided layer. The current crowding in the silicide layer over the p-n junction causes silicide migration or melting of the link, thereby blowing the fuse. Thereafter, the link is a high-resistance path and allows sensing circuits to detect the blown state of the fuse.
  • an electrical fuse comprises a cathode, an anode, and one or more links electrically coupling the cathode to the anode, wherein each link has a first portion and a second portion.
  • the cathode and the first portion are doped with a first impurity
  • the anode and the second portion are doped with a second impurity.
  • the first impurity is a p-type impurity
  • the second impurity is an n-type impurity.
  • One or more p-n junction diodes are formed in the link at the junctions of portions of the link doped with the first impurity type and portions of the link doped with the second impurity type.
  • a conductive layer, such as a silicide, is formed over the p-n junction diodes.
  • One or more contacts may be formed to provide an electrical connection to the anode and the cathode.
  • a method for forming an electrical fuse is provided.
  • the fuse is formed, preferably from polysilicon, having a cathode, an anode, and one or more links electrically coupling the cathode to the anode, wherein each link has a first portion and a second portion.
  • a first doping process is performed to dope the cathode and the first portion of the links with a first impurity type.
  • a second doping process is performed to dope the anode and the second portion of the links with a second impurity type.
  • One or more p-n junction diodes are formed in the link at the junctions of portions of the link doped with the first impurity type and portions of the link doped with the second impurity type.
  • a conductive layer such as a silicide, is formed over the p-n junctions, and one or more contacts may be formed to provide an electrical connection to the anode and the cathode.
  • FIGS. 1 a - 5 b are plan views and cross section views after various process steps are performed to fabricate an electrical fuse having a p-n junction diode in accordance with one embodiment of the present invention
  • FIG. 6 is a schematic of an electrical circuit corresponding to a fuse fabricated in accordance with FIGS. 1 a - 5 b prior to programming;
  • FIG. 7 is a schematic of an electrical circuit corresponding to a fuse fabricated in accordance with FIGS. 1 a - 5 b after programming;
  • FIG. 8 is a plan view of an electrical fuse having a plurality of links, each link having a p-n junction diode, in accordance with one embodiment of the present invention
  • FIG. 9 is a schematic corresponding to the electrical fuse of FIG. 8 in accordance with one embodiment of the present invention.
  • FIG. 10 is a plan view of an electrical fuse with a single link having a plurality of p-n junction diodes in accordance with one embodiment of the present invention.
  • FIG. 11 is a schematic corresponding to the electrical fuse of FIG. 10 in accordance with one embodiment of the present invention.
  • FIG. 12 is a plan view of an electrical fuse having a plurality of links, each link a plurality of p-n junction diodes, in accordance with one embodiment of the present n;
  • FIG. 13 is a schematic corresponding to the electrical fuse of FIG. 12 in nce with one embodiment of the present invention.
  • FIG. 14 is a plan view of a cathode/anode showing an array of contacts in nce with one embodiment of the present invention.
  • the present invention will be described with respect to preferred embodiments in a specific context, namely an electrical fuse having one or more links, each link having one or more p-n junction diodes.
  • the cathode and anode are symmetrical and approximately the same size, and the links are straight.
  • the present invention may also be applied to other fuse structures having varying shapes, sizes, and configurations.
  • FIGS. 1 a - 5 b illustrate a method for forming a single-link fuse structure in accordance with one embodiment of the present invention.
  • the method begins in FIGS. 1 a - 1 b , wherein FIG. 1 a is a plan view of a wafer 100 , and FIG. 1 b is a cross section view of wafer 100 along the axis indicated in FIG. 1 a .
  • Wafer 100 includes a substrate 110 having a polysilicon layer 112 formed thereon.
  • the substrate 110 is preferably a silicon substrate, which is typically undoped, but may be lightly doped. Other materials, such as germanium, quartz, sapphire, and glass could alternatively be used for the substrate 110 .
  • the substrate 110 could be a semiconductor-on-insulator (SOI) wafer.
  • the polysilicon layer 112 is preferably deposited using low-pressure chemical vapor deposition (LPCVD) or CVD techniques to a thickness less than about 2500 ⁇ .
  • FIGS. 2 a and 2 b illustrate the wafer 100 of FIGS. 1 a - 1 b after the polysilicon layer 112 ( FIGS. 1 a - 1 b ) has been patterned to form a cathode 120 , an anode 122 , and a link 124 between the cathode 120 and the anode 122 .
  • FIG. 2 a is a plan view
  • FIG. 2 b is a cross section view along the axis indicated in FIG. 2 a .
  • the polysilicon layer 112 ( FIGS. 1 a - 1 b ) may be patterned, for example, by using standard photolithography techniques known in the art.
  • photolithography techniques involve depositing a photoresist material (not shown), which is masked, exposed, and developed to expose portions of the polysilicon layer 112 .
  • the remaining photoresist material protects the underlying material from subsequent processing steps, such as etching.
  • photoresist material is patterned to define the shape of a fuse as illustrated in FIG. 2 a.
  • an etching process such as a wet or dry, anisotropic or isotropic etch process, but preferably an anisotropic dry etch process, is performed to form the cathode 120 , anode 122 , and link 124 .
  • an etching process such as a wet or dry, anisotropic or isotropic etch process, but preferably an anisotropic dry etch process, is performed to form the cathode 120 , anode 122 , and link 124 .
  • the cathode 120 and the anode 122 are wider areas interconnected with a narrower link 124 .
  • the cathode 120 and the anode 122 are symmetrical.
  • the size and the shape of the cathode 120 , the anode 122 , and the link 124 may also vary.
  • the cathode 120 , the anode 122 , and the link 124 are rectangular shaped.
  • any or all of the cathode 120 , the anode 122 , and the link 124 may have varying shapes and differing sizes.
  • the link 124 may be jagged, curved, extended, shortened, or the like.
  • the cathode 120 and the anode 122 may be oval-shaped, circular, smaller, larger, symmetrical, asymmetrical, differing sizes, or the like.
  • FIGS. 3 a - 3 b illustrate the wafer 100 of FIGS. 2 a - 2 b after the anode 122 and a portion of the link 124 have been doped, wherein FIG. 3 a is a plan view and FIG. 3 b is a cross section view along the axis indicated in FIG. 3 a .
  • the anode 122 is preferably doped with an n-type impurity, such as phosphorous, nitrogen, arsenic, antimony, or the like, at a dose of about 1E13 to about 5E15 atoms/cm 2 and at an energy of about 1 to about 20 KeV.
  • the doping levels may be altered to create an N+ or an N ⁇ region as required by the design and particular application.
  • a first mask 126 is formed over the cathode 120 and a portion of the link 124 to protect those areas from becoming doped.
  • the first mask 126 is preferably a photoresist material or other polymer that is commonly used in the art. The first mask 126 may be removed after performing the n-type doping.
  • the cathode 120 and the remaining portion of the link 124 are doped with a p-type dopant. Similar to the doping of the anode 122 discussed above, a second mask 128 , preferably a photoresist material or other polymer, is formed exposing the cathode 120 and the remaining portion of the link 124 , and protecting the anode 122 and the portion of the link 124 previously doped with n-type impurities.
  • a second mask 128 preferably a photoresist material or other polymer
  • the cathode 120 and the remaining portion of the link 124 are doped with a p-type impurity, such as boron, aluminum, gallium, indium, BF2 or the like, at a dose of about 1 E13 to about 5E15 atoms/cm 2 and at an energy of about 1 to about 20 KeV.
  • the doping levels may be altered to create a P+ or a P ⁇ region as required by the design and particular application.
  • the second mask 128 may be removed. It should be noted that a depletion region 130 ( FIG. 4 b ) is formed at the junction of the p-type doped polysilicon and the n-type doped polysilicon.
  • FIGS. 5 a - 5 b illustrate wafer 100 of FIGS. 4 a - 4 b after a silicide layer 132 has been formed on the surface of the cathode 120 , the anode 122 , and the link 124 .
  • FIG. 5 a is a plan view
  • FIG. 5 b is a cross section view along the axis illustrated in FIG. 5 a .
  • the silicide layer 132 is formed by depositing a metal layer and performing an anneal. Metals that may be used include titanium, cobalt, nickel, and platinum, forming a silicide layer 132 comprising titanium silicide, cobalt silicide, nickel silicide, or platinum silicide, respectively. Other materials may be used.
  • the silicide layer covers the entire surface of the electrical fuse as illustrated in FIGS. 5 a - 5 b.
  • FIG. 6 A schematic equivalent to the fuse, prior to programming, formed by the process discussed above is shown in FIG. 6 .
  • the link 124 is represented by a p-n junction diode 610 and a resistor 612 .
  • the p-n junction diode 610 is the p-n junction formed in the doped polysilicon
  • the resistor 612 is the silicide layer on the surface of the polysilicon. Assuming the convention that current flows from positive to negative, the p-n junction diode 610 normally allows current to flow from the cathode 120 (p-type doped) to the anode 122 (n-type doped).
  • a programming transistor 614 allows the transistor to be programmed (e.g., blown).
  • FIG. 7 illustrates the schematic diagram of FIG. 6 after the fuse has been blown.
  • FIG. 8 is a plan view of an electrical fuse having a plurality of links 214 , each link having a p-n junction diode, in accordance with another embodiment of the present invention.
  • FIG. 9 is a schematic corresponding to the electrical fuse of FIG. 8 .
  • the plurality of links 214 are formed between a cathode 210 and an anode 212 .
  • the multi-link electrical fuse of FIG. 8 may be fabricated using the process steps discussed above with reference to FIGS. 1 a - 5 b.
  • the plurality of links 214 provide redundant links in the event one or more links are faulty due to process variations. For example, variations in the silicide process may cause the silicide layer on the links to be incomplete, possibly creating a high resistance. In this situation, some of the links may appear to be blown prior to programming. By having multiple links 214 , one or more faulty links will not cause the fuse to appear blown if there are good links remaining.
  • Programming of the multi-link electrical fuse may be performed in the same manner as the single-link electrical fuse. After programming, the silicide layers over the p-n junctions are depleted, thereby creating a high resistance between the cathode 210 and anode 212 .
  • FIG. 10 an electrical fuse having a link 314 with a plurality of p-n junction diodes is provided.
  • FIG. 11 is a schematic corresponding to the electrical fuse illustrated in FIG. 10 .
  • the link 314 is formed between a cathode 310 and an anode 312 similar to the embodiment discussed above, but multiple p-n junctions are formed in the link 314 . Multiple p-n junction diodes enhance the programming efficiency.
  • FIGS. 12 and 13 Yet another embodiment is illustrated in FIGS. 12 and 13 , wherein an electrical fuse having a plurality of links 414 between a cathode 410 and an anode 412 is provided, wherein each link has a plurality of p-n junction diodes.
  • This embodiment combines the advantages of the multi-link embodiment and the multiple p-n junction diode embodiment. Accordingly, this embodiment provides for link redundancy by having a plurality of links and increased programming efficiency from forming multiple p-n junction diodes on each link.
  • FIG. 14 is a plan view of an anode/cathode 510 illustrating a contact layout in accordance with one embodiment of the present invention.
  • contacts 520 are formed in an interlayer dielectric (not shown) to provide an electrical connection between the anode/cathode 510 and a metal layer (not shown).
  • the anode/cathode 510 has a plurality of contacts 520 , such as the contact array illustrated in FIG. 14 to reduce the contribution of contact Rc to the total resistance of the fuse link.

Landscapes

  • Physics & Mathematics (AREA)
  • Condensed Matter Physics & Semiconductors (AREA)
  • General Physics & Mathematics (AREA)
  • Engineering & Computer Science (AREA)
  • Computer Hardware Design (AREA)
  • Microelectronics & Electronic Packaging (AREA)
  • Power Engineering (AREA)
  • Design And Manufacture Of Integrated Circuits (AREA)

Abstract

System and method for providing an electrical fuse having a p-n junction diode. A preferred embodiment comprises a cathode, an anode, and one or more links formed between the cathode and the anode. The cathode and the portion of the cathode adjoining the link are doped with a first impurity, preferably a p-type impurity. The anode and the portion of the link adjoining the anode are doped with a second impurity, preferably an n-type impurity. The junction of the first impurity and the second impurity in the link forms a p-n junction diode. A conductive layer, such as a silicide layer, is formed over the p-n junction diodes. In an alternative embodiment, a plurality of p-n junction diodes may be formed in each link. One or more contacts may be formed to provide electrical contact to the cathode and the anode.

Description

    TECHNICAL FIELD
  • The present invention relates generally to a system and method for an electrical fuse, and more particularly to a system and method for an electrical fuse for use in semiconductor devices.
  • BACKGROUND
  • Fuses are commonly used in integrated circuits to provide redundancy and programming capabilities. To increase yield in integrated circuits such as memory chips, it is common to include redundant memory cells on the memory chips. If a memory circuit is found to be defective or is not needed, the fuse may be blown thereby activating or deactivating the redundant memory cells. Another common practice is to utilize fuses to program or customize integrated circuits for a particular application or customer. In this manner, the same chip may be produced and customized for individual customers by programming the fuses after fabrication, thereby reducing the fabrication costs.
  • Typically, fuses comprise a conductive link that may be blown or ruptured to prevent current from flowing. In one particular type of fuse, the conductive link is formed of a metal, such as aluminum or copper, and blown by a laser. The use of the laser, however, requires complicated processing steps and expensive laser equipment.
  • Another type of fuse involves the use of an electrical fuse, which may be blown by passing an electrical current of sufficient magnitude through the selected fuses for a sufficient period of time to alter the electrical properties of the link, generally increasing the resistance of the link. A common design for such a fuse comprises a cathode and an anode interconnected by a thinner fuse link. Such a structure is commonly formed of doped polysilicon or undoped/doped polysilicon having a silicided surface.
  • To blow the fuse, a sufficiently high current is applied to the link causing high current concentrations or “current crowding” where the dimensions of the fuse are reduced in the link. The current crowding causes silicide agglomeration or melting of the link, increasing the resistance of the link. A sensing circuit is then able to sense the amount of resistance to determine the state of the fuse.
  • In an attempt to reduce the amount of current and the time period required to blow the fuse, further attempts have incorporated a p-n junction diode in conjunction with the silicided layer. In a typical design, the cathode, anode, and fuse link are formed of a polysilicon material. The cathode of the fuse is doped with p-type impurities, and the fuse link and the anode are doped with n-type impurities. The junction of the p-type cathode and the n-type fuse link forms a p-n junction diode. The surface of the polysilicon at the p-n junction diode is silicided.
  • To blow the fuse, the cathode is negatively biased and the anode is positively biased causing a reverse bias to be applied to the p-n junction diode. Because the p-n junction diode does not allow the current to flow in this configuration, the current flows through the silicided layer. The current crowding in the silicide layer over the p-n junction causes silicide migration or melting of the link, thereby blowing the fuse. Thereafter, the link is a high-resistance path and allows sensing circuits to detect the blown state of the fuse.
  • SUMMARY OF THE INVENTION
  • These and other problems are generally solved or circumvented, and technical advantages are generally achieved, by preferred embodiments of the present invention in which an electrical fuse having a p-n junction diode is provided.
  • In accordance with a preferred apparatus embodiment of the present invention, an electrical fuse comprises a cathode, an anode, and one or more links electrically coupling the cathode to the anode, wherein each link has a first portion and a second portion. The cathode and the first portion are doped with a first impurity, and the anode and the second portion are doped with a second impurity. Preferably, the first impurity is a p-type impurity, and the second impurity is an n-type impurity. One or more p-n junction diodes are formed in the link at the junctions of portions of the link doped with the first impurity type and portions of the link doped with the second impurity type. A conductive layer, such as a silicide, is formed over the p-n junction diodes. One or more contacts may be formed to provide an electrical connection to the anode and the cathode.
  • In accordance with a preferred method embodiment of the present invention, a method for forming an electrical fuse is provided. The fuse is formed, preferably from polysilicon, having a cathode, an anode, and one or more links electrically coupling the cathode to the anode, wherein each link has a first portion and a second portion. A first doping process is performed to dope the cathode and the first portion of the links with a first impurity type. A second doping process is performed to dope the anode and the second portion of the links with a second impurity type. One or more p-n junction diodes are formed in the link at the junctions of portions of the link doped with the first impurity type and portions of the link doped with the second impurity type. A conductive layer, such as a silicide, is formed over the p-n junctions, and one or more contacts may be formed to provide an electrical connection to the anode and the cathode.
  • The foregoing has outlined rather broadly the features and technical advantages of the present invention in order that the detailed description of the invention that follows may be better understood. Additional features and advantages of the invention will be described hereinafter which form the subject of the claims of the invention. It should be appreciated by those skilled in the art that the conception and specific embodiment disclosed may be readily utilized as a basis for modifying or designing other structures or processes for carrying out the same purposes of the present invention. It should also be realized by those skilled in the art that such equivalent constructions do not depart from the spirit and scope of the invention as set forth in the appended claims.
  • BRIEF DESCRIPTION OF THE DRAWINGS
  • For a more complete understanding of the present invention, and the advantages thereof, reference is now made to the following descriptions taken in conjunction with the accompanying drawings, in which:
  • FIGS. 1 a-5 b are plan views and cross section views after various process steps are performed to fabricate an electrical fuse having a p-n junction diode in accordance with one embodiment of the present invention;
  • FIG. 6 is a schematic of an electrical circuit corresponding to a fuse fabricated in accordance with FIGS. 1 a-5 b prior to programming;
  • FIG. 7 is a schematic of an electrical circuit corresponding to a fuse fabricated in accordance with FIGS. 1 a-5 b after programming;
  • FIG. 8 is a plan view of an electrical fuse having a plurality of links, each link having a p-n junction diode, in accordance with one embodiment of the present invention;
  • FIG. 9 is a schematic corresponding to the electrical fuse of FIG. 8 in accordance with one embodiment of the present invention;
  • FIG. 10 is a plan view of an electrical fuse with a single link having a plurality of p-n junction diodes in accordance with one embodiment of the present invention;
  • FIG. 11 is a schematic corresponding to the electrical fuse of FIG. 10 in accordance with one embodiment of the present invention;
  • FIG. 12 is a plan view of an electrical fuse having a plurality of links, each link a plurality of p-n junction diodes, in accordance with one embodiment of the present n;
  • FIG. 13 is a schematic corresponding to the electrical fuse of FIG. 12 in nce with one embodiment of the present invention; and
  • FIG. 14 is a plan view of a cathode/anode showing an array of contacts in nce with one embodiment of the present invention.
  • DETAILED DESCRIPTION OF ILLUSTRATIVE EMBODIMENTS
  • The making and using of the presently preferred embodiments are discussed in detail below. It should be appreciated, however, that the present invention provides many applicable inventive concepts that can be embodied in a wide variety of specific contexts. The specific embodiments discussed are merely illustrative of specific ways to make and use the invention, and do not limit the scope of the invention.
  • The present invention will be described with respect to preferred embodiments in a specific context, namely an electrical fuse having one or more links, each link having one or more p-n junction diodes. The cathode and anode are symmetrical and approximately the same size, and the links are straight. The present invention, however, may also be applied to other fuse structures having varying shapes, sizes, and configurations.
  • FIGS. 1 a-5 b illustrate a method for forming a single-link fuse structure in accordance with one embodiment of the present invention. The method begins in FIGS. 1 a-1 b, wherein FIG. 1 a is a plan view of a wafer 100, and FIG. 1 b is a cross section view of wafer 100 along the axis indicated in FIG. 1 a. Wafer 100 includes a substrate 110 having a polysilicon layer 112 formed thereon. The substrate 110 is preferably a silicon substrate, which is typically undoped, but may be lightly doped. Other materials, such as germanium, quartz, sapphire, and glass could alternatively be used for the substrate 110. In addition, the substrate 110 could be a semiconductor-on-insulator (SOI) wafer. The polysilicon layer 112 is preferably deposited using low-pressure chemical vapor deposition (LPCVD) or CVD techniques to a thickness less than about 2500 Å.
  • FIGS. 2 a and 2 b illustrate the wafer 100 of FIGS. 1 a-1 b after the polysilicon layer 112 (FIGS. 1 a-1 b) has been patterned to form a cathode 120, an anode 122, and a link 124 between the cathode 120 and the anode 122. FIG. 2 a is a plan view, and FIG. 2 b is a cross section view along the axis indicated in FIG. 2 a. The polysilicon layer 112 (FIGS. 1 a-1 b) may be patterned, for example, by using standard photolithography techniques known in the art. Generally, photolithography techniques involve depositing a photoresist material (not shown), which is masked, exposed, and developed to expose portions of the polysilicon layer 112. The remaining photoresist material protects the underlying material from subsequent processing steps, such as etching. In the preferred embodiment, photoresist material is patterned to define the shape of a fuse as illustrated in FIG. 2 a.
  • After the photoresist material has been applied and patterned, an etching process such as a wet or dry, anisotropic or isotropic etch process, but preferably an anisotropic dry etch process, is performed to form the cathode 120, anode 122, and link 124. Generally, the cathode 120 and the anode 122 are wider areas interconnected with a narrower link 124. Preferably, the cathode 120 and the anode 122 are symmetrical.
  • The size and the shape of the cathode 120, the anode 122, and the link 124 may also vary. In the preferred embodiment illustrated in FIG. 2 a, the cathode 120, the anode 122, and the link 124 are rectangular shaped. In other embodiments, any or all of the cathode 120, the anode 122, and the link 124 may have varying shapes and differing sizes. For example, the link 124 may be jagged, curved, extended, shortened, or the like. Additionally, the cathode 120 and the anode 122 may be oval-shaped, circular, smaller, larger, symmetrical, asymmetrical, differing sizes, or the like.
  • FIGS. 3 a-3 b illustrate the wafer 100 of FIGS. 2 a-2 b after the anode 122 and a portion of the link 124 have been doped, wherein FIG. 3 a is a plan view and FIG. 3 b is a cross section view along the axis indicated in FIG. 3 a. The anode 122 is preferably doped with an n-type impurity, such as phosphorous, nitrogen, arsenic, antimony, or the like, at a dose of about 1E13 to about 5E15 atoms/cm2 and at an energy of about 1 to about 20 KeV. The doping levels may be altered to create an N+ or an N− region as required by the design and particular application.
  • To prevent doping of the cathode 120 and the remaining portion of the link 124, a first mask 126 is formed over the cathode 120 and a portion of the link 124 to protect those areas from becoming doped. The first mask 126 is preferably a photoresist material or other polymer that is commonly used in the art. The first mask 126 may be removed after performing the n-type doping.
  • Referring now to FIGS. 4 a-4 b, the cathode 120 and the remaining portion of the link 124 are doped with a p-type dopant. Similar to the doping of the anode 122 discussed above, a second mask 128, preferably a photoresist material or other polymer, is formed exposing the cathode 120 and the remaining portion of the link 124, and protecting the anode 122 and the portion of the link 124 previously doped with n-type impurities. In the preferred embodiment the cathode 120 and the remaining portion of the link 124 are doped with a p-type impurity, such as boron, aluminum, gallium, indium, BF2 or the like, at a dose of about 1 E13 to about 5E15 atoms/cm2 and at an energy of about 1 to about 20 KeV. The doping levels may be altered to create a P+ or a P− region as required by the design and particular application. After doping, the second mask 128 may be removed. It should be noted that a depletion region 130 (FIG. 4 b) is formed at the junction of the p-type doped polysilicon and the n-type doped polysilicon.
  • FIGS. 5 a-5 b illustrate wafer 100 of FIGS. 4 a-4 b after a silicide layer 132 has been formed on the surface of the cathode 120, the anode 122, and the link 124. FIG. 5 a is a plan view, and FIG. 5 b is a cross section view along the axis illustrated in FIG. 5 a. Preferably, the silicide layer 132 is formed by depositing a metal layer and performing an anneal. Metals that may be used include titanium, cobalt, nickel, and platinum, forming a silicide layer 132 comprising titanium silicide, cobalt silicide, nickel silicide, or platinum silicide, respectively. Other materials may be used. In the preferred embodiment, the silicide layer covers the entire surface of the electrical fuse as illustrated in FIGS. 5 a-5 b.
  • A schematic equivalent to the fuse, prior to programming, formed by the process discussed above is shown in FIG. 6. The link 124 is represented by a p-n junction diode 610 and a resistor 612. The p-n junction diode 610 is the p-n junction formed in the doped polysilicon, and the resistor 612 is the silicide layer on the surface of the polysilicon. Assuming the convention that current flows from positive to negative, the p-n junction diode 610 normally allows current to flow from the cathode 120 (p-type doped) to the anode 122 (n-type doped). A programming transistor 614 allows the transistor to be programmed (e.g., blown).
  • To blow the fuse, a reverse bias is applied to the p-n junction diode 610. Because the p-n junction diode 610 restricts current from flowing through the polysilicon, the current is restricted to flowing through the resistor 612, i.e., the silicide layer 132 of FIG. 5 b. Current crowding in the resistor causes silicide depletion to occur in the silicide layer 132, thereby blowing the fuse or causing the fuse to go to a high-resistance state. FIG. 7 illustrates the schematic diagram of FIG. 6 after the fuse has been blown.
  • FIG. 8 is a plan view of an electrical fuse having a plurality of links 214, each link having a p-n junction diode, in accordance with another embodiment of the present invention. FIG. 9 is a schematic corresponding to the electrical fuse of FIG. 8. As illustrated in FIG. 8, the plurality of links 214 are formed between a cathode 210 and an anode 212. The multi-link electrical fuse of FIG. 8 may be fabricated using the process steps discussed above with reference to FIGS. 1 a-5 b.
  • The plurality of links 214 provide redundant links in the event one or more links are faulty due to process variations. For example, variations in the silicide process may cause the silicide layer on the links to be incomplete, possibly creating a high resistance. In this situation, some of the links may appear to be blown prior to programming. By having multiple links 214, one or more faulty links will not cause the fuse to appear blown if there are good links remaining.
  • Programming of the multi-link electrical fuse may be performed in the same manner as the single-link electrical fuse. After programming, the silicide layers over the p-n junctions are depleted, thereby creating a high resistance between the cathode 210 and anode 212.
  • In yet another embodiment illustrated in FIG. 10, an electrical fuse having a link 314 with a plurality of p-n junction diodes is provided. FIG. 11 is a schematic corresponding to the electrical fuse illustrated in FIG. 10. In this situation, the link 314 is formed between a cathode 310 and an anode 312 similar to the embodiment discussed above, but multiple p-n junctions are formed in the link 314. Multiple p-n junction diodes enhance the programming efficiency.
  • Yet another embodiment is illustrated in FIGS. 12 and 13, wherein an electrical fuse having a plurality of links 414 between a cathode 410 and an anode 412 is provided, wherein each link has a plurality of p-n junction diodes. This embodiment combines the advantages of the multi-link embodiment and the multiple p-n junction diode embodiment. Accordingly, this embodiment provides for link redundancy by having a plurality of links and increased programming efficiency from forming multiple p-n junction diodes on each link.
  • FIG. 14 is a plan view of an anode/cathode 510 illustrating a contact layout in accordance with one embodiment of the present invention. Generally, contacts 520 are formed in an interlayer dielectric (not shown) to provide an electrical connection between the anode/cathode 510 and a metal layer (not shown). Preferably, the anode/cathode 510 has a plurality of contacts 520, such as the contact array illustrated in FIG. 14 to reduce the contribution of contact Rc to the total resistance of the fuse link.
  • Although the present invention and its advantages have been described in detail, it should be understood that various changes, substitutions, and alterations can be made herein without departing from the spirit and scope of the invention as defined by the appended claims. For example, the materials and processes used to form the electrical fuses disclosed herein may be altered, as well as the shapes and configurations.
  • Moreover, the scope of the present application is not intended to be limited to the particular embodiments of the process, machine, manufacture, composition of matter, means, methods and steps described in the specification. As one of ordinary skill in the art will readily appreciate from the disclosure of the present invention, processes, machines, manufacture, compositions of matter, means, methods, or steps, presently existing or later to be developed, that perform substantially the same function or achieve substantially the same result as the corresponding embodiments described herein may be utilized according to the present invention. Accordingly, the appended claims are intended to include within their scope such processes, machines, manufacture, compositions of matter, means, methods, or steps.

Claims (11)

1. An electrical fuse comprising:
a cathode doped with a first impurity of a first conductivity type;
an anode doped with a second impurity of a second conductivity type;
a plurality of links electrically coupling the cathode and the anode, each link having a first portion and a second portion, the first portion being doped with the first impurity, the second portion being doped with the second impurity, one or more p-n junction diodes being formed at a junction between the first portion and the second portion; and
a conductive layer over the p-n junction diodes.
2. The electrical fuse of claim 1, wherein the first impurity is a p-type impurity and the second impurity is an n-type impurity.
3. The electrical fuse of claim 1, wherein the conductive layer is a silicide.
4. The electrical fuse of claim 1, wherein the conductive layer is less than 500 Å in thickness.
5. The electrical fuse of claim 1, wherein the conductive layer is a material selected from the group consisting essentially of titanium silicide, cobalt silicide, nickel silicide, platinum silicide, and a combination thereof.
6. The electrical fuse of claim 1, wherein the cathode, the anode, and the links comprise polysilicon.
7. The electrical fuse of claim 1, wherein the cathode, the anode, and the links are less than 2500 Å in thickness.
8. The electrical fuse of claim 1, further comprising one or more contacts electrically coupled to the cathode and one or more contacts electrically coupled to the anode.
9. The electrical fuse of claim 1, further comprising a first contact array comprising a plurality of contacts electrically coupled to the cathode, and further comprising a second contact array comprising a plurality of contacts electrically coupled to the anode.
10. The electrical fuse of claim 1, wherein the cathode and the anode are symmetric.
11-20. (canceled)
US10/806,955 2004-03-23 2004-03-23 Diode junction poly fuse Expired - Fee Related US6956277B1 (en)

Priority Applications (4)

Application Number Priority Date Filing Date Title
US10/806,955 US6956277B1 (en) 2004-03-23 2004-03-23 Diode junction poly fuse
TW093121531A TWI244767B (en) 2004-03-23 2004-07-19 Diode junction poly fuse
CNA2004100703889A CN1674272A (en) 2004-03-23 2004-08-02 Electronic fuse wire and producing method for forming the same electronic fuse wire
US11/207,634 US7892895B2 (en) 2004-03-23 2005-08-19 Diode junction poly fuse

Applications Claiming Priority (1)

Application Number Priority Date Filing Date Title
US10/806,955 US6956277B1 (en) 2004-03-23 2004-03-23 Diode junction poly fuse

Related Child Applications (1)

Application Number Title Priority Date Filing Date
US11/207,634 Division US7892895B2 (en) 2004-03-23 2005-08-19 Diode junction poly fuse

Publications (2)

Publication Number Publication Date
US20050212080A1 true US20050212080A1 (en) 2005-09-29
US6956277B1 US6956277B1 (en) 2005-10-18

Family

ID=34988783

Family Applications (2)

Application Number Title Priority Date Filing Date
US10/806,955 Expired - Fee Related US6956277B1 (en) 2004-03-23 2004-03-23 Diode junction poly fuse
US11/207,634 Expired - Fee Related US7892895B2 (en) 2004-03-23 2005-08-19 Diode junction poly fuse

Family Applications After (1)

Application Number Title Priority Date Filing Date
US11/207,634 Expired - Fee Related US7892895B2 (en) 2004-03-23 2005-08-19 Diode junction poly fuse

Country Status (3)

Country Link
US (2) US6956277B1 (en)
CN (1) CN1674272A (en)
TW (1) TWI244767B (en)

Cited By (34)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20060197179A1 (en) * 2005-03-03 2006-09-07 International Business Machines Corporation Dense semiconductor fuse array
US20070099326A1 (en) * 2005-11-03 2007-05-03 International Business Machines Corporation eFuse and methods of manufacturing the same
US20070262413A1 (en) * 2006-05-11 2007-11-15 Booth Roger A Jr E-fuse and method for fabricating e-fuses integrating polysilicon resistor masks
US20090302417A1 (en) * 2008-06-10 2009-12-10 International Business Machines Corporation Structure and method to form dual silicide e-fuse
US20100214863A1 (en) * 2009-02-23 2010-08-26 Taiwan Semiconductor Manufacturing Company, Ltd. Memory power gating circuit and methods
US20100232203A1 (en) * 2009-03-16 2010-09-16 Taiwan Semiconductor Manufacturing Company, Ltd. Electrical anti-fuse and related applications
US20100244144A1 (en) * 2009-03-31 2010-09-30 Taiwan Semiconductor Manufacturing Company, Ltd. Electrical fuse and related applications
US20100258870A1 (en) * 2009-04-14 2010-10-14 Taiwan Semiconductor Manufacturing Company, Ltd. Finfets and methods for forming the same
US20110006390A1 (en) * 2009-07-08 2011-01-13 Taiwan Semiconductor Manufacturing Company, Ltd. Sti structure and method of forming bottom void in same
US20110024804A1 (en) * 2009-07-28 2011-02-03 Taiwan Semiconductor Manufacturing Company, Ltd. Method for forming high germanium concentration sige stressor
US20110024794A1 (en) * 2009-07-31 2011-02-03 Taiwan Semiconductor Manufacturing Company, Ltd. Fin structure for high mobility multiple-gate transistor
US20110049613A1 (en) * 2009-09-01 2011-03-03 Taiwan Semiconductor Manufacturing Company, Ltd. Accumulation type finfet, circuits and fabrication method thereof
US20110068405A1 (en) * 2009-09-24 2011-03-24 Taiwan Semiconductor Manufacturing Company, Ltd. Fin field effect transistor
US20110074538A1 (en) * 2009-09-25 2011-03-31 Kuei-Sheng Wu Electrical fuse structure and method for fabricating the same
US20110079829A1 (en) * 2009-10-01 2011-04-07 Taiwan Semiconductor Manufacturing Company, Ltd. Finfets and methods for forming the same
US20110097867A1 (en) * 2009-10-22 2011-04-28 Taiwan Semiconductor Manufacturing Company, Ltd. Method of controlling gate thicknesses in forming fusi gates
US20110182098A1 (en) * 2010-01-27 2011-07-28 Taiwan Semiconductor Manufacturing Company, Ltd. Integrated circuits and methods for forming the same
US20110233679A1 (en) * 2010-03-25 2011-09-29 Taiwan Semiconductor Manufacturing Company, Ltd. Integrated circuit including finfets and methods for forming the same
US8298925B2 (en) 2010-11-08 2012-10-30 Taiwan Semiconductor Manufacturing Company, Ltd. Mechanisms for forming ultra shallow junction
US8431453B2 (en) 2011-03-31 2013-04-30 Taiwan Semiconductor Manufacturing Company, Ltd. Plasma doping to reduce dielectric loss during removal of dummy layers in a gate structure
US8440517B2 (en) 2010-10-13 2013-05-14 Taiwan Semiconductor Manufacturing Company, Ltd. FinFET and method of fabricating the same
US8497528B2 (en) 2010-05-06 2013-07-30 Taiwan Semiconductor Manufacturing Company, Ltd. Method for fabricating a strained structure
US8592915B2 (en) 2011-01-25 2013-11-26 Taiwan Semiconductor Manufacturing Company, Ltd. Doped oxide for shallow trench isolation (STI)
US8603924B2 (en) 2010-10-19 2013-12-10 Taiwan Semiconductor Manufacturing Company, Ltd. Methods of forming gate dielectric material
CN103855127A (en) * 2012-12-04 2014-06-11 上海华虹宏力半导体制造有限公司 Programmable polycrystalline silicon diode fuse wire device structure and manufacturing method
US8759943B2 (en) 2010-10-08 2014-06-24 Taiwan Semiconductor Manufacturing Company, Ltd. Transistor having notched fin structure and method of making the same
US8769446B2 (en) 2010-11-12 2014-07-01 Taiwan Semiconductor Manufacturing Company, Ltd. Method and device for increasing fin device density for unaligned fins
US8877602B2 (en) 2011-01-25 2014-11-04 Taiwan Semiconductor Manufacturing Company, Ltd. Mechanisms of doping oxide for forming shallow trench isolation
US8980719B2 (en) 2010-04-28 2015-03-17 Taiwan Semiconductor Manufacturing Company, Ltd. Methods for doping fin field-effect transistors
US9040393B2 (en) 2010-01-14 2015-05-26 Taiwan Semiconductor Manufacturing Company, Ltd. Method of forming semiconductor structure
US9041151B2 (en) 2013-05-31 2015-05-26 International Business Machines Corporation Fin eFuse formed by trench silicide process
US9637834B2 (en) * 2015-01-06 2017-05-02 Semiconductor Manufacturing International (Shanghai) Corporation Electrically programmable fuse structure and fabrication method thereof
US20170345758A1 (en) * 2009-10-30 2017-11-30 Taiwan Semiconductor Manufacturing Company, Ltd. Electrical Fuse Structure and Method of Formation
US20190051573A1 (en) * 2017-08-09 2019-02-14 Fuji Electric Co., Ltd. Semiconductor device

Families Citing this family (19)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US7067359B2 (en) * 2004-03-26 2006-06-27 Taiwan Semiconductor Manufacturing Company, Ltd. Method of fabricating an electrical fuse for silicon-on-insulator devices
US7304366B2 (en) * 2004-08-02 2007-12-04 Taiwan Semiconductor Manufacturing Co., Ltd. Self correcting multiple-link fuse
US20060071298A1 (en) * 2004-10-05 2006-04-06 Hui Kelvin Y Polysilicon memory element
US7701035B2 (en) * 2005-11-30 2010-04-20 International Business Machines Corporation Laser fuse structures for high power applications
US7576407B2 (en) * 2006-04-26 2009-08-18 Samsung Electronics Co., Ltd. Devices and methods for constructing electrically programmable integrated fuses for low power applications
KR100827664B1 (en) * 2006-12-26 2008-05-07 삼성전자주식회사 Electrical fuse, semiconductor device having the same, and programming and reading method thereof
US7851885B2 (en) * 2007-03-07 2010-12-14 International Business Machines Corporation Methods and systems involving electrically programmable fuses
US7732893B2 (en) * 2007-03-07 2010-06-08 International Business Machines Corporation Electrical fuse structure for higher post-programming resistance
US20080258255A1 (en) * 2007-04-23 2008-10-23 Taiwan Semiconductor Manufacturing Co., Ltd. Electromigration Aggravated Electrical Fuse Structure
US20080277756A1 (en) * 2007-05-09 2008-11-13 Freescale Semiconductor, Inc. Electronic device and method for operating a memory circuit
US20090001506A1 (en) * 2007-06-29 2009-01-01 Kim Deok-Kee Dual stress liner efuse
US7619295B2 (en) * 2007-10-10 2009-11-17 Fairchild Semiconductor Corporation Pinched poly fuse
KR100979367B1 (en) 2008-03-19 2010-08-31 주식회사 하이닉스반도체 Method for forming the fuse of semiconductor device
US8242831B2 (en) * 2009-12-31 2012-08-14 Intel Corporation Tamper resistant fuse design
CN103000577B (en) * 2012-11-12 2014-12-10 上海华力微电子有限公司 Electronic programmable fuse device manufacturing method
CN103872011B (en) * 2012-12-18 2016-08-31 中芯国际集成电路制造(上海)有限公司 Electrically programmable fuse structure
CN105097772A (en) * 2014-05-22 2015-11-25 中芯国际集成电路制造(上海)有限公司 Electrical programmable fuse structure and electronic device
CN105470238A (en) * 2014-09-09 2016-04-06 中芯国际集成电路制造(上海)有限公司 Electrical programmable fuse device, integrated circuit and electronic device
CN118571860A (en) * 2024-08-01 2024-08-30 杭州积海半导体有限公司 Fuse device and forming method

Citations (3)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US5708291A (en) * 1995-09-29 1998-01-13 Intel Corporation Silicide agglomeration fuse device
US6323535B1 (en) * 2000-06-16 2001-11-27 Infineon Technologies North America Corp. Electrical fuses employing reverse biasing to enhance programming
US6580156B1 (en) * 2002-04-04 2003-06-17 Broadcom Corporation Integrated fuse with regions of different doping within the fuse neck

Family Cites Families (9)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US3012121A (en) * 1957-09-04 1961-12-05 Ite Circuit Breaker Ltd Electric fuses
JPH04209501A (en) * 1990-12-04 1992-07-30 Mitsubishi Electric Corp Substrate for semiconductor device
JPH04373148A (en) * 1991-06-21 1992-12-25 Nippon Steel Corp Fuse structure of semiconductor device
US6242790B1 (en) * 1999-08-30 2001-06-05 Advanced Micro Devices, Inc. Using polysilicon fuse for IC programming
US6356496B1 (en) * 2000-07-07 2002-03-12 Lucent Technologies Inc. Resistor fuse
US6624499B2 (en) * 2002-02-28 2003-09-23 Infineon Technologies Ag System for programming fuse structure by electromigration of silicide enhanced by creating temperature gradient
US7106164B2 (en) * 2003-12-03 2006-09-12 International Business Machines Corporation Apparatus and method for electronic fuse with improved ESD tolerance
JP4723827B2 (en) * 2004-08-04 2011-07-13 セイコーインスツル株式会社 Resistance circuit
JP2006286688A (en) * 2005-03-31 2006-10-19 Elpida Memory Inc Semiconductor device

Patent Citations (3)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US5708291A (en) * 1995-09-29 1998-01-13 Intel Corporation Silicide agglomeration fuse device
US6323535B1 (en) * 2000-06-16 2001-11-27 Infineon Technologies North America Corp. Electrical fuses employing reverse biasing to enhance programming
US6580156B1 (en) * 2002-04-04 2003-06-17 Broadcom Corporation Integrated fuse with regions of different doping within the fuse neck

Cited By (72)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US7227207B2 (en) * 2005-03-03 2007-06-05 International Business Machines Corporation Dense semiconductor fuse array
US20060197179A1 (en) * 2005-03-03 2006-09-07 International Business Machines Corporation Dense semiconductor fuse array
US7659168B2 (en) 2005-11-03 2010-02-09 International Business Machines Corporation eFuse and methods of manufacturing the same
US20070099326A1 (en) * 2005-11-03 2007-05-03 International Business Machines Corporation eFuse and methods of manufacturing the same
WO2007051765A2 (en) 2005-11-03 2007-05-10 International Business Machines Corporation Electrically programmable fuse
WO2007051765A3 (en) * 2005-11-03 2007-06-28 Ibm Electrically programmable fuse
US20080029843A1 (en) * 2006-05-11 2008-02-07 International Business Machines Corporation E-Fuse and Method for Fabricating E-Fuses Integrating Polysilicon Resistor Masks
US20070262413A1 (en) * 2006-05-11 2007-11-15 Booth Roger A Jr E-fuse and method for fabricating e-fuses integrating polysilicon resistor masks
US20090302417A1 (en) * 2008-06-10 2009-12-10 International Business Machines Corporation Structure and method to form dual silicide e-fuse
US8013419B2 (en) * 2008-06-10 2011-09-06 International Business Machines Corporation Structure and method to form dual silicide e-fuse
US20100214863A1 (en) * 2009-02-23 2010-08-26 Taiwan Semiconductor Manufacturing Company, Ltd. Memory power gating circuit and methods
US8305829B2 (en) 2009-02-23 2012-11-06 Taiwan Semiconductor Manufacturing Company, Ltd. Memory power gating circuit for controlling internal voltage of a memory array, system and method for controlling the same
US8305790B2 (en) 2009-03-16 2012-11-06 Taiwan Semiconductor Manufacturing Company, Ltd. Electrical anti-fuse and related applications
US20100232203A1 (en) * 2009-03-16 2010-09-16 Taiwan Semiconductor Manufacturing Company, Ltd. Electrical anti-fuse and related applications
US8957482B2 (en) * 2009-03-31 2015-02-17 Taiwan Semiconductor Manufacturing Company, Ltd. Electrical fuse and related applications
US20100244144A1 (en) * 2009-03-31 2010-09-30 Taiwan Semiconductor Manufacturing Company, Ltd. Electrical fuse and related applications
US20100258870A1 (en) * 2009-04-14 2010-10-14 Taiwan Semiconductor Manufacturing Company, Ltd. Finfets and methods for forming the same
US8912602B2 (en) 2009-04-14 2014-12-16 Taiwan Semiconductor Manufacturing Company, Ltd. FinFETs and methods for forming the same
US20110006390A1 (en) * 2009-07-08 2011-01-13 Taiwan Semiconductor Manufacturing Company, Ltd. Sti structure and method of forming bottom void in same
US8461015B2 (en) 2009-07-08 2013-06-11 Taiwan Semiconductor Manufacturing Company, Ltd. STI structure and method of forming bottom void in same
US20110024804A1 (en) * 2009-07-28 2011-02-03 Taiwan Semiconductor Manufacturing Company, Ltd. Method for forming high germanium concentration sige stressor
US8623728B2 (en) 2009-07-28 2014-01-07 Taiwan Semiconductor Manufacturing Company, Ltd. Method for forming high germanium concentration SiGe stressor
US9660082B2 (en) 2009-07-28 2017-05-23 Taiwan Semiconductor Manufacturing Company, Ltd. Integrated circuit transistor structure with high germanium concentration SiGe stressor
US20110024794A1 (en) * 2009-07-31 2011-02-03 Taiwan Semiconductor Manufacturing Company, Ltd. Fin structure for high mobility multiple-gate transistor
US8629478B2 (en) 2009-07-31 2014-01-14 Taiwan Semiconductor Manufacturing Company, Ltd. Fin structure for high mobility multiple-gate transistor
US20110049613A1 (en) * 2009-09-01 2011-03-03 Taiwan Semiconductor Manufacturing Company, Ltd. Accumulation type finfet, circuits and fabrication method thereof
US8264032B2 (en) 2009-09-01 2012-09-11 Taiwan Semiconductor Manufacturing Company, Ltd. Accumulation type FinFET, circuits and fabrication method thereof
US10355108B2 (en) 2009-09-24 2019-07-16 Taiwan Semiconductor Manufacturing Company, Ltd. Method of forming a fin field effect transistor comprising two etching steps to define a fin structure
US11158725B2 (en) 2009-09-24 2021-10-26 Taiwan Semiconductor Manufacturing Company, Ltd. Fin structure of fin field effect transistor
US20110068405A1 (en) * 2009-09-24 2011-03-24 Taiwan Semiconductor Manufacturing Company, Ltd. Fin field effect transistor
US9484462B2 (en) 2009-09-24 2016-11-01 Taiwan Semiconductor Manufacturing Company, Ltd. Fin structure of fin field effect transistor
US20110074538A1 (en) * 2009-09-25 2011-03-31 Kuei-Sheng Wu Electrical fuse structure and method for fabricating the same
US8264021B2 (en) 2009-10-01 2012-09-11 Taiwan Semiconductor Manufacturing Company, Ltd. Finfets and methods for forming the same
US20110079829A1 (en) * 2009-10-01 2011-04-07 Taiwan Semiconductor Manufacturing Company, Ltd. Finfets and methods for forming the same
US20110097867A1 (en) * 2009-10-22 2011-04-28 Taiwan Semiconductor Manufacturing Company, Ltd. Method of controlling gate thicknesses in forming fusi gates
US11410925B2 (en) * 2009-10-30 2022-08-09 Taiwan Semiconductor Manufacturing Company, Ltd. Electrical fuse structure and method of formation
US20170345758A1 (en) * 2009-10-30 2017-11-30 Taiwan Semiconductor Manufacturing Company, Ltd. Electrical Fuse Structure and Method of Formation
US9922827B2 (en) 2010-01-14 2018-03-20 Taiwan Semiconductor Manufacturing Company, Ltd. Method of forming a semiconductor structure
US9040393B2 (en) 2010-01-14 2015-05-26 Taiwan Semiconductor Manufacturing Company, Ltd. Method of forming semiconductor structure
US20110182098A1 (en) * 2010-01-27 2011-07-28 Taiwan Semiconductor Manufacturing Company, Ltd. Integrated circuits and methods for forming the same
US8472227B2 (en) 2010-01-27 2013-06-25 Taiwan Semiconductor Manufacturing Company, Ltd. Integrated circuits and methods for forming the same
US8482073B2 (en) 2010-03-25 2013-07-09 Taiwan Semiconductor Manufacturing Company, Ltd. Integrated circuit including FINFETs and methods for forming the same
US20110233679A1 (en) * 2010-03-25 2011-09-29 Taiwan Semiconductor Manufacturing Company, Ltd. Integrated circuit including finfets and methods for forming the same
US9450097B2 (en) 2010-04-28 2016-09-20 Taiwan Semiconductor Manufacturing Company, Ltd. Methods for doping Fin field-effect transistors and Fin field-effect transistor
US8980719B2 (en) 2010-04-28 2015-03-17 Taiwan Semiconductor Manufacturing Company, Ltd. Methods for doping fin field-effect transistors
US9209280B2 (en) 2010-04-28 2015-12-08 Taiwan Semiconductor Manufacturing Company, Ltd. Methods for doping fin field-effect transistors
US11855210B2 (en) 2010-05-06 2023-12-26 Taiwan Semiconductor Manufacturing Company, Ltd. Method for fabricating a strained structure and structure formed
US11251303B2 (en) 2010-05-06 2022-02-15 Taiwan Semiconductor Manufacturing Company, Ltd. Method for fabricating a strained structure and structure formed
US10998442B2 (en) 2010-05-06 2021-05-04 Taiwan Semiconductor Manufacturing Company, Ltd. Method for fabricating a strained structure and structure formed
US10510887B2 (en) 2010-05-06 2019-12-17 Taiwan Semiconductor Manufacturing Company, Ltd. Method for fabricating a strained structure and structure formed
US8497528B2 (en) 2010-05-06 2013-07-30 Taiwan Semiconductor Manufacturing Company, Ltd. Method for fabricating a strained structure
US9147594B2 (en) 2010-05-06 2015-09-29 Taiwan Semiconductor Manufacturing Company, Ltd. Method for fabricating a strained structure
US9564529B2 (en) 2010-05-06 2017-02-07 Taiwan Semiconductor Manufacturing Company, Ltd. Method for fabricating a strained structure and structure formed
US8759943B2 (en) 2010-10-08 2014-06-24 Taiwan Semiconductor Manufacturing Company, Ltd. Transistor having notched fin structure and method of making the same
US8440517B2 (en) 2010-10-13 2013-05-14 Taiwan Semiconductor Manufacturing Company, Ltd. FinFET and method of fabricating the same
US8809940B2 (en) 2010-10-13 2014-08-19 Taiwan Semiconductor Manufacturing Company, Ltd. Fin held effect transistor
US9209300B2 (en) 2010-10-13 2015-12-08 Taiwan Semiconductor Manufacturing Company, Ltd. Fin field effect transistor
US9716091B2 (en) 2010-10-13 2017-07-25 Taiwan Semiconductor Manufacturing Company, Ltd. Fin field effect transistor
US9893160B2 (en) 2010-10-19 2018-02-13 Taiwan Semiconductor Manufacturing Company, Ltd. Methods of forming gate dielectric material
US8603924B2 (en) 2010-10-19 2013-12-10 Taiwan Semiconductor Manufacturing Company, Ltd. Methods of forming gate dielectric material
US8298925B2 (en) 2010-11-08 2012-10-30 Taiwan Semiconductor Manufacturing Company, Ltd. Mechanisms for forming ultra shallow junction
US9026959B2 (en) 2010-11-12 2015-05-05 Taiwan Semiconductor Manufacturing Company, Ltd. Method and device for increasing fin device density for unaligned fins
US8769446B2 (en) 2010-11-12 2014-07-01 Taiwan Semiconductor Manufacturing Company, Ltd. Method and device for increasing fin device density for unaligned fins
US8806397B2 (en) 2010-11-12 2014-08-12 Taiwan Semiconductor Manufacturing Company, Ltd. Method and device for increasing fin device density for unaligned fins
US8592915B2 (en) 2011-01-25 2013-11-26 Taiwan Semiconductor Manufacturing Company, Ltd. Doped oxide for shallow trench isolation (STI)
US8877602B2 (en) 2011-01-25 2014-11-04 Taiwan Semiconductor Manufacturing Company, Ltd. Mechanisms of doping oxide for forming shallow trench isolation
US9184088B2 (en) 2011-01-25 2015-11-10 Taiwan Semiconductor Manufacturing Company, Ltd. Method of making a shallow trench isolation (STI) structures
US8431453B2 (en) 2011-03-31 2013-04-30 Taiwan Semiconductor Manufacturing Company, Ltd. Plasma doping to reduce dielectric loss during removal of dummy layers in a gate structure
CN103855127A (en) * 2012-12-04 2014-06-11 上海华虹宏力半导体制造有限公司 Programmable polycrystalline silicon diode fuse wire device structure and manufacturing method
US9041151B2 (en) 2013-05-31 2015-05-26 International Business Machines Corporation Fin eFuse formed by trench silicide process
US9637834B2 (en) * 2015-01-06 2017-05-02 Semiconductor Manufacturing International (Shanghai) Corporation Electrically programmable fuse structure and fabrication method thereof
US20190051573A1 (en) * 2017-08-09 2019-02-14 Fuji Electric Co., Ltd. Semiconductor device

Also Published As

Publication number Publication date
US7892895B2 (en) 2011-02-22
TW200532927A (en) 2005-10-01
TWI244767B (en) 2005-12-01
CN1674272A (en) 2005-09-28
US20050277232A1 (en) 2005-12-15
US6956277B1 (en) 2005-10-18

Similar Documents

Publication Publication Date Title
US6956277B1 (en) Diode junction poly fuse
JP5226524B2 (en) Electrically programmable fuse and method of manufacturing the same
EP1351254B1 (en) An integrated fuse with regions of different doping within the fuse neck
US5311039A (en) PROM and ROM memory cells
JP5165272B2 (en) Electrically programmable integrated fuse device for low power applications and method of forming the same
US5163180A (en) Low voltage programming antifuse and transistor breakdown method for making same
US7413980B2 (en) Semiconductor device with improved contact fuse
US7553704B2 (en) Antifuse element and method of manufacture
US9960116B2 (en) Semiconductor device and manufacturing method thereof
US9219040B2 (en) Integrated circuit with semiconductor fin fuse
US20070262413A1 (en) E-fuse and method for fabricating e-fuses integrating polysilicon resistor masks
KR20070085383A (en) An electrically programmable fuse for silicon-on-insulator(soi) technology
US20070082431A1 (en) Programmable fuse with silicon germanium
US20050214982A1 (en) Electrical fuse for silicon-on-insulator devices
US9576899B2 (en) Electrical fuse with high off resistance
US9331211B2 (en) PN junctions and methods
US8481397B2 (en) Polysilicon resistor and E-fuse for integration with metal gate and high-k dielectric
US10741544B2 (en) Integration of electrostatic discharge protection into vertical fin technology
EP0455339B1 (en) Polycrystalline silicon contact structure of an SRAM cell
US20070290278A1 (en) Semiconductor device and process for reducing damaging breakdown in gate dielectrics
US20060065946A1 (en) Multi-doped semiconductor e-fuse
US6462381B1 (en) Silicon-on-insulator (SOI) electrostatic discharge (ESD) protection device with backside contact opening
US20050124097A1 (en) Integrated circuit with two phase fuse material and method of using and making same
US20240170531A1 (en) Structure with buried doped region and methods to form same
EP4383328A1 (en) One-time programmable fuse using pn junction over gate metal layer, and related method

Legal Events

Date Code Title Description
AS Assignment

Owner name: TAIWAN SEMICONDUCTOR MANUFACTURING COMPANY, LTD.,

Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:WU, SHIEN-YANG;CHEN, SHI-BAI;REEL/FRAME:015125/0658

Effective date: 20040319

FPAY Fee payment

Year of fee payment: 4

FPAY Fee payment

Year of fee payment: 8

REMI Maintenance fee reminder mailed
LAPS Lapse for failure to pay maintenance fees

Free format text: PATENT EXPIRED FOR FAILURE TO PAY MAINTENANCE FEES (ORIGINAL EVENT CODE: EXP.)

STCH Information on status: patent discontinuation

Free format text: PATENT EXPIRED DUE TO NONPAYMENT OF MAINTENANCE FEES UNDER 37 CFR 1.362

FP Expired due to failure to pay maintenance fee

Effective date: 20171018