US20020155646A1 - Soi ldmos structure with improved switching characteristics - Google Patents
Soi ldmos structure with improved switching characteristics Download PDFInfo
- Publication number
- US20020155646A1 US20020155646A1 US09/794,562 US79456201A US2002155646A1 US 20020155646 A1 US20020155646 A1 US 20020155646A1 US 79456201 A US79456201 A US 79456201A US 2002155646 A1 US2002155646 A1 US 2002155646A1
- Authority
- US
- United States
- Prior art keywords
- region
- field plate
- gate electrode
- drift region
- drain
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Granted
Links
- 238000000034 method Methods 0.000 claims abstract description 23
- 230000021715 photosynthesis, light harvesting Effects 0.000 claims abstract description 14
- 230000003247 decreasing effect Effects 0.000 claims abstract description 11
- 230000007423 decrease Effects 0.000 claims abstract description 10
- 239000002184 metal Substances 0.000 claims description 18
- 229910021420 polycrystalline silicon Inorganic materials 0.000 claims description 18
- 229920005591 polysilicon Polymers 0.000 claims description 18
- 210000000746 body region Anatomy 0.000 claims description 13
- 239000004065 semiconductor Substances 0.000 claims description 6
- 239000010409 thin film Substances 0.000 claims description 6
- 238000009413 insulation Methods 0.000 claims description 3
- 239000000758 substrate Substances 0.000 claims description 3
- 239000004020 conductor Substances 0.000 claims description 2
- 239000012212 insulator Substances 0.000 claims description 2
- 230000006872 improvement Effects 0.000 description 13
- 230000001965 increasing effect Effects 0.000 description 11
- 239000008186 active pharmaceutical agent Substances 0.000 description 9
- 239000010410 layer Substances 0.000 description 9
- 230000008901 benefit Effects 0.000 description 8
- 230000015556 catabolic process Effects 0.000 description 6
- 230000009467 reduction Effects 0.000 description 5
- 238000012986 modification Methods 0.000 description 4
- 230000004048 modification Effects 0.000 description 4
- 230000008859 change Effects 0.000 description 2
- 230000000694 effects Effects 0.000 description 2
- 230000002708 enhancing effect Effects 0.000 description 2
- 239000002344 surface layer Substances 0.000 description 2
- 239000006227 byproduct Substances 0.000 description 1
- 239000003990 capacitor Substances 0.000 description 1
- 230000001419 dependent effect Effects 0.000 description 1
- 230000000779 depleting effect Effects 0.000 description 1
- 238000013461 design Methods 0.000 description 1
- 230000003292 diminished effect Effects 0.000 description 1
- 239000010408 film Substances 0.000 description 1
- 238000004519 manufacturing process Methods 0.000 description 1
- 238000013507 mapping Methods 0.000 description 1
- 238000005259 measurement Methods 0.000 description 1
- 238000012360 testing method Methods 0.000 description 1
Images
Classifications
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L29/00—Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
- H01L29/66—Types of semiconductor device ; Multistep manufacturing processes therefor
- H01L29/68—Types of semiconductor device ; Multistep manufacturing processes therefor controllable by only the electric current supplied, or only the electric potential applied, to an electrode which does not carry the current to be rectified, amplified or switched
- H01L29/76—Unipolar devices, e.g. field effect transistors
- H01L29/772—Field effect transistors
- H01L29/78—Field effect transistors with field effect produced by an insulated gate
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L29/00—Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
- H01L29/40—Electrodes ; Multistep manufacturing processes therefor
- H01L29/402—Field plates
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L29/00—Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
- H01L29/66—Types of semiconductor device ; Multistep manufacturing processes therefor
- H01L29/68—Types of semiconductor device ; Multistep manufacturing processes therefor controllable by only the electric current supplied, or only the electric potential applied, to an electrode which does not carry the current to be rectified, amplified or switched
- H01L29/70—Bipolar devices
- H01L29/72—Transistor-type devices, i.e. able to continuously respond to applied control signals
- H01L29/739—Transistor-type devices, i.e. able to continuously respond to applied control signals controlled by field-effect, e.g. bipolar static induction transistors [BSIT]
- H01L29/7393—Insulated gate bipolar mode transistors, i.e. IGBT; IGT; COMFET
- H01L29/7394—Insulated gate bipolar mode transistors, i.e. IGBT; IGT; COMFET on an insulating layer or substrate, e.g. thin film device or device isolated from the bulk substrate
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L29/00—Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
- H01L29/66—Types of semiconductor device ; Multistep manufacturing processes therefor
- H01L29/68—Types of semiconductor device ; Multistep manufacturing processes therefor controllable by only the electric current supplied, or only the electric potential applied, to an electrode which does not carry the current to be rectified, amplified or switched
- H01L29/76—Unipolar devices, e.g. field effect transistors
- H01L29/772—Field effect transistors
- H01L29/78—Field effect transistors with field effect produced by an insulated gate
- H01L29/7801—DMOS transistors, i.e. MISFETs with a channel accommodating body or base region adjoining a drain drift region
- H01L29/7816—Lateral DMOS transistors, i.e. LDMOS transistors
- H01L29/7824—Lateral DMOS transistors, i.e. LDMOS transistors with a substrate comprising an insulating layer, e.g. SOI-LDMOS transistors
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L29/00—Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
- H01L29/02—Semiconductor bodies ; Multistep manufacturing processes therefor
- H01L29/06—Semiconductor bodies ; Multistep manufacturing processes therefor characterised by their shape; characterised by the shapes, relative sizes, or dispositions of the semiconductor regions ; characterised by the concentration or distribution of impurities within semiconductor regions
- H01L29/08—Semiconductor bodies ; Multistep manufacturing processes therefor characterised by their shape; characterised by the shapes, relative sizes, or dispositions of the semiconductor regions ; characterised by the concentration or distribution of impurities within semiconductor regions with semiconductor regions connected to an electrode carrying current to be rectified, amplified or switched and such electrode being part of a semiconductor device which comprises three or more electrodes
- H01L29/0843—Source or drain regions of field-effect devices
- H01L29/0847—Source or drain regions of field-effect devices of field-effect transistors with insulated gate
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L29/00—Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
- H01L29/02—Semiconductor bodies ; Multistep manufacturing processes therefor
- H01L29/06—Semiconductor bodies ; Multistep manufacturing processes therefor characterised by their shape; characterised by the shapes, relative sizes, or dispositions of the semiconductor regions ; characterised by the concentration or distribution of impurities within semiconductor regions
- H01L29/08—Semiconductor bodies ; Multistep manufacturing processes therefor characterised by their shape; characterised by the shapes, relative sizes, or dispositions of the semiconductor regions ; characterised by the concentration or distribution of impurities within semiconductor regions with semiconductor regions connected to an electrode carrying current to be rectified, amplified or switched and such electrode being part of a semiconductor device which comprises three or more electrodes
- H01L29/0843—Source or drain regions of field-effect devices
- H01L29/0847—Source or drain regions of field-effect devices of field-effect transistors with insulated gate
- H01L29/0852—Source or drain regions of field-effect devices of field-effect transistors with insulated gate of DMOS transistors
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L29/00—Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
- H01L29/40—Electrodes ; Multistep manufacturing processes therefor
- H01L29/41—Electrodes ; Multistep manufacturing processes therefor characterised by their shape, relative sizes or dispositions
- H01L29/417—Electrodes ; Multistep manufacturing processes therefor characterised by their shape, relative sizes or dispositions carrying the current to be rectified, amplified or switched
- H01L29/41725—Source or drain electrodes for field effect devices
- H01L29/41758—Source or drain electrodes for field effect devices for lateral devices with structured layout for source or drain region, i.e. the source or drain region having cellular, interdigitated or ring structure or being curved or angular
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L29/00—Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
- H01L29/40—Electrodes ; Multistep manufacturing processes therefor
- H01L29/41—Electrodes ; Multistep manufacturing processes therefor characterised by their shape, relative sizes or dispositions
- H01L29/423—Electrodes ; Multistep manufacturing processes therefor characterised by their shape, relative sizes or dispositions not carrying the current to be rectified, amplified or switched
- H01L29/42312—Gate electrodes for field effect devices
- H01L29/42316—Gate electrodes for field effect devices for field-effect transistors
- H01L29/4232—Gate electrodes for field effect devices for field-effect transistors with insulated gate
- H01L29/42364—Gate electrodes for field effect devices for field-effect transistors with insulated gate characterised by the insulating layer, e.g. thickness or uniformity
- H01L29/42368—Gate electrodes for field effect devices for field-effect transistors with insulated gate characterised by the insulating layer, e.g. thickness or uniformity the thickness being non-uniform
Definitions
- the present invention involves an improvement in the structure and method for making a semiconductor device of the Silicon-on-Insulator (SOI) type having a lateral drift region and conducting field plate.
- SOI Silicon-on-Insulator
- the present invention sets forth the structure and technique for making an improved structure in a transistor with a lateral drift region where an extension of the gate electrode, or field plate extending laterally over the field oxide, is utilized, in which the gate to drain capacitance is significantly reduced by maintaining the entire field plate, but reducing the lateral length of the field plate which is connected to the gate.
- the improvement of that patent whose object is to provide advanced enhanced device performance, discloses a portion of the top oxide layer being increased in thickness in a substantially continuous manner, while a portion of a lateral drift region beneath the top oxide layer, or field oxide layer, being decreased in thickness in a substantially continuous manner, both over a distance which is at least about a factor of 5 greater than the maximum thickness of the thin semiconductor film.
- the present invention seeks to improve upon the above described structures of the prior art by maintaining the benefits of the top field plate, yet, at the same time, reducing the gate to drain capacitance of the device, and thus reducing the energy dissipation during switching. This is effected by a reduction in the overlap of the gate electrode, and the electrically connected field plate, with the drift region of the device. This is accomplished by maintaining the entire top field plate as in the prior art, while severing it from the gate electrode and connecting those portions back to the source, thereby decreasing the gate to drain resistance. Even more benefit is realized by severing the polysilicon gate electrode and connecting the laterally drainward portion to the field plate and leaving only a small sourceward portion of the polysilicon connected to the gate.
- the top field plate comprises an extended polysilicon gate contact extending partially over the drift region and a metal field plate attached to the gate contact laterally protruding over more of the drift region
- the metal field plate attached to the polysilicon gate electrode is severed therefrom and connected back to the source contact. This restricts the gate overlap of the drift region to just the extended polysilicon.
- the extended polysilicon gate contact itself is severed into two portions.
- One smaller portion, at the source side of the device, remains connected to the gate electrode and extends over a small portion of the field oxide, and the other larger portion, being connected to the metal field plate, is connected back to the source, restricting the overlap of the gate with the drift region, and thus reducing the gate to drain capacitance, even further.
- FIG. 1 shows a simplified cross sectional view of a conventional lateral thin-film SOI device
- FIG. 2 depicts a more detailed cross sectional view of the conventional lateral thin-film SOI device
- FIG. 3 shows an improvement of the conventional structure of FIG. 2 according to the first embodiment of the present invention
- FIG. 4 depicts an improvement of the conventional structure depicted in FIG. 2 according to the second embodiment of the present invention
- FIG. 5 is a plot of the gate to drain capacitance, or C GD , versus the drain to source voltage V DS , for the prior art conventional structure and the structures of the preferred embodiments of the present invention.
- FIG. 6 is a plot of the estimated energy loss per switching cycle as a function of V DS , for the prior art conventional structure and the structures of the preferred embodiments of the present invention.
- a lateral thin film SOI MOS transistor 20 includes a semiconductor substrate 22 , a buried insulating layer 24 , and a semiconductor surface layer 26 in which the device is fabricated.
- the MOS transistor includes a source region 28 of one conductivity type, a body region 30 of a second, opposite conductivity type, a lateral drift region 32 of the first conductivity type and a drain region 34 , also of the first conductivity type.
- the edge of the body region adjoinging the drift region is denoted by reference number 30 A.
- the basic device structure is completed by a gate electrode 36 , insulated from the semiconductor surface layer 26 by an oxide insulation region 38 .
- the MOS transistor structure used in the present invention will preferably have various performance enhancing features such as a stepped oxide region 38 A and 38 B, an extended gate electrode structure forming a field portion 36 A, an insulating oxide layer 42 covering the gate electrode 36 and extended gate electrode 36 A, a top field plate 44 made of a metal or equivalently conductive material, an extended portion of the top field plate 44 A protruding laterally towards the drain side of the device, and a thinned lateral drift region portion 32 A, all as detailed in the aforementioned prior art, as well as numerous and various other performance enhancing features as may be desired, without departing from the spirit or scope of the invention.
- various performance enhancing features such as a stepped oxide region 38 A and 38 B, an extended gate electrode structure forming a field portion 36 A, an insulating oxide layer 42 covering the gate electrode 36 and extended gate electrode 36 A, a top field plate 44 made of a metal or equivalently conductive material, an extended portion of the top field plate 44 A protruding laterally towards the drain side
- the MOS transistor 20 may also include a surface contact region 40 , in contact with the source region 28 , located in the body region 30 and being of the same conductivity type as the body region but more highly doped. It is noted that for use with high voltage applications, where the drain to source voltage is on the order of hundreds of volts, the conducting top field plate is a necessity in order to hold the voltage.
- FIG. 2 depicts a more detailed version of a very similar conventional SOI LDMOS transistor.
- regions bearing the same numbers in FIG. 2 as in FIG. 1 represent the same structure elements and will not be further described.
- FIG. 2 additionally depicts device geometries and configurations in a more accurate fashion, it being understood, however, as explained above, that even more detailed graphic depictions such as FIGS. 2 - 4 are simplifications of the actual device and not a comprehensive mapping.
- FIGS. 2 - 4 With reference to FIGS. 2 - 4 , only structures different, or those appearing as potentially different, from those seen in FIG. I will be commented upon, all other device structures and elements in FIGS. 2 - 4 having the same reference numbers as in FIG. 1 being understood to indicate the same device structures or elements.
- FIG. 2 depicts, as an example, an NMOS configuration of the transistor structure.
- a metal top field plate 44 connected to the extended polysilicon gate electrode structure 36 A, an extension of the top field plate 44 A, an insulating layer 51 above the top field plate 44 , and extended top field plate 44 A, and the three metal contacts to the gate 36 , source 28 , and drain 34 of the device, being items 52 , 53 and 54 , respectively.
- a second metal layer as depicted in FIG. 2, in the upper contacts 52 , 53 and 54 , allows the input impedance at each contact to be low, which is a desirable property as is known in the art.
- the increase in shading from light to dark of the lateral drift region 32 from the left to the right of the figure, i.e., from the source side to the drain side of the drift region, indicates an increasing doping profile with drainward proximity as is known in the art.
- Such increased doping may be linear, or some other profile as may be useful in given circumstances and uses, as is known, or may be known, in the art.
- the method and structure of the present invention seek to maintain the voltage holding benefits of the extended gate and field plate structure, while decreasing the gate to drain capacitance, and thus the energy dissipation during switching.
- FIG. 3 depicts the same device structure as is depicted in FIG. 2 with one exception.
- the extended polysilicon gate electrode 36 A is no longer connected to the top field plate 44 .
- FIGS. 2 and 3 depict that the metal field plate 44 , and thus the extension of same 44 A, in FIG. 2 have been severed from the extended polysilicon gate electrode 36 A.
- the top field plate 44 and extension 44 A have been connected to the source, in a connection not shown.
- the external contact 52 in FIG. 2, which was formally the external contact to the gate electrode, is in the first embodiment no longer connected to the gate and therefore a new structure 55 serves as the metal contact to the gate electrode (external contact not shown).
- the overlap of the gate with the drift region has been decreased significantly.
- the gate to drain capacitance has also been decreased as a result.
- the gate to drain capacitance which formally existed across the drain side, or right side in FIG. 3, of the field oxide has now been replaced with a drain to source capacitance Cds 300 .
- the gate to drain capacitance remains and is depicted in FIG. 3 as item 301 .
- the energy dissipation during switching of the transistor structure depicted in FIG. 3, being the first embodiment of the present invention is significant, as will be described more quantitatively below.
- FIG. 4 is identical to FIG. 3 except for one minor change.
- the polysilicon gate electrode is one continuous structure 36 , 36 A, extending from the source region rightward in FIG. 3, or drainward, laterally along the device field oxide.
- the larger portion of the polysilicon gate electrode 36 B (note that the structure designated 36 A in FIG. 3 is divided into two sections in FIG. 4, now labeled 36 A (still connected to the gate) and 36 B (severed from the gate) in FIG. 4) has been severed from electrical connection with the gate and is now reconnected to the top field plate 44 as it was in the device depicted in FIG. 2.
- the new metal gate contact 55 which sits on top of the remaining polysilicon gate electrode is still present because it is still necessary to electrically connect the gate externally through this contact, inasmuch as the top field plate 44 and the metal connector 52 A disposed above the top field plate, are only connected to the severed portion of the polysilicon field gate 36 B and are not electrically connected to the gate.
- the field plate 44 , the external connector to the contact of the field plate 52 A and the polysilicon extension 36 B are connected back to the source contact, and again, this connection is not shown.
- the use of the second metal layer, and thus the creation of the upper contacts 52 , 53 and 54 facilitates the connection of the field plate 52 A (now renamed because it is no longer an external gate contact) back to the source external contact 53 by allowing the input impedance at each contact to be low, and by precluding the need to break the lower metal layer to connect the top field plate 44 with the lower source contact 60 .
- the gate to drain capacitance has been restricted to the left most, or sourceward, portion of the field oxide and most of the field oxide carries a drain to source capacitance denoted as Cds 400 in FIG. 4 which appears between the top field plate extension 44 A, and the drift region 32 , as well as between the now severed polysilicon field plate 36 B and the drift region 32 .
- Cds 400 drain to source capacitance denoted as Cds 400 in FIG. 4 which appears between the top field plate extension 44 A, and the drift region 32 , as well as between the now severed polysilicon field plate 36 B and the drift region 32 .
- the benefit from this modification results in an even greater decrease in energy dissipation experienced during transistor switching as a result of the now significantly diminished gate to drain capacitance Cdg 401 .
- the second embodiment is the preferred embodiment for these reasons.
- FIG. 5 is plotted on the linear scale, and as can be seen there is significant difference in capacitance between the three plots.
- Plot 501 refers to the structure depicted in FIG. 2, which is the conventional SOI LMDOS transistor structure. As can be seen, while the gate to drain capacitance does decrease with V DS , it still maintains a rather high value for high V DS .
- Plot 502 relates to the transistor structure depicted in FIG. 3, being the first embodiment of the present invention, which, at high V DS , significantly reduces the gate to drain capacitance.
- plot 503 which relates to the transistor device structure depicted in FIG. 4, being the second, and preferred, embodiment of the invention, for V DS greater than 100 volts, effectively brings the gate to drain capacitance to a miniscule value, and results in significant effect upon the operation of the device in terms of energy dissipation.
- the gate to drain capacitance not only decreases with drain voltage in plots 502 and 503 , but the rate of decrease with respect to drain voltage, increases the as drain voltage is increased.
- the decrease in gate to drain capacitance is significant, providing an important benefit at high voltage switching operations.
- Plot 601 is the estimated energy loss per switching cycle of the transistor structure presented in FIG. 2, which is the conventional SOI LDMOS structure. As can be seen therein, with increase in V DS the energy dissipation continues to increase.
- Plot 602 refers to the structure depicted in FIG. 3, which is the first embodiment of the present invention, which limits the estimated energy loss per switching cycle.
- plot 603 is the estimated energy loss per switching cycle measured on the transistor device depicted in FIG.
- plot 603 being the second embodiment of the invention, wherein a significant decrease in the energy loss is seen and a rather flat plot characteristic appears such that the energy loss does not increase at a very great rate as V DS is increased.
- the plots depicted in FIG. 6 are on a log scale such that the apparent small difference between plots 601 and 602 is significantly greater than it appears and the energy savings realized with the structure depicted in FIG. 4, shown as plot 603 , is materially significant.
- Table A is a listing of the energy loss, in micro Joules, versus drain current, in Amperes, for each of the three structures depicted in FIGS. 2 - 4 .
- the devices for this test were designed for a maximum current rating of 6A, and at this current the split poly design of the second embodiment is a factor of 4 better than the conventional device and twice as good as the first embodiment device. The difference in energy loss becomes smaller as one moves to lower currents, but still shows some improvement for large drain currents.
Landscapes
- Engineering & Computer Science (AREA)
- Microelectronics & Electronic Packaging (AREA)
- Power Engineering (AREA)
- Physics & Mathematics (AREA)
- Ceramic Engineering (AREA)
- Condensed Matter Physics & Semiconductors (AREA)
- General Physics & Mathematics (AREA)
- Computer Hardware Design (AREA)
- Thin Film Transistor (AREA)
Abstract
Description
- The present invention involves an improvement in the structure and method for making a semiconductor device of the Silicon-on-Insulator (SOI) type having a lateral drift region and conducting field plate. In particular, the present invention sets forth the structure and technique for making an improved structure in a transistor with a lateral drift region where an extension of the gate electrode, or field plate extending laterally over the field oxide, is utilized, in which the gate to drain capacitance is significantly reduced by maintaining the entire field plate, but reducing the lateral length of the field plate which is connected to the gate.
- In fabricating high-voltage power devices, tradeoffs and compromises must typically be made in areas such as breakdown voltage, size, “on” resistance, manufacturing simplicity and reliability, and switching cycle times and energy dissipation. Ideally, such devices would feature superior characteristics in all areas, with a minimum of operational drawbacks and fabricational complexities.
- Improvements over the basic SOI structure, in which increased breakdown voltages are achieved by providing a linear doping profile in the drift region, are shown in related U.S. Pat. Nos. 5,246,870 and 5,412,241, both commonly assigned with the instant application and incorporated herein by reference. In these SOI devices, the drift region between the channel, or body, and the drain in the lateral MOS structure is provided with various features, such as a thinned portion and a linear lateral doping density profile, which result in substantially increased breakdown voltage characteristics. Additionally, a top field plate is provided over a field oxide of essentially constant thickness to permit twice the conducting charge to be placed in the drift region, thereby reducing conduction losses without reducing breakdown voltage. However, to maintain high breakdown voltage, the total amount of conduction charge near the source side of the drift region must be kept very small, thereby leading to a bottleneck for current flow and preventing optimum reduction in conduction losses.
- A further improvement to the basic SOI structure is shown in U.S. Pat. No. 5,648,671, which shows a lateral thin-film SOI device with a linearly-graded field oxide region and a linear doping profile, features which serve to reduce conduction losses without reducing breakdown voltage. A further improvement to that structure is shown in U.S. Pat. No. 5,969,387, commonly assigned with the instant application, and co-invented by two of the present inventors, which is also incorporated herein by reference. The improvement of that patent, whose object is to provide advanced enhanced device performance, discloses a portion of the top oxide layer being increased in thickness in a substantially continuous manner, while a portion of a lateral drift region beneath the top oxide layer, or field oxide layer, being decreased in thickness in a substantially continuous manner, both over a distance which is at least about a factor of 5 greater than the maximum thickness of the thin semiconductor film.
- Yet another improved high-voltage thin-film device is disclosed in U.S. Pat. No. 6,028,337, commonly assigned with the instant application, and co-invented by two of the present inventors, and is incorporated herein by reference as well. This latter improvement provided additional structure within the device for depleting a portion of the drift region adjacent the body region in a lateral direction during operation, in addition to the conventional depletion in the vertical direction which normally occurs in devices of this general type. Theses prior art devices are mentioned by way of example, and there are obviously many other versions of these devices with other improvements and enhancements to the basic SOI LDMOS structure in the prior art.
- While disclosing numerous important improvements to the basic SOI LDMOS device, none of the prior art devices deal with the problem of the increased gate to drain capacitance which is a by-product of the top field plate (electrically connected to the gate electrode, and sometimes simply an extension of it) which laterally extends over the field oxide, which itself laterally extends over the drift channel, such top field plate being first introduced in U.S. Pat. Nos. 5,246,870 and 5,412,241, and now commonly part of the standard SOI LDMOS structure. The problem of the resultant increased gate to drain capacitance will be more further described below, and is the concern of the method and structure of the present invention. Its existence directly results in increased gate to drain capacitance, and as a result, increased energy dissipation during transistor switching, and thus energy inefficiency.
- Accordingly, it would be desirable to have a transistor device structure capable of high performance in a high-voltage, high current environment, in which operating parameters, in particular lower gate to drain capacitance, and the resulting decreased energy dissipation during switching, are further optimized.
- The present invention seeks to improve upon the above described structures of the prior art by maintaining the benefits of the top field plate, yet, at the same time, reducing the gate to drain capacitance of the device, and thus reducing the energy dissipation during switching. This is effected by a reduction in the overlap of the gate electrode, and the electrically connected field plate, with the drift region of the device. This is accomplished by maintaining the entire top field plate as in the prior art, while severing it from the gate electrode and connecting those portions back to the source, thereby decreasing the gate to drain resistance. Even more benefit is realized by severing the polysilicon gate electrode and connecting the laterally drainward portion to the field plate and leaving only a small sourceward portion of the polysilicon connected to the gate.
- In one embodiment, where the top field plate comprises an extended polysilicon gate contact extending partially over the drift region and a metal field plate attached to the gate contact laterally protruding over more of the drift region, the metal field plate attached to the polysilicon gate electrode is severed therefrom and connected back to the source contact. This restricts the gate overlap of the drift region to just the extended polysilicon.
- In another, and preferred, embodiment, as summarily described above, the extended polysilicon gate contact itself is severed into two portions. One smaller portion, at the source side of the device, remains connected to the gate electrode and extends over a small portion of the field oxide, and the other larger portion, being connected to the metal field plate, is connected back to the source, restricting the overlap of the gate with the drift region, and thus reducing the gate to drain capacitance, even further.
- By utilizing the method of the preferred embodiment, significant reduction in energy dissipation during switching is achieved. The effect increases with the drain voltage and the drain current.
- FIG. 1 shows a simplified cross sectional view of a conventional lateral thin-film SOI device;
- FIG. 2 depicts a more detailed cross sectional view of the conventional lateral thin-film SOI device;
- FIG. 3 shows an improvement of the conventional structure of FIG. 2 according to the first embodiment of the present invention;
- FIG. 4 depicts an improvement of the conventional structure depicted in FIG. 2 according to the second embodiment of the present invention;
- FIG. 5 is a plot of the gate to drain capacitance, or CGD, versus the drain to source voltage VDS, for the prior art conventional structure and the structures of the preferred embodiments of the present invention; and
- FIG. 6 is a plot of the estimated energy loss per switching cycle as a function of VDS, for the prior art conventional structure and the structures of the preferred embodiments of the present invention.
- The conventional SOI LDMOS structure as depicted in FIGS. 1 and 2 will now be described, and the preferred embodiments of the present invention, being improvements thereto, will then be described with reference to FIGS. 3 and 4.
- In the simplified cross-sectional view of FIG. 1, a lateral thin film
SOI MOS transistor 20 includes asemiconductor substrate 22, a buriedinsulating layer 24, and asemiconductor surface layer 26 in which the device is fabricated. The MOS transistor includes asource region 28 of one conductivity type, abody region 30 of a second, opposite conductivity type, alateral drift region 32 of the first conductivity type and adrain region 34, also of the first conductivity type. The edge of the body region adjoinging the drift region is denoted byreference number 30A. The basic device structure is completed by agate electrode 36, insulated from thesemiconductor surface layer 26 by anoxide insulation region 38. Within the scope of the invention, the MOS transistor structure used in the present invention will preferably have various performance enhancing features such as astepped oxide region field portion 36A, aninsulating oxide layer 42 covering thegate electrode 36 and extendedgate electrode 36A, atop field plate 44 made of a metal or equivalently conductive material, an extended portion of thetop field plate 44A protruding laterally towards the drain side of the device, and a thinned lateraldrift region portion 32A, all as detailed in the aforementioned prior art, as well as numerous and various other performance enhancing features as may be desired, without departing from the spirit or scope of the invention. As well, theMOS transistor 20 may also include asurface contact region 40, in contact with thesource region 28, located in thebody region 30 and being of the same conductivity type as the body region but more highly doped. It is noted that for use with high voltage applications, where the drain to source voltage is on the order of hundreds of volts, the conducting top field plate is a necessity in order to hold the voltage. - It is understood that the simplified representative devices shown in the Figures herein depict particular device structures, but that wide variations in both device geometry and configuration can be used within the scope of the invention.
- FIG. 2 depicts a more detailed version of a very similar conventional SOI LDMOS transistor. Thus regions bearing the same numbers in FIG. 2 as in FIG. 1 represent the same structure elements and will not be further described. FIG. 2 additionally depicts device geometries and configurations in a more accurate fashion, it being understood, however, as explained above, that even more detailed graphic depictions such as FIGS.2-4 are simplifications of the actual device and not a comprehensive mapping.
- With reference to FIGS.2-4, only structures different, or those appearing as potentially different, from those seen in FIG. I will be commented upon, all other device structures and elements in FIGS. 2-4 having the same reference numbers as in FIG. 1 being understood to indicate the same device structures or elements.
- FIG. 2 depicts, as an example, an NMOS configuration of the transistor structure. With reference to FIG. 2, there is additionally shown a metal
top field plate 44 connected to the extended polysilicongate electrode structure 36A, an extension of thetop field plate 44A, aninsulating layer 51 above thetop field plate 44, and extendedtop field plate 44A, and the three metal contacts to thegate 36,source 28, anddrain 34 of the device, beingitems upper contacts - Additionally, the increase in shading from light to dark of the
lateral drift region 32 from the left to the right of the figure, i.e., from the source side to the drain side of the drift region, indicates an increasing doping profile with drainward proximity as is known in the art. Such increased doping may be linear, or some other profile as may be useful in given circumstances and uses, as is known, or may be known, in the art. - Finally, FIG. 2 depicts the capacitance along the
field oxide region gate electrode drift region 32, denoted as (and equivalent to) the gate to drain capacitance Cdg. As can be seen, this capacitance is directly dependent upon the overlap between the gate electrode and any conductive structures electrically connected to thegate electrode 36 and extendedgate electrode 36A, such as themetal field plate 44 andextended field plate 44A. This is commensurate with the general properties of capacitors, where capacitance is proportional to the area of the charge carrying plates, in this case the conducting gate electrode and/or field plate on top, and the drift region on the bottom. - It is well known in the art that when transistors are switched on and off, such as in applications where a series of pulses are required such as, for example, in the driving circuits of fluorescent or gas discharge lamps, energy is dissipated. As is further well known in the art, the dissipated energy is proportional to the gate to drain capacitance. Thus, a convenient method to reduce the dissipated energy in transistor switching is to reduce the gate to drain capacitance.
- While the obvious method to decrease the gate to drain capacitance would be to remove the
extended gate 36A and metaltop field plate 44 and extendedtop field plate 44A structures, this would defeat the benefits of the top field plate, and its extension, as is known and described in the prior art, such as, for example, in U.S. Pat. No. 5,412,241, and the numerous improvements to the basic SOI structure utilizing a top field plate, extended gate electrode, or the like. - Thus the method and structure of the present invention seek to maintain the voltage holding benefits of the extended gate and field plate structure, while decreasing the gate to drain capacitance, and thus the energy dissipation during switching.
- The first embodiment of the present invention will next be described with reference to FIG. 3. FIG. 3 depicts the same device structure as is depicted in FIG. 2 with one exception. The extended
polysilicon gate electrode 36A is no longer connected to thetop field plate 44. There can be seen, by a comparison of FIGS. 2 and 3, that themetal field plate 44, and thus the extension of same 44A, in FIG. 2 have been severed from the extendedpolysilicon gate electrode 36A. Thetop field plate 44 andextension 44A have been connected to the source, in a connection not shown. Theexternal contact 52 in FIG. 2, which was formally the external contact to the gate electrode, is in the first embodiment no longer connected to the gate and therefore anew structure 55 serves as the metal contact to the gate electrode (external contact not shown). - As a result of these changes, according to the first embodiment of the invention, the overlap of the gate with the drift region has been decreased significantly. As a result the gate to drain capacitance has also been decreased as a result. With reference to FIG. 3, the gate to drain capacitance, which formally existed across the drain side, or right side in FIG. 3, of the field oxide has now been replaced with a drain to source
capacitance Cds 300. On the left side of the field oxide, or the source side, the gate to drain capacitance remains and is depicted in FIG. 3 asitem 301. As a result of this reduction in gate to drain overlap and the corresponding reduction in gate to drain capacitance, the energy dissipation during switching of the transistor structure depicted in FIG. 3, being the first embodiment of the present invention, is significant, as will be described more quantitatively below. - The second embodiment of the present invention will next be described with reference to FIG. 4. FIG. 4 is identical to FIG. 3 except for one minor change. In FIG. 3, the polysilicon gate electrode is one
continuous structure polysilicon gate electrode 36B (note that the structure designated 36A in FIG. 3 is divided into two sections in FIG. 4, now labeled 36A (still connected to the gate) and 36B (severed from the gate) in FIG. 4) has been severed from electrical connection with the gate and is now reconnected to thetop field plate 44 as it was in the device depicted in FIG. 2. The newmetal gate contact 55 which sits on top of the remaining polysilicon gate electrode is still present because it is still necessary to electrically connect the gate externally through this contact, inasmuch as thetop field plate 44 and themetal connector 52A disposed above the top field plate, are only connected to the severed portion of thepolysilicon field gate 36B and are not electrically connected to the gate. - As in the first embodiment of the present invention as shown in FIG. 3, the
field plate 44, the external connector to the contact of thefield plate 52A and thepolysilicon extension 36B (now severed from the gate), are connected back to the source contact, and again, this connection is not shown. It is noted that the use of the second metal layer, and thus the creation of theupper contacts field plate 52A (now renamed because it is no longer an external gate contact) back to the sourceexternal contact 53 by allowing the input impedance at each contact to be low, and by precluding the need to break the lower metal layer to connect thetop field plate 44 with thelower source contact 60. - As a result of this modification, the gate to drain capacitance has been restricted to the left most, or sourceward, portion of the field oxide and most of the field oxide carries a drain to source capacitance denoted as
Cds 400 in FIG. 4 which appears between the topfield plate extension 44A, and thedrift region 32, as well as between the now severedpolysilicon field plate 36B and thedrift region 32. The benefit from this modification results in an even greater decrease in energy dissipation experienced during transistor switching as a result of the now significantly diminished gate to draincapacitance Cdg 401. The second embodiment is the preferred embodiment for these reasons. - The change in gate-to-drain capacitance Cdg, measured in pico Farads, is plotted against the drain-to-source voltage, VDS, in FIG. 5. FIG. 5 is plotted on the linear scale, and as can be seen there is significant difference in capacitance between the three plots.
Plot 501 refers to the structure depicted in FIG. 2, which is the conventional SOI LMDOS transistor structure. As can be seen, while the gate to drain capacitance does decrease with VDS, it still maintains a rather high value for high VDS. Plot 502 relates to the transistor structure depicted in FIG. 3, being the first embodiment of the present invention, which, at high VDS, significantly reduces the gate to drain capacitance. Finally,plot 503, which relates to the transistor device structure depicted in FIG. 4, being the second, and preferred, embodiment of the invention, for VDS greater than 100 volts, effectively brings the gate to drain capacitance to a miniscule value, and results in significant effect upon the operation of the device in terms of energy dissipation. - As can be seen in FIG. 5, the gate to drain capacitance not only decreases with drain voltage in
plots - A graphic illustration comparing the energy dissipation per switching cycle of the transistors depicted in FIGS.2-4 is presented in FIG. 6.
Plot 601 is the estimated energy loss per switching cycle of the transistor structure presented in FIG. 2, which is the conventional SOI LDMOS structure. As can be seen therein, with increase in VDS the energy dissipation continues to increase.Plot 602 refers to the structure depicted in FIG. 3, which is the first embodiment of the present invention, which limits the estimated energy loss per switching cycle. Finally,plot 603 is the estimated energy loss per switching cycle measured on the transistor device depicted in FIG. 4, being the second embodiment of the invention, wherein a significant decrease in the energy loss is seen and a rather flat plot characteristic appears such that the energy loss does not increase at a very great rate as VDS is increased. Note that the plots depicted in FIG. 6 are on a log scale such that the apparent small difference betweenplots plot 603, is materially significant. - As can be seen from FIG. 6, the dissipated energy is approximately 25 times lower for the preferred second embodiment device as compared with the conventional SOI LMDOS structure depicted in FIG. 2. This is why the preferred embodiment of the invention is the split poly structure, depicted in FIG. 4. Unless capacitance of some quantity, or a lower source to drain capacitance than is possible with the structure of FIG. 4, is a desired property in a particular application, the almost complete removal of gate to drain capacitance achieved by the split poly structure will be the device structure of choice.
- In order to present these results in yet another manner, so as to fully and clearly described the benefits of the first and second embodiments of the present invention, the following Table A is a listing of the energy loss, in micro Joules, versus drain current, in Amperes, for each of the three structures depicted in FIGS.2-4.
TABLE A Energy Loss (micro Joules) per Switching Cycle DRAIN CONVEN- CURRENT, ID TIONAL FIRST SECOND (A) SOI LDMOS EMBODIMENT EMBODIMENT 5.4 48 26 13 1.6 18 12 9.6 0.6 10.8 9.6 8.8 - In Table A, measurements were performed at three drain current levels (ID column) with Vdrain=400V and Vgate=10V. The next three columns contain the energy loss per cycle (turn on and off) for each of the three transistor structures at each of the three measured drain currents.
- The devices for this test were designed for a maximum current rating of 6A, and at this current the split poly design of the second embodiment is a factor of 4 better than the conventional device and twice as good as the first embodiment device. The difference in energy loss becomes smaller as one moves to lower currents, but still shows some improvement for large drain currents.
- While the foregoing describes the first embodiment and the preferred embodiment of the invention, it is understood by those of skill in the art that innumerable various modifications and variations may be utilized, and the extension of the structure of the first embodiment and the second, preferred, embodiment to any number of transistor structures, in particular, for example, those structures where there is significant gate to drain capacitance resulting from the overlap between a laterally extended gate and/or top field plate electrically connected thereto, and the lateral drift or drain regions. Thus LIGBTs, for example, with all the variations and enhancements known and to be known, and the like would also greatly benefit from the method and structure of the present invention. Such innumerable possible modifications are intended to be covered by the following claims.
Claims (20)
Priority Applications (6)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US09/794,562 US6468878B1 (en) | 2001-02-27 | 2001-02-27 | SOI LDMOS structure with improved switching characteristics |
KR1020027014430A KR100847990B1 (en) | 2001-02-27 | 2002-02-08 | Soi ldmos structure with improved switching characteristics |
JP2002568429A JP4123935B2 (en) | 2001-02-27 | 2002-02-08 | Lateral thin film SOI device and manufacturing method thereof |
CNB028004140A CN1286186C (en) | 2001-02-27 | 2002-02-08 | SOI LDMOS transistor structure having improved switching characteristics |
PCT/IB2002/000411 WO2002069408A2 (en) | 2001-02-27 | 2002-02-08 | Soi ldmos transistor having a field plate and method of making the same |
EP02710253A EP1368836A2 (en) | 2001-02-27 | 2002-02-08 | Soi ldmos transistor having a field plate and method of making the same |
Applications Claiming Priority (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US09/794,562 US6468878B1 (en) | 2001-02-27 | 2001-02-27 | SOI LDMOS structure with improved switching characteristics |
Publications (2)
Publication Number | Publication Date |
---|---|
US6468878B1 US6468878B1 (en) | 2002-10-22 |
US20020155646A1 true US20020155646A1 (en) | 2002-10-24 |
Family
ID=25163000
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US09/794,562 Expired - Lifetime US6468878B1 (en) | 2001-02-27 | 2001-02-27 | SOI LDMOS structure with improved switching characteristics |
Country Status (6)
Country | Link |
---|---|
US (1) | US6468878B1 (en) |
EP (1) | EP1368836A2 (en) |
JP (1) | JP4123935B2 (en) |
KR (1) | KR100847990B1 (en) |
CN (1) | CN1286186C (en) |
WO (1) | WO2002069408A2 (en) |
Cited By (13)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
WO2005114743A2 (en) * | 2004-05-11 | 2005-12-01 | Cree, Inc. | Wide bandgap transistors with multiple field plates |
US20070235761A1 (en) * | 2003-09-09 | 2007-10-11 | Cree, Inc. | Wide bandgap transistor devices with field plates |
US7550783B2 (en) | 2004-05-11 | 2009-06-23 | Cree, Inc. | Wide bandgap HEMTs with source connected field plates |
US7692263B2 (en) | 2006-11-21 | 2010-04-06 | Cree, Inc. | High voltage GaN transistors |
US8283699B2 (en) | 2006-11-13 | 2012-10-09 | Cree, Inc. | GaN based HEMTs with buried field plates |
US20130062661A1 (en) * | 2011-09-14 | 2013-03-14 | United Microelectronics Corporation | Integrated circuit device |
US9679981B2 (en) | 2013-06-09 | 2017-06-13 | Cree, Inc. | Cascode structures for GaN HEMTs |
US20170170284A1 (en) * | 2014-09-01 | 2017-06-15 | Gpower Semiconductor, Inc. | Field plate power device and method of manufacturing the same |
US9773877B2 (en) | 2004-05-13 | 2017-09-26 | Cree, Inc. | Wide bandgap field effect transistors with source connected field plates |
US9847411B2 (en) | 2013-06-09 | 2017-12-19 | Cree, Inc. | Recessed field plate transistor structures |
WO2018127514A1 (en) * | 2017-01-03 | 2018-07-12 | Technische Universiteit Delft | Active semiconductor device with linearized junction capacitance |
EP3373329A1 (en) * | 2014-02-28 | 2018-09-12 | LFoundry S.r.l. | Laterally diffused mos field effect transistor |
US11791385B2 (en) * | 2005-03-11 | 2023-10-17 | Wolfspeed, Inc. | Wide bandgap transistors with gate-source field plates |
Families Citing this family (23)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
GB0107405D0 (en) * | 2001-03-23 | 2001-05-16 | Koninkl Philips Electronics Nv | Field effect transistor structure and method of manufacture |
JP2006245548A (en) | 2005-02-01 | 2006-09-14 | Toshiba Corp | Semiconductor device |
US7592211B2 (en) | 2006-01-17 | 2009-09-22 | Cree, Inc. | Methods of fabricating transistors including supported gate electrodes |
US7709269B2 (en) | 2006-01-17 | 2010-05-04 | Cree, Inc. | Methods of fabricating transistors including dielectrically-supported gate electrodes |
US8823057B2 (en) | 2006-11-06 | 2014-09-02 | Cree, Inc. | Semiconductor devices including implanted regions for providing low-resistance contact to buried layers and related devices |
US7968950B2 (en) * | 2007-06-27 | 2011-06-28 | Texas Instruments Incorporated | Semiconductor device having improved gate electrode placement and decreased area design |
US8704295B1 (en) | 2008-02-14 | 2014-04-22 | Maxpower Semiconductor, Inc. | Schottky and MOSFET+Schottky structures, devices, and methods |
EP2248159A4 (en) * | 2008-02-14 | 2011-07-13 | Maxpower Semiconductor Inc | Semiconductor device structures and related processes |
US8274129B2 (en) * | 2009-10-23 | 2012-09-25 | National Semiconductor Corporation | Power transistor with improved high-side operating characteristics and reduced resistance and related apparatus and method |
US20110115018A1 (en) * | 2009-11-13 | 2011-05-19 | Maxim Integrated Products, Inc. | Mos power transistor |
CN101789444A (en) * | 2010-01-28 | 2010-07-28 | 上海宏力半导体制造有限公司 | First layer of metal capable of increasing breakdown voltage of MOS transistor |
CN102130173A (en) * | 2010-12-23 | 2011-07-20 | 上海北京大学微电子研究院 | LDMOS (laterally diffused metal-oxide semiconductor) structure |
CN102130061B (en) * | 2011-01-05 | 2012-12-05 | 杭州电子科技大学 | Method for making integrated silicon on insulator (SOI) laterally diffused metal oxide semiconductor (LDMOS) device with double vertical channels |
JP5606960B2 (en) * | 2011-02-25 | 2014-10-15 | トランスフォーム・ジャパン株式会社 | Transistor control circuit, transistor control system, and transistor control method |
CN102270664A (en) * | 2011-09-01 | 2011-12-07 | 上海先进半导体制造股份有限公司 | Lateral diffusion metal oxide semiconductor (LDMOS) transistor structure and formation method thereof |
CN102956696B (en) * | 2012-09-14 | 2014-12-10 | 东南大学 | Heavy-current P-type silicon-on-insulator lateral insulated gate bipolar transistor |
CN103178104B (en) * | 2013-02-20 | 2015-08-19 | 国网智能电网研究院 | A kind of semiconductor device multistage field plate terminal structure and manufacture method thereof |
CN103280460B (en) * | 2013-05-22 | 2016-09-07 | 矽力杰半导体技术(杭州)有限公司 | Inject and form high voltage PMOS transistor and the manufacture method thereof with superposition drift region |
US9601614B2 (en) | 2015-03-26 | 2017-03-21 | Nxp Usa, Inc. | Composite semiconductor device with different channel widths |
US9905688B2 (en) * | 2016-01-28 | 2018-02-27 | Texas Instruments Incorporated | SOI power LDMOS device |
US9947701B2 (en) * | 2016-05-31 | 2018-04-17 | Taiwan Semiconductor Manufacturing Company, Ltd. | Low noise device and method of forming the same |
US10665712B2 (en) * | 2018-09-05 | 2020-05-26 | Monolithic Power Systems, Inc. | LDMOS device with a field plate contact metal layer with a sub-maximum size |
CN111092123A (en) * | 2019-12-10 | 2020-05-01 | 杰华特微电子(杭州)有限公司 | Lateral double-diffused transistor and manufacturing method thereof |
Family Cites Families (13)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US3845495A (en) * | 1971-09-23 | 1974-10-29 | Signetics Corp | High voltage, high frequency double diffused metal oxide semiconductor device |
DE3063085D1 (en) | 1979-05-30 | 1983-06-16 | Xerox Corp | Monolithic hvmosfet array |
US5362979A (en) * | 1991-02-01 | 1994-11-08 | Philips Electronics North America Corporation | SOI transistor with improved source-high performance |
US5246870A (en) | 1991-02-01 | 1993-09-21 | North American Philips Corporation | Method for making an improved high voltage thin film transistor having a linear doping profile |
US5378912A (en) * | 1993-11-10 | 1995-01-03 | Philips Electronics North America Corporation | Lateral semiconductor-on-insulator (SOI) semiconductor device having a lateral drift region |
US5648671A (en) | 1995-12-13 | 1997-07-15 | U S Philips Corporation | Lateral thin-film SOI devices with linearly-graded field oxide and linear doping profile |
JP2001513270A (en) | 1997-12-24 | 2001-08-28 | コーニンクレッカ フィリップス エレクトロニクス エヌ ヴィ | High voltage thin film transistor with improved on-state characteristics and method of manufacturing the same |
DE19800647C1 (en) * | 1998-01-09 | 1999-05-27 | Siemens Ag | SOI HV switch with FET structure |
US5969387A (en) | 1998-06-19 | 1999-10-19 | Philips Electronics North America Corporation | Lateral thin-film SOI devices with graded top oxide and graded drift region |
US6506648B1 (en) * | 1998-09-02 | 2003-01-14 | Cree Microwave, Inc. | Method of fabricating a high power RF field effect transistor with reduced hot electron injection and resulting structure |
US6028337A (en) | 1998-11-06 | 2000-02-22 | Philips North America Corporation | Lateral thin-film silicon-on-insulator (SOI) device having lateral depletion means for depleting a portion of drift region |
US6191453B1 (en) * | 1999-12-13 | 2001-02-20 | Philips Electronics North America Corporation | Lateral insulated-gate bipolar transistor (LIGBT) device in silicon-on-insulator (SOI) technology |
US6794719B2 (en) * | 2001-06-28 | 2004-09-21 | Koninklijke Philips Electronics N.V. | HV-SOI LDMOS device with integrated diode to improve reliability and avalanche ruggedness |
-
2001
- 2001-02-27 US US09/794,562 patent/US6468878B1/en not_active Expired - Lifetime
-
2002
- 2002-02-08 CN CNB028004140A patent/CN1286186C/en not_active Expired - Fee Related
- 2002-02-08 KR KR1020027014430A patent/KR100847990B1/en not_active IP Right Cessation
- 2002-02-08 WO PCT/IB2002/000411 patent/WO2002069408A2/en active Application Filing
- 2002-02-08 JP JP2002568429A patent/JP4123935B2/en not_active Expired - Fee Related
- 2002-02-08 EP EP02710253A patent/EP1368836A2/en not_active Withdrawn
Cited By (30)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US7928475B2 (en) | 2003-09-09 | 2011-04-19 | Cree, Inc. | Wide bandgap transistor devices with field plates |
US9397173B2 (en) | 2003-09-09 | 2016-07-19 | Cree, Inc. | Wide bandgap transistor devices with field plates |
US20070235761A1 (en) * | 2003-09-09 | 2007-10-11 | Cree, Inc. | Wide bandgap transistor devices with field plates |
US7501669B2 (en) | 2003-09-09 | 2009-03-10 | Cree, Inc. | Wide bandgap transistor devices with field plates |
US8120064B2 (en) | 2003-09-09 | 2012-02-21 | Cree, Inc. | Wide bandgap transistor devices with field plates |
US7915644B2 (en) | 2004-05-11 | 2011-03-29 | Cree, Inc. | Wide bandgap HEMTs with source connected field plates |
WO2005114743A2 (en) * | 2004-05-11 | 2005-12-01 | Cree, Inc. | Wide bandgap transistors with multiple field plates |
US7573078B2 (en) | 2004-05-11 | 2009-08-11 | Cree, Inc. | Wide bandgap transistors with multiple field plates |
US7550783B2 (en) | 2004-05-11 | 2009-06-23 | Cree, Inc. | Wide bandgap HEMTs with source connected field plates |
WO2005114743A3 (en) * | 2004-05-11 | 2006-05-04 | Cree Inc | Wide bandgap transistors with multiple field plates |
US8592867B2 (en) | 2004-05-11 | 2013-11-26 | Cree, Inc. | Wide bandgap HEMTS with source connected field plates |
EP2538446A3 (en) * | 2004-05-11 | 2014-01-15 | Cree, Inc. | Wide bandgap transistors with multiple field plates |
US8664695B2 (en) | 2004-05-11 | 2014-03-04 | Cree, Inc. | Wide bandgap transistors with multiple field plates |
US9773877B2 (en) | 2004-05-13 | 2017-09-26 | Cree, Inc. | Wide bandgap field effect transistors with source connected field plates |
US11791385B2 (en) * | 2005-03-11 | 2023-10-17 | Wolfspeed, Inc. | Wide bandgap transistors with gate-source field plates |
US8933486B2 (en) | 2006-11-13 | 2015-01-13 | Cree, Inc. | GaN based HEMTs with buried field plates |
US8283699B2 (en) | 2006-11-13 | 2012-10-09 | Cree, Inc. | GaN based HEMTs with buried field plates |
US7893500B2 (en) | 2006-11-21 | 2011-02-22 | Cree, Inc. | High voltage GaN transistors |
US9041064B2 (en) | 2006-11-21 | 2015-05-26 | Cree, Inc. | High voltage GaN transistor |
US9450081B2 (en) | 2006-11-21 | 2016-09-20 | Cree, Inc. | High voltage GaN transistor |
US8169005B2 (en) | 2006-11-21 | 2012-05-01 | Cree, Inc. | High voltage GaN transistors |
US7692263B2 (en) | 2006-11-21 | 2010-04-06 | Cree, Inc. | High voltage GaN transistors |
US8896021B2 (en) * | 2011-09-14 | 2014-11-25 | United Microelectronics Corporation | Integrated circuit device |
US20130062661A1 (en) * | 2011-09-14 | 2013-03-14 | United Microelectronics Corporation | Integrated circuit device |
US9679981B2 (en) | 2013-06-09 | 2017-06-13 | Cree, Inc. | Cascode structures for GaN HEMTs |
US9847411B2 (en) | 2013-06-09 | 2017-12-19 | Cree, Inc. | Recessed field plate transistor structures |
EP3373329A1 (en) * | 2014-02-28 | 2018-09-12 | LFoundry S.r.l. | Laterally diffused mos field effect transistor |
US20170170284A1 (en) * | 2014-09-01 | 2017-06-15 | Gpower Semiconductor, Inc. | Field plate power device and method of manufacturing the same |
US10068974B2 (en) * | 2014-09-01 | 2018-09-04 | Gpower Semiconductor, Inc. | Field plate power device and method of manufacturing the same |
WO2018127514A1 (en) * | 2017-01-03 | 2018-07-12 | Technische Universiteit Delft | Active semiconductor device with linearized junction capacitance |
Also Published As
Publication number | Publication date |
---|---|
KR100847990B1 (en) | 2008-07-22 |
EP1368836A2 (en) | 2003-12-10 |
WO2002069408A3 (en) | 2002-12-05 |
KR20020092454A (en) | 2002-12-11 |
US6468878B1 (en) | 2002-10-22 |
WO2002069408A2 (en) | 2002-09-06 |
CN1457514A (en) | 2003-11-19 |
JP2004519852A (en) | 2004-07-02 |
CN1286186C (en) | 2006-11-22 |
JP4123935B2 (en) | 2008-07-23 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
US6468878B1 (en) | SOI LDMOS structure with improved switching characteristics | |
KR100675990B1 (en) | Lateral thin-film silicon-on-insulator soi pmos device having a drain extension region | |
EP1053567B1 (en) | Lateral thin-film silicon-on-insulator (soi) jfet device | |
US6346451B1 (en) | Laterial thin-film silicon-on-insulator (SOI) device having a gate electrode and a field plate electrode | |
US6838346B2 (en) | Method of fabricating a high-voltage transistor with a multi-layered extended drain structure | |
EP0652599B1 (en) | Lateral Semiconductor-on-Insulator (SOI) semiconductor device having a lateral drift region | |
US11721738B2 (en) | Laterally diffused metal oxide semiconductor with gate poly contact within source window | |
US20010023961A1 (en) | Trench DMOS transistor having a double gate structure | |
US20030151110A1 (en) | High-voltage lateral transistor with a multi-layered extended drain structure | |
US5648671A (en) | Lateral thin-film SOI devices with linearly-graded field oxide and linear doping profile | |
US5569937A (en) | High breakdown voltage silicon carbide transistor | |
US20030047769A1 (en) | High-voltage vertical transistor with a multi-layered extended drain structure | |
US20150061008A1 (en) | Ldmosfet having a bridge region formed between two gate electrodes | |
US5969387A (en) | Lateral thin-film SOI devices with graded top oxide and graded drift region | |
US6028337A (en) | Lateral thin-film silicon-on-insulator (SOI) device having lateral depletion means for depleting a portion of drift region | |
US7898030B2 (en) | High-voltage NMOS-transistor and associated production method | |
US6232636B1 (en) | Lateral thin-film silicon-on-insulator (SOI) device having multiple doping profile slopes in the drift region | |
US5627385A (en) | Lateral silicon carbide transistor | |
US20180269322A1 (en) | Power MOSFETs with Superior High Frequency Figure-of-Merit and Methods of Forming Same | |
US6661059B1 (en) | Lateral insulated gate bipolar PMOS device | |
JP2001094083A (en) | Semiconductor device |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
AS | Assignment |
Owner name: KONINKLIJKE PHILIPS ELECTRONICS N.V., NETHERLANDS Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:PETRUZZELO, JOHN;LETAVIC, THEODORE JAMES;SIMPSON, MARK;REEL/FRAME:011702/0710 Effective date: 20010403 |
|
STCF | Information on status: patent grant |
Free format text: PATENTED CASE |
|
FPAY | Fee payment |
Year of fee payment: 4 |
|
AS | Assignment |
Owner name: NXP B.V., NETHERLANDS Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:KONINKLIJKE PHILIPS ELECTRONICS N.V.;REEL/FRAME:018635/0787 Effective date: 20061117 |
|
FPAY | Fee payment |
Year of fee payment: 8 |
|
FPAY | Fee payment |
Year of fee payment: 12 |
|
AS | Assignment |
Owner name: PHILIPS SEMICONDUCTORS INTERNATIONAL B.V., NETHERL Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:KONINKLIJKE PHILIPS ELECTRONICS N.V.;REEL/FRAME:043951/0127 Effective date: 20060928 Owner name: NXP B.V., NETHERLANDS Free format text: CHANGE OF NAME;ASSIGNOR:PHILIPS SEMICONDUCTORS INTERNATIONAL B.V.;REEL/FRAME:043951/0611 Effective date: 20060929 |