TWI693788B - Predistorter for compensating linearity of amplifier - Google Patents
Predistorter for compensating linearity of amplifier Download PDFInfo
- Publication number
- TWI693788B TWI693788B TW108118408A TW108118408A TWI693788B TW I693788 B TWI693788 B TW I693788B TW 108118408 A TW108118408 A TW 108118408A TW 108118408 A TW108118408 A TW 108118408A TW I693788 B TWI693788 B TW I693788B
- Authority
- TW
- Taiwan
- Prior art keywords
- circuit
- amplifier
- coupled
- input
- bias
- Prior art date
Links
Images
Landscapes
- Amplifiers (AREA)
Abstract
Description
本發明係有關於一種前置補償器(predistorter),用於對放大器的線性度進行補償。 The invention relates to a predistorter for compensating the linearity of the amplifier.
在各類不同的通信系統中,不論是發射機或接收機,線性度皆是一項基本且重要的規格。對發射機而言,放大器則為一重要且不可缺少之元件,關於通訊距離、通訊品質及待機時間等等,都與放大器密不可分。 In all kinds of different communication systems, whether it is a transmitter or a receiver, linearity is a basic and important specification. For the transmitter, the amplifier is an important and indispensable component. The communication distance, communication quality, standby time, etc. are inseparable from the amplifier.
請參考第1圖及第2圖。第1圖為先前技術中的放大器100的示意圖,而第2圖則是用以表示放大器100的振幅失真(Amplitude distortion或稱AM-AM Distortion)和相位失真(Phase distortion或稱AM-PM Distortion)。放大器100用以放大輸入信號Sin,以產生輸出信號Sout。放大器100包含有電阻Ra及雙載子接面電晶體(Bipolar Junction Transistor;BJT)T1。其中,雙載子接面電晶體T1的射極耦接接地端GND。第2圖中的曲線101用以表示放大器100的相位失真,而曲線102用以表示放大器100的振幅失真。第2圖所繪示的關係圖之橫軸表示放大器100的輸出功率Pout,而其縱軸表示放大器100的振幅失真及相位失真,其中振幅失真的單位為「dB」,而相位失真的單位為「度(degree)」。由第2圖可看出,曲線101為凹口向上的曲線,而曲線102為凹口向下的曲線,故放大器100的相位失真會
隨著輸出功率Pout的增加而增加,而放大器100的振幅失真會隨著輸出功率Pout的增加而減少。然而,因曲線101及102的凹口方向不同,故不易改善放大器100的線性度。
Please refer to Figure 1 and Figure 2. FIG. 1 is a schematic diagram of the
本發明一實施例揭露一種前置補償器,用於對放大器的線性度進行補償。前置補償器包含第一電容以及阻抗轉換電路。第一電容的第一端耦接於放大器的第一節點。阻抗轉換電路用以進行阻抗轉換以提供可變電容值。阻抗轉換電路包含第一偏壓輸入電路以及雙極性接面電晶體(bipolar junction transistor;BJT)。第一偏壓輸入電路用以接收第一偏壓。雙極性接面電晶體的基極耦接於第一偏壓輸入電路的輸出端及第一電容的第二端,雙極性接面電晶體的集極浮接,而雙極性接面電晶體的射極耦接於放大器的第二節點。 An embodiment of the invention discloses a pre-compensator for compensating the linearity of the amplifier. The pre-compensator includes a first capacitor and an impedance conversion circuit. The first terminal of the first capacitor is coupled to the first node of the amplifier. The impedance conversion circuit is used for impedance conversion to provide a variable capacitance value. The impedance conversion circuit includes a first bias input circuit and a bipolar junction transistor (BJT). The first bias voltage input circuit is used to receive the first bias voltage. The base of the bipolar junction transistor is coupled to the output end of the first bias input circuit and the second end of the first capacitor, the collector of the bipolar junction transistor is floating, and the bipolar junction transistor The emitter is coupled to the second node of the amplifier.
本發明另一實施例揭露一種前置補償器,用於對放大器的線性度進行補償。前置補償器包含第一電容以及阻抗轉換電路。第一電容的第一端耦接於放大器的第一節點。阻抗轉換電路,用以進行阻抗轉換以提供可變電容值。阻抗轉換電路包含第一偏壓輸入電路、第二偏壓輸入電路、第一電阻、第二電容以及場效電晶體。第一偏壓輸入電路用以接收第一偏壓。第二偏壓輸入電路用以接收第二偏壓。其中場效電晶體的閘極耦接於第一偏壓輸入電路的輸出端,場效電晶體的源極及汲極中的第一電極耦接於第一電容的第二端及第一電阻的第一端,場效電晶體的源極及汲極中的第二電極耦接於第二偏壓輸入電路的輸出端、第二電容的第一端及第一電阻的第二端,而第二電容的第二端耦接於放大器的第二節點。 Another embodiment of the invention discloses a pre-compensator for compensating the linearity of the amplifier. The pre-compensator includes a first capacitor and an impedance conversion circuit. The first terminal of the first capacitor is coupled to the first node of the amplifier. The impedance conversion circuit is used for impedance conversion to provide a variable capacitance value. The impedance conversion circuit includes a first bias input circuit, a second bias input circuit, a first resistor, a second capacitor, and a field effect transistor. The first bias voltage input circuit is used to receive the first bias voltage. The second bias input circuit is used to receive the second bias voltage. The gate electrode of the field effect transistor is coupled to the output end of the first bias input circuit, and the first electrode in the source and the drain of the field effect transistor is coupled to the second end of the first capacitor and the first resistor The first terminal of the source, the second electrode of the source and drain of the field effect transistor is coupled to the output terminal of the second bias input circuit, the first terminal of the second capacitor and the second terminal of the first resistor, and The second terminal of the second capacitor is coupled to the second node of the amplifier.
本發明另一實施例揭露一種前置補償器,用於對放大器的線性度進行補償。前置補償器包含第一偏壓輸入電路、第一電容、第二電容以及阻抗轉換電路。第一偏壓輸入電路用以接收第一偏壓。第一電容的第一端耦接於放大器的第一級電路的輸出端。第二電容的第二端耦接於放大器的第二級電路的輸入端。阻抗轉換電路用以進行阻抗轉換以提供可變電容值。阻抗轉換電路包含第一電阻以及雙極性接面電晶體。第一電阻的第二端耦接參考電位。雙極性接面電晶體的基極耦接於第一偏壓輸入電路的輸出端及第一電容的第二端,雙極性接面電晶體的集極浮接,而雙極性接面電晶體的射極耦接於第一電阻的第一端及第二電容的第一端。 Another embodiment of the invention discloses a pre-compensator for compensating the linearity of the amplifier. The pre-compensator includes a first bias input circuit, a first capacitor, a second capacitor, and an impedance conversion circuit. The first bias voltage input circuit is used to receive the first bias voltage. The first terminal of the first capacitor is coupled to the output terminal of the first stage circuit of the amplifier. The second terminal of the second capacitor is coupled to the input terminal of the second stage circuit of the amplifier. The impedance conversion circuit is used for impedance conversion to provide a variable capacitance value. The impedance conversion circuit includes a first resistor and a bipolar junction transistor. The second terminal of the first resistor is coupled to the reference potential. The base of the bipolar junction transistor is coupled to the output end of the first bias input circuit and the second end of the first capacitor, the collector of the bipolar junction transistor is floating, and the bipolar junction transistor The emitter is coupled to the first end of the first resistor and the first end of the second capacitor.
本發明另一實施例揭露一種前置補償器,用於對放大器的線性度進行補償。前置補償器包含第一偏壓輸入電路、第二偏壓輸入電路、第一電容、第二電容以及阻抗轉換電路。第一偏壓輸入電路用以接收第一偏壓。第二偏壓輸入電路用以接收第二偏壓。第一電容的第一端耦接於放大器的第一級電路的輸出端。第二電容的第二端耦接於放大器的第二級電路的輸入端。阻抗轉換電路用以進行阻抗轉換以提供可變電容值。阻抗轉換電路包含第一電阻以及場效電晶體。場效電晶體的閘極耦接於第一偏壓輸入電路的輸出端,場效電晶體的源極及汲極中的第一電極耦接於第二偏壓輸入電路的輸出端、第一電容的第二端及第一電阻的第一端,場效電晶體的源極及汲極中的第二電極耦接於第二電容的第一端及第一電阻的第二端。 Another embodiment of the invention discloses a pre-compensator for compensating the linearity of the amplifier. The pre-compensator includes a first bias input circuit, a second bias input circuit, a first capacitor, a second capacitor, and an impedance conversion circuit. The first bias voltage input circuit is used to receive the first bias voltage. The second bias input circuit is used to receive the second bias voltage. The first terminal of the first capacitor is coupled to the output terminal of the first stage circuit of the amplifier. The second terminal of the second capacitor is coupled to the input terminal of the second stage circuit of the amplifier. The impedance conversion circuit is used for impedance conversion to provide a variable capacitance value. The impedance conversion circuit includes a first resistor and a field effect transistor. The gate electrode of the field effect transistor is coupled to the output end of the first bias input circuit, and the first electrode in the source and the drain of the field effect transistor is coupled to the output end of the second bias input circuit, the first The second end of the capacitor and the first end of the first resistor, the second electrode in the source and the drain of the field effect transistor are coupled to the first end of the second capacitor and the second end of the first resistor.
本發明另一實施例揭露一種前置補償器,用於對放大器的線性度進行補償。輸入信號經由信號放大路徑輸入至放大器而由放大器放大。前置補償器形成有不同於信號放大路徑的信號分流路徑。前置補償器包含第一電容及阻 抗轉換電路。第一電容設於信號分流路徑上,且第一電容的第一端耦接於放大器的第一節點。阻抗轉換電路用以進行阻抗轉換以提供可變電容值。阻抗轉換電路包含第一偏壓輸入電路及二極體。第一偏壓輸入電路用以輸入第一偏壓。二極體設於信號分流路徑上,而二極體的陽極耦接於第一偏壓輸入電路的輸出端及第一電容的一第二端,且二極體的陰極耦接於參考電位。 Another embodiment of the invention discloses a pre-compensator for compensating the linearity of the amplifier. The input signal is input to the amplifier via the signal amplification path and amplified by the amplifier. The pre-compensator is formed with a signal shunt path different from the signal amplification path. The pre-compensator includes the first capacitor and resistor Anti-conversion circuit. The first capacitor is disposed on the signal shunt path, and the first end of the first capacitor is coupled to the first node of the amplifier. The impedance conversion circuit is used for impedance conversion to provide a variable capacitance value. The impedance conversion circuit includes a first bias input circuit and a diode. The first bias voltage input circuit is used to input the first bias voltage. The diode is disposed on the signal shunt path, and the anode of the diode is coupled to the output terminal of the first bias input circuit and a second terminal of the first capacitor, and the cathode of the diode is coupled to the reference potential.
本發明另一實施例揭露一種前置補償器,用於對放大器的線性度進行補償。前置補償器包含第一電容及阻抗轉換電路。第一電容的第一端耦接於放大器的第一級電路的輸出端。阻抗轉換電路用以進行阻抗轉換以提供可變電容值。阻抗轉換電路包含第一偏壓輸入電路及二極體。第一偏壓輸入電路用以輸入第一偏壓。二極體的陽極耦接於第一偏壓輸入電路的輸出端及第一電容的第二端,而二極體的陰極耦接於放大器的第二級電路的輸入端。 Another embodiment of the invention discloses a pre-compensator for compensating the linearity of the amplifier. The pre-compensator includes a first capacitor and an impedance conversion circuit. The first terminal of the first capacitor is coupled to the output terminal of the first stage circuit of the amplifier. The impedance conversion circuit is used for impedance conversion to provide a variable capacitance value. The impedance conversion circuit includes a first bias input circuit and a diode. The first bias voltage input circuit is used to input the first bias voltage. The anode of the diode is coupled to the output of the first bias input circuit and the second end of the first capacitor, and the cathode of the diode is coupled to the input of the second stage circuit of the amplifier.
100、200、250、570、580:放大器 100, 200, 250, 570, 580: amplifier
101、102:曲線 101, 102: Curve
300、300’、400、600、600’、700:前置補償器 300, 300’, 400, 600, 600’, 700: pre-compensator
310、410、610、710:阻抗轉換電路 310, 410, 610, 710: impedance conversion circuit
320、420、430、620、720、730:偏壓輸入電路 320, 420, 430, 620, 720, 730: bias input circuit
500:偏壓動態調整電路 500: Dynamic bias voltage adjustment circuit
510、520:電阻電容電路 510, 520: resistance capacitance circuit
531:輸入端 531: input
532:輸出端 532: output
550:選擇電路 550: Select circuit
582:偏壓電路 582: Bias circuit
630:第一級電路 630: first stage circuit
640:第二級電路 640: Second stage circuit
B、N1、N2:節點 B, N1, N2: Node
C1、C2:電容 C1, C2: capacitance
Con:可變電容值 Con: variable capacitance value
GND:接地端 GND: ground terminal
L1:信號放大路徑 L1: signal amplification path
L2:信號分流路徑 L2: Signal shunt path
IM1、IM2、Ron、Z:阻抗 IM1, IM2, Ron, Z: impedance
IN1:第一輸入端 IN1: the first input
IN2:第二輸入端 IN2: the second input
M1:場效電晶體 M1: Field effect transistor
N3:集極 N3: collector
O1:第一輸出端 O1: the first output
O2:第二輸出端 O2: second output
OP1:運算放大器 OP1: operational amplifier
P1:控制端 P1: Control terminal
Pin:輸入功率 Pin: input power
Pout:輸出功率 Pout: output power
Q1、T、T1、T2:雙極性接面電晶體 Q1, T, T1, T2: Bipolar junction transistor
R:可變電阻 R: variable resistance
R1、R2、R3、Ra:電阻 R1, R2, R3, Ra: resistance
Sc:選擇控制訊號 Sc: Select control signal
Sin:輸入信號 Sin: input signal
Sout:輸出信號 Sout: output signal
T:電晶體;雙極性接面電晶體 T: transistor; bipolar junction transistor
V1、V2、VR:偏壓 V1, V2, VR: bias voltage
VA、Vb1至Vbn、Vdet:電壓 VA, Vb1 to Vbn, Vdet: voltage
Vbat:系統電壓 Vbat: system voltage
Vbias:恆定電壓 Vbias: constant voltage
VL1:上限 VL1: upper limit
Vref:參考電位 Vref: reference potential
第1圖為先前技術中的放大器的示意圖。 Figure 1 is a schematic diagram of an amplifier in the prior art.
第2圖則是用以表示放大器的振幅失真和相位失真。 Figure 2 shows the amplitude and phase distortion of the amplifier.
第3圖為為本發明一實施例之放大器的示意圖。 FIG. 3 is a schematic diagram of an amplifier according to an embodiment of the invention.
第4圖為第3圖之放大器的輸出功率與雙載子接面電晶體的集極之偏壓的關係圖。 Fig. 4 is a graph showing the relationship between the output power of the amplifier of Fig. 3 and the bias voltage of the collector of the double carrier junction transistor.
第5圖為本發明一實施例用於改善放大器之線性的前置補償器之示意圖。 FIG. 5 is a schematic diagram of a pre-compensator for improving the linearity of an amplifier according to an embodiment of the invention.
第6圖為本發明一實施例之前置補償器的電路圖。 FIG. 6 is a circuit diagram of a pre-compensator according to an embodiment of the invention.
第7圖為本發明另一實施例之前置補償器的電路圖。 FIG. 7 is a circuit diagram of a pre-compensator according to another embodiment of the invention.
第8圖為放大器的輸入功率與恆定電壓Vbias之關係圖。 Figure 8 shows the relationship between the input power of the amplifier and the constant voltage Vbias.
第9圖為第6圖之輸入信號Sin的波形圖。 FIG. 9 is a waveform diagram of the input signal Sin of FIG. 6.
第10圖為第6圖之輸出信號Sout的波形圖。 FIG. 10 is a waveform diagram of the output signal Sout of FIG. 6.
第11圖為第6圖中的電壓VA與放大器的輸出功率的關係圖。 FIG. 11 is a relationship diagram of voltage VA and output power of the amplifier in FIG. 6.
第12圖為阻抗轉換電路的阻抗Ron與放大器的輸出功率的關係圖。 FIG. 12 is a graph showing the relationship between the impedance Ron of the impedance conversion circuit and the output power of the amplifier.
第13圖為本發明一實施例之前置補償器的電路圖。 FIG. 13 is a circuit diagram of a pre-compensator according to an embodiment of the invention.
第14圖為放大器的輸入功率與電壓Vdet之關係圖。 Figure 14 shows the relationship between the input power of the amplifier and the voltage Vdet.
第15圖為本發明一實施例之偏壓動態調整電路的電路圖。 FIG. 15 is a circuit diagram of a bias dynamic adjustment circuit according to an embodiment of the invention.
第16圖為第6圖、第7圖或第13圖中的前置補償器的等效電路圖。 Figure 16 is an equivalent circuit diagram of the pre-compensator in Figure 6, Figure 7, or Figure 13.
第17圖為當偏壓V1為電壓Vdet時,第6圖中的電壓VA與放大器的輸出功率的關係圖。 FIG. 17 is a graph of the relationship between the voltage VA in FIG. 6 and the output power of the amplifier when the bias voltage V1 is the voltage Vdet.
第18圖為當偏壓V1為電壓Vdet時,第6圖中的阻抗Ron與放大器的輸出功率的關係圖。 Figure 18 is a graph of the relationship between the impedance Ron and the output power of the amplifier in Figure 6 when the bias voltage V1 is the voltage Vdet.
第19圖為本發明一實施例之選擇電路的示意圖。 FIG. 19 is a schematic diagram of a selection circuit according to an embodiment of the invention.
第20圖為第13圖之前置補償器另包含偏壓動態調整電路及選擇電路時的示意圖。 FIG. 20 is a schematic diagram of the front compensator of FIG. 13 further including a dynamic bias voltage adjustment circuit and a selection circuit.
第21圖及第22圖分別用以說明本發明之前置補償器在放大器中不同的設置位置。 Fig. 21 and Fig. 22 are used to illustrate the different positions of the pre-compensator of the present invention in the amplifier.
第23圖為本發明一實施例之前置補償器的電路圖。 FIG. 23 is a circuit diagram of a pre-compensator according to an embodiment of the invention.
第24圖為本發明另一實施例之前置補償器的電路圖。 FIG. 24 is a circuit diagram of a pre-compensator according to another embodiment of the invention.
第25圖為本發明一實施例之前置補償器的電路圖。 FIG. 25 is a circuit diagram of a pre-compensator according to an embodiment of the invention.
第26圖為第23圖、第24圖或第25圖中的前置補償器的等效電路圖。 Figure 26 is an equivalent circuit diagram of the pre-compensator in Figure 23, Figure 24, or Figure 25.
請參考第3圖,第3圖為本發明一實施例之放大器200的示意圖。放大
器200可以是一個功率放大器,但本發明並不以此為限。放大器200包含雙載子接面電晶體T1及T2,其中雙載子接面電晶體T2的集極與射極彼此耦接,以使放大器200的振幅失真與相位失真可隨著放大器200的輸出功率同時地遞增或同時地遞減。請同時參考第3圖及第4圖,第4圖為放大器100的輸出功率Pout與雙載子接面電晶體T2的集極之偏壓VR的關係圖。其中,當輸出功率Pout遞增時,偏壓VR會跟著遞減。然而,當雙載子接面電晶體T2是以砷化鎵(GaAs)製作的異質接面雙載子電晶體(heterojunction bipolar transistor;HBT)時,因其空乏區電容會與偏壓VR的平方根成反比,故雙載子接面電晶體T2的空乏區電容會對偏壓VR較不敏感,且使得節點B的阻抗偏低。因此,雙載子接面電晶體T2需有足夠大的體積以使其空乏區電容不致太小。然而,加大雙載子接面電晶體T2體積的作法可能導致放大器200的增益較低且頻寬較小。
Please refer to FIG. 3, which is a schematic diagram of an
請參考第5圖,第5圖為本發明一實施例用於改善放大器250之線性的前置補償器300之示意圖。放大器250可以是一個功率放大器,但本發明並不以此為限,例如也可以是低雜訊放大器。在本實施例中,為方便說明的緣故,第5圖中的前置補償器300與放大器250係以不同的裝置表示。但須瞭解地,前置補償器300亦可整合至放大器250當中,而成為放大器250的一部份。如圖所示,前置補償器300耦接於節點N1與節點N2之間,其中節點N1為放大器250的輸入端,而節點N2耦接參考電位Vref。在本發明一實施例中,參考電位Vref可為接地電位,但本發明並不以此為限。放大器250會放大所輸入的輸入信號Sin,以產生輸出信號Sout。前置補償器300則是用於對放大器250的線性度進行補償。其中,前置補償器300對放大器250的線性度進行補償包括了對放大器的振幅失真(AM-AM Distortion)和相位失真(AM-PM Distortion)進行補償。因前置補償器300的作用,以使放大器250的振幅失真與相位失真可隨著放大器250的輸出功率同
時地遞增或同時地遞減。此外,前置補償器300可提供可變電容值以調整放大器250的線性,而透過所提供的可變電容值即可避免如第3圖的放大器200因空乏區電容而導致放大器200過於龐大、增益過低或頻寬太小的問題。
Please refer to FIG. 5, which is a schematic diagram of a pre-compensator 300 for improving the linearity of the
請參考第6圖,第6圖為本發明一實施例之前置補償器300的電路圖。前置補償器300耦接於節點N1與節點N2之間,並包含電容C1以及阻抗轉換電路310。節點N1耦接於雙極性接面電晶體T1的基極,而雙極性接面電晶體T1為第5圖之放大器250的元件。電容C1的第一端則耦接於放大器的第一節點N1。輸入信號Sin經由信號放大路徑L1輸入至放大器250後被放大為輸出信號Sout,而前置補償器300則形成有不同於信號放大路徑L1的信號分流路徑L2。由於前置補償器300的信號分流路徑L2不同於信號放大路徑L1,且前置補償器300藉由電容C1隔離直流訊號以減少對信號放大路徑L1的影響,因此前置補償器300可以在對原有放大器250的設計影響不大的情況下,對放大器250的線性度進行補償。此外,阻抗轉換電路310用以進行阻抗轉換以提供可變電容值予放大器250,進而藉由所提供的可變電容值調整放大器250的線性。阻抗轉換電路310包含偏壓輸入電路320以及雙極性接面電晶體(bipolar junction transistor;BJT)Q1。偏壓輸入電路320用以接收偏壓V1。雙極性接面電晶體Q1與電容C1皆設置於信號分流路徑L2上。雙極性接面電晶體Q1的基極耦接於偏壓輸入電路320的輸出端及電容C1的第二端,雙極性接面電晶體Q1的集極浮接(floating),雙極性接面電晶體Q1的射極耦接於節點N2,而節點N2耦接於參考電位Vref。
Please refer to FIG. 6, which is a circuit diagram of the pre-compensator 300 according to an embodiment of the invention. The pre-compensator 300 is coupled between the node N1 and the node N2, and includes a capacitor C1 and an
在另一實施例中,亦可用二極體(diode)取代雙極性接面電晶體Q1。請參考第7圖,第7圖為本發明另一實施例之前置補償器300’的電路圖。前置補償器300’與300的差異在於前置補償器300的電晶體Q1被二極體D1所取代。其中, 二極體D1的陽極相當於電晶體Q1的基極,二極體的陰極相當於電晶體Q1的射極。二極體D1與電容C1皆設置於信號分流路徑L2上。與電晶體Q1相較,二極體D1會佔用較大的佈局(layout)面積。 In another embodiment, a diode can also be used instead of the bipolar junction transistor Q1. Please refer to FIG. 7, which is a circuit diagram of a pre-compensator 300' according to another embodiment of the present invention. The difference between the pre-compensators 300' and 300 is that the transistor Q1 of the pre-compensator 300 is replaced by a diode D1. among them, The anode of the diode D1 corresponds to the base of the transistor Q1, and the cathode of the diode corresponds to the emitter of the transistor Q1. Both the diode D1 and the capacitor C1 are disposed on the signal shunt path L2. Compared with the transistor Q1, the diode D1 occupies a larger layout area.
在一實施例中,第6圖及第7圖中的偏壓V1為其電壓值不會隨著輸入信號Sin或放大器250的輸入功率而改變的恆定電壓Vbias。在一實施例中,恆定電壓Vbias可從多個電壓值固定的電壓當中選出。請參考第8圖,第8圖為放大器250的輸入功率Pin與恆定電壓Vbias之關係圖。其中,恆定電壓Vbias係從多個電壓值固定的電壓Vb1至Vbn當中選出,而由圖7圖可看出,電壓Vb1至Vbn不會隨著放大器250的輸入功率Pin改變。因恆定電壓Vbias(即偏壓V1)的大小,可影響放大器250之線性的調整程度。因此,藉由從電壓Vb1至Vbn當中選出一個適當的電壓作為恆定電壓Vbias,即可對放大器250之線性進行微調,以符合不同的放大器之設計需求。
In one embodiment, the bias voltage V1 in FIGS. 6 and 7 is a constant voltage Vbias whose voltage value does not change with the input signal Sin or the input power of the
請再參考第6圖。在本實施例中,偏壓V1為電壓值固定的正電壓,而由於雙極性接面電晶體Q1的集極浮接,故雙極性接面電晶體Q1可被視為一個受到順向偏壓的二極體,而有截波(clipping)的功能。請參考第9圖及第10圖,第9圖為輸入信號Sin的波形圖,而第10圖為輸出信號Sout的波形圖。其中,為方便說明,輸入信號Sin係以一正弦波表示,但須知本發明並不以此為限,輸入信號Sin可以是其他射頻(radio frequency)信號。由於雙極性接面電晶體Q1具有截波的功能,故輸出信號Sout的波峰不會超出上限VL1。故當輸入信號Sin為正弦波時,輸出信號Sout不一定是正弦波。由於雙極性接面電晶體Q1具有截波的功能,進而影響了阻抗轉換電路310的阻抗Ron。其中,上述阻抗轉換電路310因進行阻抗轉換而所提供的可變電容值與阻抗Ron相關。請參考第11圖及第12圖,第11圖為
第6圖中的電壓VA與放大器250的輸出功率Pout的關係圖,而第12圖為阻抗轉換電路310的阻抗Ron與放大器250的輸出功率Pout的關係圖。其中,隨著放大器250的輸出功率Pout的增加,電壓VA會跟著降低,而阻抗Ron會跟著提高。由於前置補償器300有著上述的特性,故前置補償器300適合用於改善其振幅失真(AM-AM Distortion)的問題,同時改善放大器的線性。
Please refer to figure 6 again. In this embodiment, the bias voltage V1 is a positive voltage with a fixed voltage value, and since the collector of the bipolar junction transistor Q1 is floating, the bipolar junction transistor Q1 can be regarded as a forward bias The diode has the function of clipping. Please refer to FIG. 9 and FIG. 10, FIG. 9 is a waveform diagram of the input signal Sin, and FIG. 10 is a waveform diagram of the output signal Sout. For convenience of description, the input signal Sin is represented by a sine wave, but it should be noted that the present invention is not limited to this, and the input signal Sin may be other radio frequency (radio frequency) signals. Since the bipolar junction transistor Q1 has the function of cutting the wave, the peak of the output signal Sout will not exceed the upper limit VL1. Therefore, when the input signal Sin is a sine wave, the output signal Sout is not necessarily a sine wave. Since the bipolar junction transistor Q1 has the function of cutting waves, the impedance Ron of the
請再參考第6圖,在本發明另一實施例中,偏壓輸入電路320可包含電阻R2。電阻R2的第一端用以輸入偏壓V1,而電阻R2的第二端耦接於偏壓輸入電路320的輸出端。電阻R2具有固定的阻值,而可依據不同的放大器設計需求來決定電阻R2的阻值。當選用具較大阻值的電阻R2時,阻抗Ron也相對地會較大;而當選用具較小阻值的電阻R2時,阻抗Ron也相對地會較小。
Please refer to FIG. 6 again. In another embodiment of the present invention, the
本發明的部分實施例中,雙極性接面電晶體Q1可以是異質接面雙載子電晶體(heterojunction bipolar transistor;HBT)。而在本發明的其他實施例中,雙極性接面電晶體Q1可以是同質接面雙載子電晶體。 In some embodiments of the present invention, the bipolar junction transistor Q1 may be a heterojunction bipolar transistor (HBT). In other embodiments of the present invention, the bipolar junction transistor Q1 may be a homojunction junction carrier transistor.
請參考第13圖,第13圖為本發明一實施例之前置補償器400的電路圖。前置補償器400亦耦接於節點N1與節點N2之間,而包含電容C1以及阻抗轉換電路410。電容C1的第一端耦接於節點N1。阻抗轉換電路410用以進行阻抗轉換以提供可變電容值。阻抗轉換電路410包含偏壓輸入電路420、偏壓輸入電路430、電阻R1、電容C2以及場效電晶體(field effect transistor)M1。偏壓輸入電路420用以輸入偏壓V1,而偏壓輸入電路430用以輸入偏壓V2。場效電晶體M1的閘極耦接於偏壓輸入電路420的輸出端,場效電晶體M1的源極及汲極中的其中一電極耦接於電容C1的第二端及電阻R1的第一端,場效電晶體M1的源極及汲極中的
另一電極耦接於偏壓輸入電路430的輸出端、電容C2的第一端及電阻R1的第二端,而電容C2的第二端耦接於放大器的節點N2,而節點N2耦接於參考電位Vref。
Please refer to FIG. 13, which is a circuit diagram of a pre-compensator 400 according to an embodiment of the invention. The pre-compensator 400 is also coupled between the node N1 and the node N2, and includes a capacitor C1 and an
在本實施例中,偏壓V1為其電壓值不會隨著輸入信號Sin或放大器的輸入功率而改變的恆定電壓Vbias,而偏壓V2為其電壓值會隨著輸入信號Sin或放大器的輸入功率而改變的電壓Vdet。請參考第14圖,第14圖為放大器的輸入功率Pin與電壓Vdet之關係圖。當放大器的輸入功率Pin越大時,電壓Vdet也會越大。阻抗轉換電路410同樣可被視為一個受到順向偏壓的二極體,而有截波的功能。前置補償器400的電壓VA與放大器的輸出功率Pout的關係亦如第11圖所示,而前置補償器400的阻抗Ron與放大器的輸出功率Pout的關係亦如第12圖所示,在此即不再贅述。其中,上述阻抗轉換電路410因進行阻抗轉換而所提供的可變電容值與阻抗Ron相關。
In this embodiment, the bias voltage V1 is a constant voltage Vbias whose voltage value does not change with the input signal Sin or the input power of the amplifier, and the bias voltage V2 is a voltage value which will follow the input signal Sin or the input of the amplifier Vdet varies with power. Please refer to FIG. 14, which is a relationship diagram between the input power Pin of the amplifier and the voltage Vdet. When the input power Pin of the amplifier is larger, the voltage Vdet is also larger. The
上述的電壓Vdet可由前置補償器400的偏壓動態調整電路500產生。請參考第15圖,第15圖為本發明一實施例之偏壓動態調整電路500的電路圖。偏壓動態調整電路500耦接於放大器的輸入端(如節點N1),用以依據放大器的輸入功率,動態地調整電壓Vdet的大小。偏壓動態調整電路500的輸入端531可用以接收輸入信號Sin,而偏壓動態調整電路500的輸出端532輸出電壓Vdet。偏壓動態調整電路500包含電阻電容電路510、電晶體T、電阻電容電路520以及運算放大器OP1。電阻電容電路510的輸入端耦接於放大器的輸入端N1。電晶體T可以是雙極性接面電晶體。雙極性接面電晶體T的集極(第一端)耦接至系統電壓Vbat,雙極性接面電晶體T的基極(控制端)耦接至電阻電容電路510的輸出端,而雙極性接面電晶體T的射極(第二端)耦接至電阻電容電路520的輸入端。上述的系統電壓Vbat例如是電池的輸出電壓,而系統電壓Vbat通常會高於參考電位Vref。
電阻電容電路520耦接於參考電位Vref與雙極性接面電晶體T的射極之間。運算放大器OP1的正輸入端耦接於雙極性接面電晶體T的射極,運算放大器OP1的負輸入端耦接於運算放大器OP1的輸出端,而運算放大器OP1的輸出端輸出電壓Vdet。
The aforementioned voltage Vdet can be generated by the bias
請再參考第13圖,在本發明一實施例中,偏壓輸入電路420包含電阻R2,而偏壓輸入電路430包含電阻R3。其中,電阻R2的第一端輸入上述的偏壓V1,而電阻R2的第二端耦接於偏壓輸入電路420的輸出端。電阻R3的第一端輸入偏壓V2,電阻R3的第二端耦接於偏壓輸入電路430的輸出端。
Please refer to FIG. 13 again. In an embodiment of the present invention, the
請參考第16圖,第16圖為第6圖、第7圖或第13圖中的前置補償器300、300’或400的等效電路圖。以第13圖的前置補償器400為例,前置補償器400可視為與放大器的輸入級電路和輸出級電路並聯。其中放大器的輸入級電路具有阻抗IM1,而放大器的輸出級電路具有阻抗IM2。前置補償器400包含電容C1以及阻抗轉換電路410。阻抗轉換電路410用以進行阻抗轉換以提供可變電阻R。其中,阻抗Z為中間級匹配阻抗(interstage matching),可為電感或電容。雙極性接面電晶體Q1的射極與參考電位Vref之間則存在電容C2。至於第6圖及第7圖之前置補償器300及300’的等效電路圖則與第16圖類似。詳言之,將第16圖中的電容C2移除後,使可變電阻R的一端直接耦接於參考電位Vref,即為第6圖及第7圖之前置補償器300及300’的等效電路圖。
Please refer to FIG. 16, which is an equivalent circuit diagram of the pre-compensator 300, 300', or 400 in FIG. 6, FIG. 7, or FIG. Taking the pre-compensator 400 in FIG. 13 as an example, the pre-compensator 400 can be regarded as being connected in parallel with the input stage circuit and the output stage circuit of the amplifier. The input stage circuit of the amplifier has an impedance IM1, and the output stage circuit of the amplifier has an impedance IM2. The pre-compensator 400 includes a capacitor C1 and an
相較上述阻抗Ron會隨著輸出功率Pout的增加而增加,本發明另一實施例的前置補償器之阻抗Ron會隨著輸出功率Pout的增加而減少。請再參考第6圖。當第6圖中偏壓V1改以電壓值會隨著輸入信號Sin或放大器的輸入功率而改
變的電壓Vdet時,阻抗Ron會隨著輸出功率Pout的增加而減少。請參考第17圖及第18圖。第17圖為當偏壓V1為電壓Vdet時,第6圖中的電壓VA與放大器的輸出功率Pout的關係圖。第18圖為當偏壓V1為電壓Vdet時,阻抗轉換電路310的阻抗Ron與放大器的輸出功率Pout的關係圖。其中,隨著放大器250的輸出功率Pout的增加,電壓VA會跟著增加,而阻抗Ron會跟著降低。因此,可藉由將偏壓V1設定為恆定電壓Vbias或電壓Vdet,而改變前置補償器300的阻抗特性,以對放大器的線性進行不同方向的調整及補償。
Compared with the above-mentioned impedance Ron will increase with the increase of the output power Pout, the impedance Ron of the pre-compensator according to another embodiment of the invention will decrease with the increase of the output power Pout. Please refer to figure 6 again. When the bias voltage V1 is changed to the voltage value in Figure 6, it will change with the input signal Sin or the input power of the amplifier
When the voltage Vdet is changed, the impedance Ron decreases as the output power Pout increases. Please refer to Figure 17 and Figure 18. FIG. 17 is a graph showing the relationship between the voltage VA in FIG. 6 and the output power Pout of the amplifier when the bias voltage V1 is the voltage Vdet. FIG. 18 is a graph showing the relationship between the impedance Ron of the
類似地,當第13圖中的前置補償器400的偏壓V1為電壓Vdet,而偏壓V2為恆定電壓Vbias時,前置補償器400的電壓VA會隨著放大器250的輸出功率Pout的增加而增加,而前置補償器400的阻抗Ron會隨著放大器250的輸出功率Pout的增加而降低。可藉由將偏壓V1設定為恆定電壓Vbias及電壓Vdet之一者,並將偏壓V2設定為恆定電壓Vbias及電壓Vdet之另一者,而可改變前置補償器400的阻抗特性,以對放大器的線性進行不同方向的調整及補償。由於前置補償器400有著上述的特性,故當偏壓V1為恆定電壓Vbias而偏壓V2為電壓Vdet時(或當偏壓V1為電壓Vdet而偏壓V2為恆定電壓Vbias時),前置補償器400適合用於改善其振幅失真(AM-AM Distortion)的問題,同時改善放大器的線性。
Similarly, when the bias voltage V1 of the pre-compensator 400 in FIG. 13 is the voltage Vdet and the bias voltage V2 is the constant voltage Vbias, the voltage VA of the pre-compensator 400 will vary with the output power Pout of the
為方便對恆定電壓Vbias及電壓Vdet進行切換,上述的前置補償器300或400可另包含選擇電路550。請參考第19圖及第20圖,第19圖為上述選擇電路550的示意圖,第20圖為第13圖之前置補償器400另包含偏壓動態調整電路500及選擇電路550時的示意圖。選擇電路550包含第一輸入端IN1、第二輸入端IN2、第一輸出端O1、第二輸出端O2以及控制端P1。第一輸入端IN1用以接收恆定電壓Vbias,第二輸入端IN2用以接收電壓Vdet,第一輸出端O1耦接於偏壓輸入電
路420的輸入端以提供偏壓V1,第二輸出端O2耦接於偏壓輸入電路430的輸入端以提供偏壓V2,而控制端P1用以接收選擇控制訊號Sc。其中,當選擇控制訊號Sc為第一電位(如高電位)時,選擇電路550將第一輸入端IN1耦接至第一輸出端O1,並將第二輸入端IN2耦接至第二輸出端O2;而當選擇控制訊號Sc為第二電位(如低電位)時,選擇電路550將第一輸入端IN1耦接至第二輸出端O2,並將第二輸入端IN2耦接至第一輸出端O1。藉此,以決定偏壓V1為恆定電壓Vbias或電壓Vdet。當偏壓V1為恆定電壓Vbias時,偏壓V2即為電壓Vdet;而當偏壓V1為電壓Vdet時,偏壓V2即為恆定電壓Vbias。因此,藉由選擇電路550,可在切換恆定電壓Vbias及電壓Vdet時更為方便。
To facilitate the switching between the constant voltage Vbias and the voltage Vdet, the pre-compensator 300 or 400 described above may further include a
上述實施例中的前置補償器300及400係設置在放大器的節點N1及N2之間,其中節點N1可為放大器的輸入端,而節點N2可為參考電位Vref,如第5圖所示。然而,本發明並不以此為限。請參考第21圖及第22圖,第21圖及第22圖分別用以說明本發明之前置補償器300及400在放大器中不同的設置位置。在第21圖的實施例中,節點N1為放大器580的偏壓電路582的一端,而節點N2耦接參考電位Vref。在第22圖的實施例中,節點N1耦接於放大器570的第一級電路630的輸出端,而節點N2耦接於放大器570的第二級電路640的輸入端。其中,第一級電路630及第二級電路640用以對輸入信號Sin進行兩次放大,以輸出輸出信號Sout。
The
請參考第23圖,第23圖為本發明一實施例之前置補償器600的電路圖。前置補償器600耦接於放大器的第一級電路630及第二級電路640之間。第一級電路630及第二級電路640分別具有阻抗IM1及IM2。前置補償器600包含偏壓輸入電路620、電容C1、電容C2以及阻抗轉換電路610。偏壓輸入電路620用以輸
入恆定電壓Vbias。電容C1的第一端耦接於放大器的第一級電路630的輸出端,而電容C2的第二端耦接於放大器的第二級電路640的輸入端。阻抗轉換電路610用以進行阻抗轉換以提供可變電容值Con,並可同時提供可變電阻R。阻抗轉換電路610包含電阻R1以及雙極性接面電晶體Q1。電阻R1的第二端耦接參考電位Vref,雙極性接面電晶體Q1的基極耦接於第一偏壓輸入電路620的輸出端及電容C1的第二端,雙極性接面電晶體Q1的集極浮接,而雙極性接面電晶體Q1的射極耦接於電阻R1的第一端及電容C2的第一端。在本實施例中,恆定電壓Vbias為電壓值固定的正電壓,而由於雙極性接面電晶體Q1的集極浮接,故雙極性接面電晶體Q1可被視為一個受到順向偏壓的二極體,而有截波的功能。前置補償器600的線性補償與前置補償器300的線性補償相似,亦可用以調整中間級匹配阻抗,以得到較佳的線性。
Please refer to FIG. 23, which is a circuit diagram of a pre-compensator 600 according to an embodiment of the present invention. The pre-compensator 600 is coupled between the
在另一實施例中,亦可用二極體取代第23圖中的雙極性接面電晶體Q1。請參考第24圖,第24圖為本發明另一實施例之前置補償器600’的電路圖。前置補償器600’與600的差異在於前置補償器600的電晶體Q1被二極體D1所取代。其中,二極體D1的陽極相當於電晶體Q1的基極,二極體的陰極相當於電晶體Q1的射極。與第23圖中的電晶體Q1相較,第24圖中的二極體D1會佔用較大的佈局面積。 In another embodiment, the bipolar junction transistor Q1 in FIG. 23 can also be replaced with a diode. Please refer to FIG. 24, which is a circuit diagram of a pre-compensator 600' according to another embodiment of the present invention. The difference between the pre-compensator 600' and 600 is that the transistor Q1 of the pre-compensator 600 is replaced by a diode D1. Among them, the anode of the diode D1 corresponds to the base of the transistor Q1, and the cathode of the diode corresponds to the emitter of the transistor Q1. Compared with the transistor Q1 in FIG. 23, the diode D1 in FIG. 24 occupies a larger layout area.
請參考第25圖,第25圖為本發明一實施例之前置補償器700的電路圖。前置補償器700耦接於放大器的第一級電路630及第二級電路640之間。第一級電路630及第二級電路640分別具有阻抗IM1及IM2。前置補償器700包含偏壓輸入電路720、偏壓輸入電路730、電容C1、電容C2以及阻抗轉換電路710。偏壓輸入電路720用以輸入偏壓V1,而偏壓輸入電路730用以輸入偏壓V2。偏壓V1和
V2可分別為恆定電壓Vbias及電壓Vdet。其中,當偏壓V1為恆定電壓Vbias時,偏壓V2則為電壓Vdet;而當偏壓V1為電壓Vdet時,偏壓V2則為恆定電壓Vbias。電容C1的第一端耦接於第一級電路630的輸出端,電容C2的第二端耦接於第二級電路640的輸入端。阻抗轉換電路710用以進行阻抗轉換以提供可變電容值Con,並同時可提供可變電阻R。阻抗轉換電路710包含電阻R1以及場效電晶體M1。場效電晶體M1的閘極耦接於偏壓輸入電路720的輸出端,場效電晶體M2的源極及汲極當中的一個電極耦接於偏壓輸入電路730的輸出端、電容C1的第二端及電阻R1的第一端,而場效電晶體M2的源極及汲極當中的另一個電極耦接於電容C2的第一端及電阻R1的第二端。前置補償器700的線性補償特性與前置補償器400的線性補償特性相似,當偏壓V1為恆定電壓Vbias而偏壓V2為電壓Vdet時(或當偏壓V1為電壓Vdet而偏壓V2為恆定電壓Vbias時),前置補償器700適合用於改善其振幅失真的問題,同時改善放大器的線性。
Please refer to FIG. 25, which is a circuit diagram of a pre-compensator 700 according to an embodiment of the present invention. The pre-compensator 700 is coupled between the first-
請參考第26圖,第26圖為第23圖、第24圖或第25圖中的前置補償器600、600’或700的等效電路圖。以第23圖的前置補償器600為例,第一級電路630及第二級電路640分別具有阻抗IM1及IM2。前置補償器600耦接於放大器的第一級電路630及第二級電路640之間,並包含偏壓輸入電路620、電容C1、電容C2以及阻抗轉換電路610。阻抗轉換電路610用以進行阻抗轉換以提供可變電阻R。其中,阻抗Z為中間級匹配阻抗(interstage matching),可為電感或電容。同理,第24圖及第25圖的前置補償器600’及700的等效電路圖亦如第26圖所示。
Please refer to FIG. 26, which is an equivalent circuit diagram of the pre-compensator 600, 600', or 700 in FIG. 23, FIG. 24, or FIG. 25. Taking the pre-compensator 600 of FIG. 23 as an example, the
本發明實施例之前置補償器可對放大器的線性度進行補償,前置補償器具有阻抗轉換電路,用以進行阻抗轉換以提供可變電容值,而可避免放大器過於龐大、增益過低或頻寬太小的問題。 In the embodiment of the present invention, the pre-compensator can compensate the linearity of the amplifier, and the pre-compensator has an impedance conversion circuit for performing impedance conversion to provide a variable capacitance value, which can prevent the amplifier from being too bulky and having a low gain or The bandwidth is too small.
以上所述僅為本發明之較佳實施例,凡依本發明申請專利範圍所做之均等變化與修飾,皆應屬本發明之涵蓋範圍。 The above are only the preferred embodiments of the present invention, and all changes and modifications made in accordance with the scope of the patent application of the present invention shall fall within the scope of the present invention.
400:前置補償器 400: pre-compensator
410:阻抗轉換電路 410: Impedance conversion circuit
420、430:偏壓輸入電路 420, 430: Bias input circuit
C1、C2:電容 C1, C2: capacitance
N1、N2:節點 N1, N2: Node
M1:場效電晶體 M1: Field effect transistor
T1:雙極性接面電晶體 T1: Bipolar junction transistor
R1、R2、R3:電阻 R1, R2, R3: resistance
Ron:阻抗 Ron: impedance
Sin:輸入信號 Sin: input signal
Sout:輸出信號 Sout: output signal
V1、V2:偏壓 V1, V2: bias voltage
VA:電壓 VA: voltage
Vref:參考電位 Vref: reference potential
Claims (8)
Priority Applications (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
TW108118408A TWI693788B (en) | 2017-02-15 | 2017-02-15 | Predistorter for compensating linearity of amplifier |
Applications Claiming Priority (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
TW108118408A TWI693788B (en) | 2017-02-15 | 2017-02-15 | Predistorter for compensating linearity of amplifier |
Publications (2)
Publication Number | Publication Date |
---|---|
TW201935845A TW201935845A (en) | 2019-09-01 |
TWI693788B true TWI693788B (en) | 2020-05-11 |
Family
ID=68618325
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
TW108118408A TWI693788B (en) | 2017-02-15 | 2017-02-15 | Predistorter for compensating linearity of amplifier |
Country Status (1)
Country | Link |
---|---|
TW (1) | TWI693788B (en) |
Citations (5)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US6262631B1 (en) * | 1998-04-30 | 2001-07-17 | The Whitaker Corporation | Silicon power bipolar junction transistor with an integrated linearizer |
US6806774B2 (en) * | 1999-07-19 | 2004-10-19 | Sharp Kabushiki Kaisha | Power amplifier and communication device including power amplifier |
US6933780B2 (en) * | 2000-02-03 | 2005-08-23 | Matsushita Electric Industrial Co., Ltd. | Predistortion circuit and power amplifier |
US7321265B2 (en) * | 2004-11-29 | 2008-01-22 | Sharp Kabushiki Kaisha | Distortion compensating circuit having negative gain deviation, power amplifier using the same, and communication device having power amplifier |
TWI479798B (en) * | 2012-09-04 | 2015-04-01 | Wistron Corp | Temperature compensation circuit and electronic device with temperature compensation |
-
2017
- 2017-02-15 TW TW108118408A patent/TWI693788B/en active
Patent Citations (5)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US6262631B1 (en) * | 1998-04-30 | 2001-07-17 | The Whitaker Corporation | Silicon power bipolar junction transistor with an integrated linearizer |
US6806774B2 (en) * | 1999-07-19 | 2004-10-19 | Sharp Kabushiki Kaisha | Power amplifier and communication device including power amplifier |
US6933780B2 (en) * | 2000-02-03 | 2005-08-23 | Matsushita Electric Industrial Co., Ltd. | Predistortion circuit and power amplifier |
US7321265B2 (en) * | 2004-11-29 | 2008-01-22 | Sharp Kabushiki Kaisha | Distortion compensating circuit having negative gain deviation, power amplifier using the same, and communication device having power amplifier |
TWI479798B (en) * | 2012-09-04 | 2015-04-01 | Wistron Corp | Temperature compensation circuit and electronic device with temperature compensation |
Also Published As
Publication number | Publication date |
---|---|
TW201935845A (en) | 2019-09-01 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
US10516370B2 (en) | Predistorter for compensating linearity of an amplifier | |
US8604879B2 (en) | Matched feedback amplifier with improved linearity | |
JP2759128B2 (en) | Broadband amplifier | |
KR100427878B1 (en) | Amplifier circuit | |
KR102178526B1 (en) | Power amplifier | |
US10498291B2 (en) | Bias circuit and power amplifier circuit | |
US8310307B2 (en) | Amplifying circuit | |
CN113872531A (en) | Push-pull power amplifying circuit and radio frequency front end module | |
TWI669905B (en) | Predistorter for compensating linearity of amplifier | |
US20240088847A1 (en) | Amplification circuit and communication device | |
US20060066399A1 (en) | Amplifier arrangement having an adjustable gain, and use thereof | |
TWI693788B (en) | Predistorter for compensating linearity of amplifier | |
TWI830070B (en) | Power amplifier | |
TWI474614B (en) | Power amplifier | |
US11469715B2 (en) | Power amplifier circuit | |
US10979008B2 (en) | Power amplifier | |
KR102029558B1 (en) | Power amplifier with improved wideband linearity | |
US12119792B2 (en) | Variable gain amplifier circuit and semiconductor integrated circuit | |
US20240128934A1 (en) | Doherty amplifier circuit | |
US20230013880A1 (en) | Power amplifier circuit, doherty amplifier circuit, multistage amplifier circuit, and power amplifier apparatus | |
KR20190038288A (en) | Power amplifier circuit | |
JP6698413B2 (en) | Grounded emitter feedback amplifier circuit and transimpedance amplifier circuit | |
JP2016220052A (en) | Amplifier circuit | |
US8933754B2 (en) | Linear differential amplifier with high input impedance | |
JP2012015954A (en) | Phase variable amplifier |