JPS6415884A - Arithmetic circuit - Google Patents
Arithmetic circuitInfo
- Publication number
- JPS6415884A JPS6415884A JP23943587A JP23943587A JPS6415884A JP S6415884 A JPS6415884 A JP S6415884A JP 23943587 A JP23943587 A JP 23943587A JP 23943587 A JP23943587 A JP 23943587A JP S6415884 A JPS6415884 A JP S6415884A
- Authority
- JP
- Japan
- Prior art keywords
- executed
- multiplication
- logical
- selectors
- output
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Pending
Links
Landscapes
- Image Analysis (AREA)
Abstract
PURPOSE:To separate a numerical operation with a high bit-number and a logical operation with a low bit-number and to effectively execute an arithmetic operation at a high speed by multiplying picture element data with numerical values suitably, distributing the result of this multiplication to selectors, integrating outputs therefrom, and executing a pattern comparison and the logical operation before inputting to the selectors. CONSTITUTION:Suitable numerical values A0-A(n-1) are respectively multiplied on n-pieces of picture element data D0-D(n-1) inputted to a multiplication part 1, and resulting D'0-D'(n-1) are transmitted to an integration part via selectors 2. In the integration part, adding, subtraction and other arithmetic operations are executed, and the results are outputted to a pipe line in the following stage. In this constitution, a logical part 5 is provided in a part of the output of the multiplication part 1, where logical operations such as AND, NAND, OR are executed, while in a state arithmetic part 9 connected to the output of the multiplication part, a pattern comparison by means of a pattern matching register is executed. Thereafter, an output therefrom also is transmitted to the pipe line in the following stage. Thus a video processing is executed at a higher speed than that in case a general purpose large computer is employed.
Priority Applications (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
JP23943587A JPS6415884A (en) | 1987-09-24 | 1987-09-24 | Arithmetic circuit |
Applications Claiming Priority (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
JP23943587A JPS6415884A (en) | 1987-09-24 | 1987-09-24 | Arithmetic circuit |
Publications (1)
Publication Number | Publication Date |
---|---|
JPS6415884A true JPS6415884A (en) | 1989-01-19 |
Family
ID=17044732
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
JP23943587A Pending JPS6415884A (en) | 1987-09-24 | 1987-09-24 | Arithmetic circuit |
Country Status (1)
Country | Link |
---|---|
JP (1) | JPS6415884A (en) |
Citations (1)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JPS61233869A (en) * | 1985-04-08 | 1986-10-18 | Sharp Corp | Picture processor |
-
1987
- 1987-09-24 JP JP23943587A patent/JPS6415884A/en active Pending
Patent Citations (1)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JPS61233869A (en) * | 1985-04-08 | 1986-10-18 | Sharp Corp | Picture processor |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
EP0973099A3 (en) | Parallel data processor | |
JPS6410323A (en) | Arithmetically computing apparatus | |
JPS54159831A (en) | Adder and subtractor for numbers different in data length using counter circuit | |
JPS6444509A (en) | High speed input/output module and plc device | |
JPS6415884A (en) | Arithmetic circuit | |
US4677584A (en) | Data processing system with an arithmetic logic unit having improved carry look ahead | |
US3863061A (en) | Alu with end-around carry derived from auxiliary unit | |
EP0326182A3 (en) | High speed digital signal processor for signed digit numbers | |
JPS56147237A (en) | Operation processing device | |
JPS5748141A (en) | Address conversion system | |
JPS6415880A (en) | Arithmetic circuit | |
JPS5647846A (en) | Parity check system | |
KR890000965A (en) | Apparatus and Method for Accelerating Integer and Floating Point Multiplication Procedures | |
JPS57196351A (en) | Floating point multiplying circuit | |
JPS5663649A (en) | Parallel multiplication apparatus | |
JPS6419479A (en) | Image processing system | |
JPS56135263A (en) | Real-time signal processor on multiprocessor system | |
JPS5685127A (en) | Digital signal processor | |
JPS5674762A (en) | Memory unit | |
JPS6482274A (en) | Digital image processing circuit | |
JPS6433672A (en) | Cumulative multiplier | |
JPS5619142A (en) | Arithmetic control system | |
JPS54114945A (en) | Information processing system | |
JPS5361239A (en) | Small-size electronic computer | |
JPS5572250A (en) | Decimal arithmetic circuit |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
A02 | Decision of refusal |
Free format text: JAPANESE INTERMEDIATE CODE: A02 Effective date: 19961203 |