JPS6216289A - Read only memory - Google Patents
Read only memoryInfo
- Publication number
- JPS6216289A JPS6216289A JP60157413A JP15741385A JPS6216289A JP S6216289 A JPS6216289 A JP S6216289A JP 60157413 A JP60157413 A JP 60157413A JP 15741385 A JP15741385 A JP 15741385A JP S6216289 A JPS6216289 A JP S6216289A
- Authority
- JP
- Japan
- Prior art keywords
- terminals
- address
- chip
- chip selection
- address signal
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Pending
Links
- 238000000034 method Methods 0.000 claims description 7
- 230000003247 decreasing effect Effects 0.000 abstract 1
- 238000010586 diagram Methods 0.000 description 2
- 244000025254 Cannabis sativa Species 0.000 description 1
- 235000012012 Paullinia yoco Nutrition 0.000 description 1
Landscapes
- Memory System (AREA)
Abstract
Description
【発明の詳細な説明】
〔産業上の利用分野〕
本発明は読出し専用メモリに関し、特にチップ選択モー
ドとチップ非選択モードと’t−Vしアドレス多重化方
式を用いる読出し専用メモリに関する。DETAILED DESCRIPTION OF THE INVENTION [Field of Industrial Application] The present invention relates to a read-only memory, and more particularly to a read-only memory using an address multiplexing method with a chip selection mode and a chip non-selection mode.
読出し専用メモリ(以下ROMという)において、アド
レス信号入力端子の数を減らすためにアドレス多重化方
式を用いることがある。また、最近は一つのCPUが複
数のRUMt−使用することが多くなっているので、そ
のうちの一つをチップ選択信号で選択できるように、チ
ップ選択モードとチップ非選択モードをチップ選択信号
で切替えられるようにしたROMがある。In a read-only memory (hereinafter referred to as ROM), an address multiplexing method is sometimes used to reduce the number of address signal input terminals. In addition, recently it has become common for one CPU to use multiple RUMts, so in order to select one of them with the chip selection signal, the chip selection mode and chip non-selection mode can be switched using the chip selection signal. There is a ROM that allows you to
従来のかかるROMはアドレス信号入力端子とチップ選
択信号入力端子とを別個にもっていた。Conventional ROMs have separate address signal input terminals and chip selection signal input terminals.
複数のROMを使用するCPUにとって、チップ選択(
it号t−ROMのアドレス信号と一体にして扱うこと
ができれば、両信号のビット数の和のビット数をもつ一
つのアドレス信号で複数のROMを一体にして使用でき
るが、従来のROM!両信号を別の端子から入力するの
で両信号入力線の接続を同じにできず不便である。また
アドレス多重化方式を用いて端子数全減少しようとする
にもかかわらず、チップ選択信号入力端子としての端子
数はそのままである。Chip selection (
If it could be handled in conjunction with the address signal of the IT t-ROM, multiple ROMs could be used together with one address signal whose number of bits is the sum of the number of bits of both signals, but conventional ROM! Since both signals are input from different terminals, it is inconvenient that both signal input lines cannot be connected in the same way. Furthermore, although the address multiplexing method is used to completely reduce the number of terminals, the number of terminals serving as chip selection signal input terminals remains the same.
以上説明したように、チップ選択モードとチップ非選択
モードとを有しアドレス多重化方式を用いる従来のRO
Mは、チップ選択信号をアドレス信号と一体にして扱う
のに不便であるという欠点があり、また端子数がチップ
選択悟号入力端子に関しては従来のままであるという欠
点がある。As explained above, the conventional RO has a chip selection mode and a chip non-selection mode and uses an address multiplexing method.
M has the disadvantage that it is inconvenient to handle the chip selection signal together with the address signal, and also has the disadvantage that the number of terminals as for the chip selection signal input terminal remains the same as before.
本発明の目的は、上記欠点を解決してチップ選択信号を
アドレス信号と一体にして入力することができ、かつ端
子数の少いROM’i提供することにるる。SUMMARY OF THE INVENTION An object of the present invention is to solve the above-mentioned drawbacks, to provide a ROM'i in which a chip selection signal can be inputted together with an address signal, and which has a small number of terminals.
本発明の読出し専用メモリは、チップ選択モードとチッ
プ非選択モードとを有しアドレス多重化方式を用いる読
出し専用メモリにおいて、アドレス信号入力端子をチッ
プ選択信号入力端子に共用して構成される。The read-only memory of the present invention has a chip selection mode and a chip non-selection mode and uses an address multiplexing method, and is configured so that an address signal input terminal is commonly used as a chip selection signal input terminal.
、 以下、図面を参照して本発明について詳
細に説明する。, Hereinafter, the present invention will be described in detail with reference to the drawings.
第1図は、本発明の一実施例の動作を説明するための説
明図である。FIG. 1 is an explanatory diagram for explaining the operation of an embodiment of the present invention.
この実施例は、256にワード×8ビットの記憶容量を
もつROMであり、アドレス信号およびチップ選択信号
を入力する8本の端子I、〜エフをもっている。This embodiment is a ROM having a storage capacity of 256 words x 8 bits, and has eight terminals I, -F for inputting address signals and chip selection signals.
256X1024=2 だからアドレス信号は18
ビツトとなシ、こ扛を(A17 A16・・・・・・A
t A6)と表す。チップ選択信号は一例として3ビツ
トであるとし、これを(C83・cs、 −C8,)
と表す。256X1024=2 so the address signal is 18
Bits and Nasi, this trick (A17 A16...A
t A6). As an example, assume that the chip selection signal is 3 bits, which is expressed as (C83・cs, -C8,)
It is expressed as
アドレス信号(A1.A、6・・・・・・AI AO)
を、8ビツトのバス(図示していない)を介して端子工
。〜I7から、第1図に図示するようにタイミングt0
・11−1,03回に分けて入力する。チップ選択信
号(C81・C8冨 ・C51)は、アドレス信号(A
I、 Al、・・・・・・At Aa )の最上位桁
のさらに上の桁に対応するものとして、タイミングt2
に端子工2〜工4 から入力さnる。内蔵するチップ選
択信号パターンに、入力したチップ選択信号(C8s
・CS、・C8,)、すなわちタイミング1.に端子I
、〜工4 から入力した信号のパターンが一致す九ばこ
の実施例はチップ選択モードとなり、一致しなければチ
ップ非選択モードとなるO
〔発明の効果〕
以上詳細に説明したように、本発明のROMはアドレス
信号入力端子をチップ選択信号入力端子に共用するとい
う手段を用いるので、データバスからアドレス信号およ
びチップ選択信号を入力する際チップ選択信号をアドレ
ス信号の一部として一体に扱うことができるという効果
があり、またこnら信号を入力するデータバスをアドレ
ス信号入力端子に直結できるので外付は部品が不要であ
るという効果があり、さらに端子数を減少できるので端
子数の少い低廉なケースを使用することができるという
効果がある。Address signal (A1.A, 6...AI AO)
and terminals via an 8-bit bus (not shown). ~I7 to timing t0 as shown in FIG.
・Enter in 11-1 and 03 times. The chip selection signal (C81, C8tomi, C51) is the address signal (A
The timing t2 corresponds to the digit above the most significant digit of I, Al, ... At Aa).
Input from terminal work 2 to work 4. The input chip selection signal (C8s
・CS, ・C8,), that is, timing 1. to terminal I
,~Step 4 The embodiment of the nine-bargain where the patterns of the signals inputted from Since this ROM uses a method of sharing the address signal input terminal with the chip selection signal input terminal, when inputting the address signal and chip selection signal from the data bus, the chip selection signal can be treated as part of the address signal. In addition, the data bus that inputs these signals can be directly connected to the address signal input terminal, so there is no need for external parts, and the number of terminals can be reduced. This has the advantage that an inexpensive case can be used.
第1図は、本発明の一実施例の動作を説明するための説
明図である。
1、−47:漏子
(/1/7 Att −−−−−At Aa):アトル
ズ7g9αツ3・C52・C3t) −ナツツ選ヤび
番ジtθ〜!2:yイミ>7°′
茅 I 閃FIG. 1 is an explanatory diagram for explaining the operation of an embodiment of the present invention. 1, -47: Yoko (/1/7 Att ------At Aa): Attles 7g9αtsu3・C52・C3t) -Natsutsu selection number tθ~! 2:y imi > 7°′ grass I flash
Claims (1)
ス多重化方式を用いる読出し専用メモリにおいて、 アドレス信号入力端子をチップ選択信号入力端子に共用
することを特徴とする読出し専用メモリ。[Claims] A read-only memory that has a chip selection mode and a chip non-selection mode and uses an address multiplexing method, characterized in that an address signal input terminal is shared as a chip selection signal input terminal. .
Priority Applications (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
JP60157413A JPS6216289A (en) | 1985-07-16 | 1985-07-16 | Read only memory |
Applications Claiming Priority (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
JP60157413A JPS6216289A (en) | 1985-07-16 | 1985-07-16 | Read only memory |
Publications (1)
Publication Number | Publication Date |
---|---|
JPS6216289A true JPS6216289A (en) | 1987-01-24 |
Family
ID=15649093
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
JP60157413A Pending JPS6216289A (en) | 1985-07-16 | 1985-07-16 | Read only memory |
Country Status (1)
Country | Link |
---|---|
JP (1) | JPS6216289A (en) |
Cited By (5)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US6266285B1 (en) | 1990-04-18 | 2001-07-24 | Rambus Inc. | Method of operating a memory device having write latency |
US6470405B2 (en) | 1995-10-19 | 2002-10-22 | Rambus Inc. | Protocol for communication with dynamic memory |
US6591353B1 (en) | 1995-10-19 | 2003-07-08 | Rambus Inc. | Protocol for communication with dynamic memory |
KR100543906B1 (en) * | 2001-12-29 | 2006-01-23 | 주식회사 하이닉스반도체 | Synchronous semiconductor memory device with reduced number of address pins |
US9647857B2 (en) | 1997-06-20 | 2017-05-09 | Massachusetts Institute Of Technology | Digital transmitter |
Citations (3)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JPS5332634A (en) * | 1976-09-08 | 1978-03-28 | Hitachi Ltd | Memory |
JPS5914192A (en) * | 1982-07-13 | 1984-01-25 | Fujitsu Ltd | Semiconductor memory |
JPS5952494A (en) * | 1982-09-17 | 1984-03-27 | Hitachi Ltd | Dynamic mosram |
-
1985
- 1985-07-16 JP JP60157413A patent/JPS6216289A/en active Pending
Patent Citations (3)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JPS5332634A (en) * | 1976-09-08 | 1978-03-28 | Hitachi Ltd | Memory |
JPS5914192A (en) * | 1982-07-13 | 1984-01-25 | Fujitsu Ltd | Semiconductor memory |
JPS5952494A (en) * | 1982-09-17 | 1984-03-27 | Hitachi Ltd | Dynamic mosram |
Cited By (8)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US6266285B1 (en) | 1990-04-18 | 2001-07-24 | Rambus Inc. | Method of operating a memory device having write latency |
US6314051B1 (en) | 1990-04-18 | 2001-11-06 | Rambus Inc. | Memory device having write latency |
US6470405B2 (en) | 1995-10-19 | 2002-10-22 | Rambus Inc. | Protocol for communication with dynamic memory |
US6591353B1 (en) | 1995-10-19 | 2003-07-08 | Rambus Inc. | Protocol for communication with dynamic memory |
US6810449B1 (en) | 1995-10-19 | 2004-10-26 | Rambus, Inc. | Protocol for communication with dynamic memory |
US6931467B2 (en) | 1995-10-19 | 2005-08-16 | Rambus Inc. | Memory integrated circuit device which samples data upon detection of a strobe signal |
US9647857B2 (en) | 1997-06-20 | 2017-05-09 | Massachusetts Institute Of Technology | Digital transmitter |
KR100543906B1 (en) * | 2001-12-29 | 2006-01-23 | 주식회사 하이닉스반도체 | Synchronous semiconductor memory device with reduced number of address pins |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
JPS6216289A (en) | Read only memory | |
JPH01305460A (en) | Inter-processor communication system | |
JPH0279294A (en) | Data length variable memory | |
EP0923010A2 (en) | Programmable controller | |
JPH01123338A (en) | Microcomputer system | |
JPS6257043A (en) | Memory circuit | |
JPS6211753B2 (en) | ||
JPS6111863A (en) | Microcomputer system | |
JP2560053B2 (en) | Arbitration circuit | |
KR100262014B1 (en) | Input/output port for operating bits | |
JPH0121383Y2 (en) | ||
JPS6143367A (en) | Register control system | |
JPS6362064A (en) | Bus converter | |
JPS6258356A (en) | Dma controller | |
JPS62154395A (en) | Memory control circuit | |
JPH01142849A (en) | Subscriber's line signal device | |
JPH01209535A (en) | Microcomputer/emulator | |
JPH01194052A (en) | Data input/output circuit for digital signal processing processor | |
JPS62180585A (en) | Chip selecting circuit | |
JPS6289158A (en) | Address bus control system by plural processors | |
JPS62287352A (en) | Electronic equipment | |
JPS61196496A (en) | Memory device | |
JPS63197261A (en) | Bus connecting system | |
JPS63214999A (en) | Read-only memory device | |
JPS61233860A (en) | Data transfer system |