EP1843390A1 - Semiconductor device provided with mis structure and method for manufacturing the same - Google Patents
Semiconductor device provided with mis structure and method for manufacturing the same Download PDFInfo
- Publication number
- EP1843390A1 EP1843390A1 EP05782222A EP05782222A EP1843390A1 EP 1843390 A1 EP1843390 A1 EP 1843390A1 EP 05782222 A EP05782222 A EP 05782222A EP 05782222 A EP05782222 A EP 05782222A EP 1843390 A1 EP1843390 A1 EP 1843390A1
- Authority
- EP
- European Patent Office
- Prior art keywords
- protective film
- film
- gate electrode
- gate
- insulating film
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Granted
Links
- 239000004065 semiconductor Substances 0.000 title claims abstract description 44
- 238000000034 method Methods 0.000 title claims description 35
- 238000004519 manufacturing process Methods 0.000 title claims description 32
- 230000001681 protective effect Effects 0.000 claims abstract description 73
- 230000004888 barrier function Effects 0.000 claims abstract description 30
- 239000011810 insulating material Substances 0.000 claims abstract description 26
- 238000005530 etching Methods 0.000 claims abstract description 24
- 150000001875 compounds Chemical class 0.000 claims abstract description 11
- 239000000758 substrate Substances 0.000 claims abstract description 10
- VYPSYNLAJGMNEJ-UHFFFAOYSA-N Silicium dioxide Chemical compound O=[Si]=O VYPSYNLAJGMNEJ-UHFFFAOYSA-N 0.000 claims description 14
- 229910052681 coesite Inorganic materials 0.000 claims description 7
- 229910052906 cristobalite Inorganic materials 0.000 claims description 7
- 239000000377 silicon dioxide Substances 0.000 claims description 7
- 229910052682 stishovite Inorganic materials 0.000 claims description 7
- 229910052905 tridymite Inorganic materials 0.000 claims description 7
- MCMNRKCIXSYSNV-UHFFFAOYSA-N Zirconium dioxide Chemical compound O=[Zr]=O MCMNRKCIXSYSNV-UHFFFAOYSA-N 0.000 claims description 6
- 238000001312 dry etching Methods 0.000 claims description 5
- 238000001039 wet etching Methods 0.000 claims description 5
- PNEYBMLMFCGWSK-UHFFFAOYSA-N aluminium oxide Inorganic materials [O-2].[O-2].[O-2].[Al+3].[Al+3] PNEYBMLMFCGWSK-UHFFFAOYSA-N 0.000 claims description 3
- 229910052593 corundum Inorganic materials 0.000 claims description 3
- CJNBYAVZURUTKZ-UHFFFAOYSA-N hafnium(IV) oxide Inorganic materials O=[Hf]=O CJNBYAVZURUTKZ-UHFFFAOYSA-N 0.000 claims description 3
- 229910052814 silicon oxide Inorganic materials 0.000 claims description 3
- 229910001845 yogo sapphire Inorganic materials 0.000 claims description 3
- 239000007772 electrode material Substances 0.000 claims 3
- LKJPSUCKSLORMF-UHFFFAOYSA-N Monolinuron Chemical compound CON(C)C(=O)NC1=CC=C(Cl)C=C1 LKJPSUCKSLORMF-UHFFFAOYSA-N 0.000 claims 2
- 238000000151 deposition Methods 0.000 claims 1
- 229910052581 Si3N4 Inorganic materials 0.000 description 16
- HQVNEWCFYHHQES-UHFFFAOYSA-N silicon nitride Chemical compound N12[Si]34N5[Si]62N3[Si]51N64 HQVNEWCFYHHQES-UHFFFAOYSA-N 0.000 description 16
- 239000000463 material Substances 0.000 description 5
- HBMJWWWQQXIZIP-UHFFFAOYSA-N silicon carbide Chemical compound [Si+]#[C-] HBMJWWWQQXIZIP-UHFFFAOYSA-N 0.000 description 3
- 229910002704 AlGaN Inorganic materials 0.000 description 2
- KRHYYFGTRYWZRS-UHFFFAOYSA-N Fluorane Chemical compound F KRHYYFGTRYWZRS-UHFFFAOYSA-N 0.000 description 2
- 230000005540 biological transmission Effects 0.000 description 2
- 239000000470 constituent Substances 0.000 description 2
- 238000010894 electron beam technology Methods 0.000 description 2
- 239000012535 impurity Substances 0.000 description 2
- 238000005259 measurement Methods 0.000 description 2
- 239000002184 metal Substances 0.000 description 2
- 238000001451 molecular beam epitaxy Methods 0.000 description 2
- 238000000623 plasma-assisted chemical vapour deposition Methods 0.000 description 2
- 229910052594 sapphire Inorganic materials 0.000 description 2
- 239000010980 sapphire Substances 0.000 description 2
- 229910010271 silicon carbide Inorganic materials 0.000 description 2
- 229910001218 Gallium arsenide Inorganic materials 0.000 description 1
- 238000000137 annealing Methods 0.000 description 1
- 238000013459 approach Methods 0.000 description 1
- 238000005229 chemical vapour deposition Methods 0.000 description 1
- 238000011161 development Methods 0.000 description 1
- 238000010586 diagram Methods 0.000 description 1
- 239000012212 insulator Substances 0.000 description 1
- 238000002955 isolation Methods 0.000 description 1
- 238000012986 modification Methods 0.000 description 1
- 230000004048 modification Effects 0.000 description 1
- TWNQGVIAIRXVLR-UHFFFAOYSA-N oxo(oxoalumanyloxy)alumane Chemical compound O=[Al]O[Al]=O TWNQGVIAIRXVLR-UHFFFAOYSA-N 0.000 description 1
- 238000001020 plasma etching Methods 0.000 description 1
- 238000012827 research and development Methods 0.000 description 1
- 239000011347 resin Substances 0.000 description 1
- 229920005989 resin Polymers 0.000 description 1
- 230000000717 retained effect Effects 0.000 description 1
Images
Classifications
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L29/00—Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
- H01L29/66—Types of semiconductor device ; Multistep manufacturing processes therefor
- H01L29/68—Types of semiconductor device ; Multistep manufacturing processes therefor controllable by only the electric current supplied, or only the electric potential applied, to an electrode which does not carry the current to be rectified, amplified or switched
- H01L29/76—Unipolar devices, e.g. field effect transistors
- H01L29/772—Field effect transistors
- H01L29/778—Field effect transistors with two-dimensional charge carrier gas channel, e.g. HEMT ; with two-dimensional charge-carrier layer formed at a heterojunction interface
- H01L29/7786—Field effect transistors with two-dimensional charge carrier gas channel, e.g. HEMT ; with two-dimensional charge-carrier layer formed at a heterojunction interface with direct single heterostructure, i.e. with wide bandgap layer formed on top of active layer, e.g. direct single heterostructure MIS-like HEMT
- H01L29/7787—Field effect transistors with two-dimensional charge carrier gas channel, e.g. HEMT ; with two-dimensional charge-carrier layer formed at a heterojunction interface with direct single heterostructure, i.e. with wide bandgap layer formed on top of active layer, e.g. direct single heterostructure MIS-like HEMT with wide bandgap charge-carrier supplying layer, e.g. direct single heterostructure MODFET
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L29/00—Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
- H01L29/66—Types of semiconductor device ; Multistep manufacturing processes therefor
- H01L29/66007—Multistep manufacturing processes
- H01L29/66075—Multistep manufacturing processes of devices having semiconductor bodies comprising group 14 or group 13/15 materials
- H01L29/66227—Multistep manufacturing processes of devices having semiconductor bodies comprising group 14 or group 13/15 materials the devices being controllable only by the electric current supplied or the electric potential applied, to an electrode which does not carry the current to be rectified, amplified or switched, e.g. three-terminal devices
- H01L29/66409—Unipolar field-effect transistors
- H01L29/66446—Unipolar field-effect transistors with an active layer made of a group 13/15 material, e.g. group 13/15 velocity modulation transistor [VMT], group 13/15 negative resistance FET [NERFET]
- H01L29/66462—Unipolar field-effect transistors with an active layer made of a group 13/15 material, e.g. group 13/15 velocity modulation transistor [VMT], group 13/15 negative resistance FET [NERFET] with a heterojunction interface channel or gate, e.g. HFET, HIGFET, SISFET, HJFET, HEMT
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L29/00—Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
- H01L29/66—Types of semiconductor device ; Multistep manufacturing processes therefor
- H01L29/68—Types of semiconductor device ; Multistep manufacturing processes therefor controllable by only the electric current supplied, or only the electric potential applied, to an electrode which does not carry the current to be rectified, amplified or switched
- H01L29/76—Unipolar devices, e.g. field effect transistors
- H01L29/772—Field effect transistors
- H01L29/778—Field effect transistors with two-dimensional charge carrier gas channel, e.g. HEMT ; with two-dimensional charge-carrier layer formed at a heterojunction interface
- H01L29/7786—Field effect transistors with two-dimensional charge carrier gas channel, e.g. HEMT ; with two-dimensional charge-carrier layer formed at a heterojunction interface with direct single heterostructure, i.e. with wide bandgap layer formed on top of active layer, e.g. direct single heterostructure MIS-like HEMT
Definitions
- the present invention relates to a semiconductor device having a MIS structure and its manufacture method, and more particularly to a semiconductor device applicable to a high electron mobility transistor (HEMT) which is a high frequency device particularly used for communications and its manufacture method.
- HEMT high electron mobility transistor
- GaN based HEMT has been conducted mainly as transistors capable of high power and high voltage operations.
- the most straightforward approach to make higher the operation speed of an FET such as HEMT is to shorten a gate length.
- MIS Metal Insulator Semiconductor
- Silicon nitride is known as typical gate insulating film material to be used for MIS type GaN based HEMT.
- SiN Silicon nitride
- Methods have been adopted to shorten the gate-channel distance, including a method of forming a recess in a gate insulating film and making a gate electrode in contact with the bottom of the recess, a method of thinning a gate insulating film as much as possible, and the like.
- a technique of forming a recess in a gate insulating film is disclosed in the following document 1, and a technique of making a gate insulating film itself as thin as possible is disclosed in the following documents 2 and 3.
- Fig. 14 is a cross sectional view showing the main part of a conventional MIS type GaN based HEMT.
- a channel layer (electron transit layer) 2 made of GaN and a barrier layer (electron supply layer) 3 made of AlGaN are stacked in this order.
- a source electrode 5 and a drain electrode 6 are formed on the barrier layer 3, and a space is kept between the source electrode 5 and the drain electrode 6.
- a gate insulating film 4 made of SiN is formed on the barrier layer 3 between the source electrode 5 and drain electrode 6.
- a recess 4C is formed in a partial region of the gate insulating film 4, and a lower portion of the gate electrode 7 fills the recess 4C.
- the gate insulating film 4 of SiN is formed on the electron supply layer 3.
- a resist film 19 is formed on the gate insulating film 4 and an opening 19A corresponding to a gate electrode is formed through the resist film 19.
- the gate insulating film 4 is dry etched partway in a thickness direction to form the recess 4C.
- the regions of the gate insulating film 4 and electron supply layer 3 under the recess 4C are damaged during this dry etching.
- the gate electrode 7 is formed in such a manner that a lower portion of the gate electrode 7 fills the recess 4C formed in the gate insulating film 4.
- the resist film 19 shown in Fig. 15B is removed. Damages introduced into the gate insulating film 4 and underlying barrier layer 3 may cause a problem of increasing gate leakage current. As the barrier layer 3 is damaged, other electric characteristics may be deteriorated.
- Fig. 16 is a cross sectional view showing the main part of another conventional MIS type GaN based HEMT.
- Each constituent element of HEMT shown in Fig. 16 is represented by the identical reference symbol to that of a corresponding constituent element of HEMT shown in Fig. 14.
- a gate insulating film 4A instead of forming the recess in the insulating film 4, a gate insulating film 4A itself is thinned.
- a method for manufacturing the gate structure of HEMT shown in Fig. 16 As shown in Fig. 17A, on the electron supply layer 3, a gate insulating film 4A made of SiN is formed. On the gate insulating film 4A, a resist film 19 is formed, and an opening 19A corresponding to a gate electrode is formed through the resist film 19.
- the gate electrode 7 is formed in such a manner that a portion of the gate electrode 7 fills the opening 19A. After the gate electrode 7 is formed, the resist film 19 shown in Fig. 17A is removed.
- a recess is not formed in the gate insulating film 4A, the gate insulating film 4A and barrier layer 3 are not damaged.
- a T shaped gate structure having a cross section of a T-character shape is often adopted.
- a sufficient mechanical strength of the gate electrode 7 can be retained because the lower portion of the gate electrode 7 fills the recess 4C.
- a sufficient mechanical strength of the gate electrode cannot be obtained because the gate electrode 7 is in contact with a flat surface.
- a semiconductor device comprising:
- a method for manufacturing a semiconductor device comprising steps of:
- the gate electrode is supported by the lower protective film and upper protective film, it is possible to retain a sufficient mechanical strength of the gate electrode. Since lower protective film is wet etched, it is possible to suppress damages to be introduced into the gate insulating film under the gate electrode.
- Fig. 1 is a cross sectional view of a semiconductor device according to an embodiment.
- a buffer layer 10A made of undoped GaN is formed on a substrate 10 made of sapphire (Al 2 O 3 ) or silicon carbide (SiC).
- a buffer layer 10A made of undoped GaN is formed on the buffer layer 10A.
- a channel layer (electron transit layer) 11 made of undoped GaN
- a barrier layer (electron supply layer) 12 made of undoped or n-type impurity doped AIGaN are stacked in this order.
- a source electrode 21 and a drain electrode 22 are formed on the barrier layer 12, keeping a distance from each other.
- the source electrode 21 and drain electrode 22 are electrically connected to the channel layer 11.
- a gate insulating film 13 made of SiN is formed on the barrier layer 12 between the source electrode 21 and drain electrode 22.
- a lower protective film 14 made of SiO 2 and an upper protective film 15 made of SiN are stacked.
- An opening 15C is formed through the upper protective film 15, and an opening 14C is formed through the lower protective film 14 in a region corresponding to the opening 15C.
- the opening 14C has a plan shape larger than that of the opening 15C. More specifically, an edge of the lower protective film 14 defining the outer periphery of the opening 14C is retreated from an edge of the upper protective film 15 defining the outer periphery of the opening 15C. The surface of the gate insulating film 13 is exposed on the bottom of the opening 14C.
- a gate leg portion 23A of a gate electrode 23 is in contact with the surface of the gate insulating film 13 exposed on the bottom of the opening 14C.
- the gate electrode 23 extends upward higher than the upper surface of the upper protective film 15 via the openings 14C and 15C.
- An umbrella portion 23B protruding laterally in a eaves shape is continuous with the upper end of the gate leg portion 23A.
- the gate electrode 23 having a T-character cross section is constituted of the gate leg portion 23A and umbrella portion 23B.
- a buffer layer 10A made of undoped GaN is formed by metal organic chemical vapor deposition (MOCVD) or molecular beam epitaxy (MBE).
- MOCVD metal organic chemical vapor deposition
- MBE molecular beam epitaxy
- a channel layer 11 is formed which is made of undoped GaN and has a thickness of about 3000 nm.
- a barrier layer 12 is formed which is made of undoped or n-type impurity doped AIGaN and has a thickness of about 20 nm.
- An AIN composition ratio of the barrier layer 12 is 25 %.
- the channel layer 11 and barrier layer 12 may be formed by MOCVD or MBE. After the barrier layer 12 is formed, an isolation process is executed.
- These three layers may be formed, for example, by plasma enhanced chemical vapor deposition (PE-CVD).
- a source electrode 21 and a drain electrode 22 are formed on the barrier layer 12. Description will be made hereunder on a method of forming the source electrode 21 and drain electrode 22.
- the upper protective film 15 is covered with a resist pattern having openings having shapes corresponding to those of the source electrode 21 and drain electrode 22.
- the resist pattern As an etching mask, three layers, the gate insulating film 13, lower protective film 14 and upper protective film 15, are etched. A Ti film, an Al film, a Ti film and an Au film are deposited in this order on the whole substrate surface.
- the resist pattern used as the etching mask when the openings were formed is removed together with the Ti film, Al film, Ti film and Au film deposited on the resist pattern.
- the source electrode 21 and drain electrode 22 of a four-layer structure therefore remain in the openings. Annealing is performed at a temperature of about 800 °C to form ohmic contacts between the channel layer 11 and each of the source electrode 21 and drain electrode 22.
- a first resist film 16 is formed on the upper protective film 15.
- a thickness of the first resist film 16 is set in such a manner that the upper surface of the first resist film is approximately flush with the upper surfaces of the source electrode 21 and drain electrode 22.
- a second resist film 17 is formed covering the first resist film 16, source electrode 21 and drain electrode 22.
- a third resist film 18 is formed on the second resist film 17.
- the second resist film 17 has exposure and development characteristics different from those of the first resist film 16 and third resist film 18.
- ZEP resist manufactured by ZEON Corporation can be used as the first and third resist films 16 and 18, and polydimethylglutarimide (PMGI) resin manufactured by MicroChem Corp can be used as the second resist film 17.
- PMGI polydimethylglutarimide
- openings 18C and 17C are formed through the third resist film 18 and second resist film 17, respectively, by using an electron beam exposure method.
- the opening 18C is approximately in conformity with the plan shape of the umbrella portion 23B of the gate electrode 23 shown in Fig. 1.
- An edge of the second resist film 17 defining the outer periphery of the opening 17C is slightly retreated from an edge of the third resist film 18 defining the outer periphery of the opening 18C.
- an opening 16C is formed through the first resist film 16 exposed on the bottom of the opening 17C by an electron beam exposure method.
- the shape and size of the opening 16C are determined based on the gate length and width.
- the upper protective film 15 is etched to form an opening 15C.
- reactive ion etching using, for example, CF 4 as etching gas may be used. Etching is performed until the lower protective film 14 made of SiO 2 is exposed.
- the lower protective film 14 is etched to form an opening 14C.
- wet etching using, for example, hydrofluoric acid as etchant may be used. Since etching progresses isotropically, the lower protective film 14 is etched also in a lateral direction.
- a portion damaged when the upper protective film 15 was dry etched is removed by wet etching.
- the lower protective film 14 has a role of absorbing damages. Since the opening 14C is formed by wet etching, the gate insulating film 13 exposed on the bottom of the opening 14C is damaged scarcely as compared to the case where the opening 14C is formed by dry etching. It is also possible to retain flatness of the upper surface of the gate insulating film 13 exposed on the bottom of the opening 14C.
- a Ni film and an Au film are sequentially deposited on the substrate surface. Thicknesses of the Ni film and Au film are, e.g., 3 to 7 nm and 300 to 400 nm, respectively.
- the Ni film and Au film deposited in the openings 14C, 15C, 16C and 17C constitute a gate electrode 23.
- Two layers 23N, the Ni film and Au film, are deposited also on the third resist film 18.
- the semiconductor device shown in Fig. 1 is completed by dissolving and stripping the first resist film 16, second resist film 17 and third resist film 18.
- the edge of the upper protective film 15 defining the outer periphery of the opening 15C is in contact with the sidewall of the gate leg portion 23A and supports the gate leg portion 23A. It is therefore possible to prevent the gate electrode 23 from falling down and retain a sufficient mechanical strength.
- a total thickness of the lower protective film 14 and upper protective film 15 is preferably set to at least 25 % of a height of the gate electrode 23.
- the gate insulating film 13 made of SiN is effective as a surface protective film.
- a surface energy level of the barrier layer 12 is made inactive by the gate insulating film so that current collapse often occurring in a MIS type GaN based HEMT can be suppressed.
- Fig. 11 shows a transmission electron microscopic photograph of a MIS type GaN based HEMT manufactured by the embodiment method.
- border lines difficult to be distinguished in the photograph are drawn by solid lines to make easy to distinguish the border lines.
- a gate length Lg is 45 nm, and a thickness of the gate insulating film made of SiN is 5 nm. It is seen that the upper protective film made of SiN supports the gate leg portion.
- Fig. 12 shows measurement results of current - voltage characteristics of HEMT shown in Fig. 11.
- the abscissa represents a drain voltage in the unit of "V' and the ordinate represents a drain current in the unit of "A/mm", i.e., a current value per gate width of 1 mm. It can be seen that good transistor characteristics are obtained.
- a maximum transconductance gm max at a drain voltage of 5 V was 215 mS/mm.
- Fig. 13 shows the frequency dependency of a current gain of HEMT shown in Fig. 11.
- the abscissa represents a frequency in the unit of "GHz” and the ordinate represents a current gain in the unit of "dB”. Measurements were conducted at a drain voltage of 5 V and a gate voltage of -4.3 V. A cutoff frequency f T was 139 GHz and good results were obtained.
- the gate insulating film 13 and upper protective film 15 are made of SiN and the lower protective film 14 is made of SiO 2 .
- materials of the gate insulating film 13, lower protective film 14 and upper protective film 15 combinations of materials meeting the requirement that the lower protective film 14 has a different etching resistance from that of both the gate insulating film 13 and upper protective film 15 may be used other than those described above.
- the lower protective film 14 in particular is made of material which can be wet etched selectively with respect to the gate insulating film 13.
- the gate insulating film 13 and upper protective film 15 may be made of SiN, SiON or Al 2 O 3
- the lower protective film 14 may be made of SiO 2 , ZrO 2 or HfO 2 .
- the structures of the gate insulating film, lower protective film and upper protective film of the embodiment described above may be applied to HEMT made of other materials.
- the structures are applicable also to GaAs based and InP based MIS Type HEMT's.
- the barrier layer is made of compound semiconductor having a wider band gap than that of the channel layer.
Landscapes
- Engineering & Computer Science (AREA)
- Microelectronics & Electronic Packaging (AREA)
- Power Engineering (AREA)
- Physics & Mathematics (AREA)
- Ceramic Engineering (AREA)
- Condensed Matter Physics & Semiconductors (AREA)
- General Physics & Mathematics (AREA)
- Computer Hardware Design (AREA)
- Manufacturing & Machinery (AREA)
- Junction Field-Effect Transistors (AREA)
- Thin Film Transistor (AREA)
Abstract
Description
- The present invention relates to a semiconductor device having a MIS structure and its manufacture method, and more particularly to a semiconductor device applicable to a high electron mobility transistor (HEMT) which is a high frequency device particularly used for communications and its manufacture method.
- Research and development about a GaN based HEMT has been conducted mainly as transistors capable of high power and high voltage operations. In addition, it has been theoretically predicted that the GaN based HEMT holds the potential that the operation speed can be higher. The most straightforward approach to make higher the operation speed of an FET such as HEMT is to shorten a gate length.
- From the viewpoint of scaling rules of HEMT, as the gate length is shortened, a gate-channel distance is required to be shortened. However, as the gate-channel distance is shortened, a problem of an increase in gate leakage current is likely to occur. In order to avoid an increase in gate leakage current, it is effective to replace Schottky contact with a Metal Insulator Semiconductor (MIS) structure having a gate insulating film inserted between a gate electrode and a semiconductor layer.
- Silicon nitride (SiN) is known as typical gate insulating film material to be used for MIS type GaN based HEMT. When the scaling rules are taken into consideration, even if a gate insulating film of SiN is inserted, it is preferable to make the gate-channel distance as short as possible. Methods have been adopted to shorten the gate-channel distance, including a method of forming a recess in a gate insulating film and making a gate electrode in contact with the bottom of the recess, a method of thinning a gate insulating film as much as possible, and the like.
- For example, a technique of forming a recess in a gate insulating film is disclosed in the following
document 1, and a technique of making a gate insulating film itself as thin as possible is disclosed in the followingdocuments - Document 1: E. M. Chumbes et al., IEEE TRANSACTIONS ON ELECTRON DEVICES, Vol. 48, No. 3, pp. 416-419 (2001)
- Document 2: V. Adivarahan et al., IEEE ELECTRON DEVICE LETTERS, Vol. 24, No. 9, pp. 541-543 (2003)
- Document 3: M. Ochiai et al., Jpn. J. Appl. Phs., Vol. 42, pp. 2278-2280 (2003)
- Fig. 14 is a cross sectional view showing the main part of a conventional MIS type GaN based HEMT. On a
substrate 1 made of sapphire or silicon carbide, a channel layer (electron transit layer) 2 made of GaN and a barrier layer (electron supply layer) 3 made of AlGaN are stacked in this order. - A
source electrode 5 and adrain electrode 6 are formed on thebarrier layer 3, and a space is kept between thesource electrode 5 and thedrain electrode 6. Agate insulating film 4 made of SiN is formed on thebarrier layer 3 between thesource electrode 5 anddrain electrode 6. Arecess 4C is formed in a partial region of thegate insulating film 4, and a lower portion of thegate electrode 7 fills therecess 4C. - With reference to Figs. 15A to 15C, description will be made on a method for manufacturing the gate structure of HEMT shown in Fig. 14.
As shown in Fig. 15A, on theelectron supply layer 3, the gateinsulating film 4 of SiN is formed. On thegate insulating film 4, aresist film 19 is formed and an opening 19A corresponding to a gate electrode is formed through theresist film 19. - As shown in Fig. 15B, by using the
resist film 19 as an etching mask, thegate insulating film 4 is dry etched partway in a thickness direction to form therecess 4C. The regions of thegate insulating film 4 andelectron supply layer 3 under therecess 4C are damaged during this dry etching. - As shown in Fig. 15C, the
gate electrode 7 is formed in such a manner that a lower portion of thegate electrode 7 fills therecess 4C formed in thegate insulating film 4. After thegate electrode 7 is formed, theresist film 19 shown in Fig. 15B is removed. Damages introduced into thegate insulating film 4 andunderlying barrier layer 3 may cause a problem of increasing gate leakage current. As thebarrier layer 3 is damaged, other electric characteristics may be deteriorated. - Fig. 16 is a cross sectional view showing the main part of another conventional MIS type GaN based HEMT. Each constituent element of HEMT shown in Fig. 16 is represented by the identical reference symbol to that of a corresponding constituent element of HEMT shown in Fig. 14. In HEMT shown in Fig. 16, instead of forming the recess in the
insulating film 4, agate insulating film 4A itself is thinned. - With reference to Figs. 17A and 17B, description will be made on a method for manufacturing the gate structure of HEMT shown in Fig. 16.
As shown in Fig. 17A, on theelectron supply layer 3, agate insulating film 4A made of SiN is formed. On thegate insulating film 4A, aresist film 19 is formed, and an opening 19A corresponding to a gate electrode is formed through theresist film 19. - As shown in Fig. 17B, the
gate electrode 7 is formed in such a manner that a portion of thegate electrode 7 fills the opening 19A. After thegate electrode 7 is formed, theresist film 19 shown in Fig. 17A is removed. - In the method shown in Figs. 17A and 17B, since a recess is not formed in the
gate insulating film 4A, thegate insulating film 4A andbarrier layer 3 are not damaged. In order to lower an electric resistance of a gate electrode of HEMT having a micro gate electrode, a T shaped gate structure having a cross section of a T-character shape is often adopted. In the structure shown in Fig. 14, a sufficient mechanical strength of thegate electrode 7 can be retained because the lower portion of thegate electrode 7 fills therecess 4C. However, in the structure shown in Fig. 16, a sufficient mechanical strength of the gate electrode cannot be obtained because thegate electrode 7 is in contact with a flat surface. - It is an object of the present invention to provide a semiconductor device having a gate structure capable of obtaining a sufficient mechanical strength of a gate electrode without damaging a gate insulating film, and its manufacture method.
- According to one aspect of the present invention, there is provided a semiconductor device comprising:
- a channel layer formed over a substrate and made of compound semiconductor;
- a barrier layer formed on the channel layer and made of compound semiconductor having a band gap wider than a band gap of the channel layer;
- a gate insulating film disposed on the barrier layer over a channel region and made of first insulating material;
- a gate electrode disposed on a partial area of the gate insulating film;
- a protective film disposed on the gate insulating film on both sides of the gate electrode and comprising a lower protective film made of second insulating material whose etching resistance is different from an etching resistance of the first insulating material and an upper protective film made of third insulating film whose etching resistance is different from an etching resistance of the second insulating material; and
- a source electrode and a drain electrode electrically connected to the channel layer on both sides of the gate electrode.
- According to another aspect of the present invention, there is provided a method for manufacturing a semiconductor device comprising steps of:
- (a) forming a channel layer made of compound semiconductor over a substrate;
- (b) forming a barrier layer on the channel layer, the barrier layer being made of compound semiconductor having a band gap wider than a band gap of the channel layer;
- (c) forming a gate insulating film on the barrier layer, the gate insulating film being made of first insulating material;
- (d) forming a lower protective film on the gate insulating film, the lower protective film being made of second insulating material different from the first insulating material;
- (e) forming an upper protective film on the lower protective film, the upper protective film being made of third insulating material different from the second insulating material;
- (f) forming a mask pattern on the upper protective film, the mask pattern having an opening at a position corresponding to a position where a gate electrode is to be disposed;
- (g) by using the mask pattern as an etching mask, dry-etching the upper protective film;
- (h) wet-etching the lower protective film via an etched region of the upper protective film to partially expose the gate insulating film; and
- (i) forming a gate electrode on an exposed area of the gate insulating film.
- Since the gate electrode is supported by the lower protective film and upper protective film, it is possible to retain a sufficient mechanical strength of the gate electrode. Since lower protective film is wet etched, it is possible to suppress damages to be introduced into the gate insulating film under the gate electrode.
-
- [Fig. 1] Fig. 1 is a cross sectional view of a semiconductor device according to an embodiment.
- [Fig. 2] Fig. 2 is a cross sectional view (first) of the semiconductor device of the embodiment during manufacture for illustrating a manufacture method for the device.
- [Fig. 3] Fig. 3 is a cross sectional view (second) of the semiconductor device of the embodiment during manufacture for illustrating a manufacture method for the device.
- [Fig. 4] Fig. 4 is a cross sectional view (third) of the semiconductor device of the embodiment during manufacture for illustrating a manufacture method for the device.
- [Fig. 5] Fig. 5 is a cross sectional view (fourth) of the semiconductor device of the embodiment during manufacture for illustrating a manufacture method for the device.
- [Fig. 6] Fig. 6 is a cross sectional view (fifth) of the semiconductor device of the embodiment during manufacture for illustrating a manufacture method for the device.
- [Fig. 7] Fig. 7 is a cross sectional view (sixth) of the semiconductor device of the embodiment during manufacture for illustrating a manufacture method for the device.
- [Fig. 8] Fig. 8 is a cross sectional view (seventh) of the semiconductor device of the embodiment during manufacture for illustrating a manufacture method for the device.
- [Fig. 9] Fig. 9 is a cross sectional view (eighth) of the semiconductor device of the embodiment during manufacture for illustrating a manufacture method for the device.
- [Fig. 10] Fig. 10 is a cross sectional view (ninth) of the semiconductor device of the embodiment during manufacture for illustrating a manufacture method for the device.
- [Fig. 11] Fig. 11 is a diagram showing a transmission type microscopic photograph of a semiconductor device manufactured by an embodiment method.
- [Fig. 12] Fig. 12 is a graph showing current-voltage characteristics of the semiconductor device manufactured by the embodiment method.
- [Fig. 13] Fig. 13 is a graph showing the frequency dependency of a current gain of the semiconductor device manufactured by the embodiment method.
- [Fig. 14] Fig. 14 is a cross sectional view of a conventional MIS type HEMT.
- [Fig. 15] Figs. 15A to 15C are cross sectional views of HEMT shown in Fig. 14 during manufacture.
- [Fig. 16] Fig. 16 is a cross sectional view of another conventional MIS type HEMT.
- [Fig. 17] Figs. 17A and 17B are cross sectional views of HEMT shown in Fig. 16 during manufacture.
- Fig. 1 is a cross sectional view of a semiconductor device according to an embodiment. On a
substrate 10 made of sapphire (Al2O3) or silicon carbide (SiC), abuffer layer 10A made of undoped GaN is formed. On thebuffer layer 10A, a channel layer (electron transit layer) 11 made of undoped GaN and a barrier layer (electron supply layer) 12 made of undoped or n-type impurity doped AIGaN are stacked in this order. - A
source electrode 21 and adrain electrode 22 are formed on thebarrier layer 12, keeping a distance from each other. Thesource electrode 21 anddrain electrode 22 are electrically connected to thechannel layer 11. Agate insulating film 13 made of SiN is formed on thebarrier layer 12 between thesource electrode 21 anddrain electrode 22. On thegate insulating film 13, a lowerprotective film 14 made of SiO2 and an upperprotective film 15 made of SiN are stacked. - An
opening 15C is formed through the upperprotective film 15, and anopening 14C is formed through the lowerprotective film 14 in a region corresponding to theopening 15C. Theopening 14C has a plan shape larger than that of theopening 15C. More specifically, an edge of the lowerprotective film 14 defining the outer periphery of theopening 14C is retreated from an edge of the upperprotective film 15 defining the outer periphery of theopening 15C. The surface of thegate insulating film 13 is exposed on the bottom of theopening 14C. - A
gate leg portion 23A of agate electrode 23 is in contact with the surface of thegate insulating film 13 exposed on the bottom of theopening 14C. Thegate electrode 23 extends upward higher than the upper surface of the upperprotective film 15 via theopenings umbrella portion 23B protruding laterally in a eaves shape is continuous with the upper end of thegate leg portion 23A. Thegate electrode 23 having a T-character cross section is constituted of thegate leg portion 23A andumbrella portion 23B. - With reference to Figs. 2 to 10, description will be made on a method for manufacturing the semiconductor device of the embodiment.
As shown in Fig. 2, on asubstrate 10 made of sapphire or silicon carbide, abuffer layer 10A made of undoped GaN is formed by metal organic chemical vapor deposition (MOCVD) or molecular beam epitaxy (MBE). On thebuffer layer 10A, achannel layer 11 is formed which is made of undoped GaN and has a thickness of about 3000 nm. On thechannel layer 11, abarrier layer 12 is formed which is made of undoped or n-type impurity doped AIGaN and has a thickness of about 20 nm. An AIN composition ratio of thebarrier layer 12 is 25 %. Thechannel layer 11 andbarrier layer 12 may be formed by MOCVD or MBE. After thebarrier layer 12 is formed, an isolation process is executed. - As shown in Fig. 3, sequentially formed on the
barrier layer 12 are agate insulating film 13 made of SiN and having a thickness of about 5 nm, a lowerprotective film 14 made of SiO2 and having a thickness of about 30 nm and an upperprotective film 15 made of SiN and having a thickness of about 30 nm. These three layers may be formed, for example, by plasma enhanced chemical vapor deposition (PE-CVD). - As shown in Fig. 4, a
source electrode 21 and adrain electrode 22 are formed on thebarrier layer 12. Description will be made hereunder on a method of forming thesource electrode 21 anddrain electrode 22.
The upperprotective film 15 is covered with a resist pattern having openings having shapes corresponding to those of thesource electrode 21 anddrain electrode 22. By using the resist pattern as an etching mask, three layers, thegate insulating film 13, lowerprotective film 14 and upperprotective film 15, are etched. A Ti film, an Al film, a Ti film and an Au film are deposited in this order on the whole substrate surface. The resist pattern used as the etching mask when the openings were formed is removed together with the Ti film, Al film, Ti film and Au film deposited on the resist pattern. Thesource electrode 21 anddrain electrode 22 of a four-layer structure therefore remain in the openings. Annealing is performed at a temperature of about 800 °C to form ohmic contacts between thechannel layer 11 and each of thesource electrode 21 anddrain electrode 22. - As shown in Fig. 5, on the upper
protective film 15, a first resistfilm 16 is formed. A thickness of the first resistfilm 16 is set in such a manner that the upper surface of the first resist film is approximately flush with the upper surfaces of thesource electrode 21 anddrain electrode 22. A second resistfilm 17 is formed covering the first resistfilm 16,source electrode 21 anddrain electrode 22. A third resistfilm 18 is formed on the second resistfilm 17. - The second resist
film 17 has exposure and development characteristics different from those of the first resistfilm 16 and third resistfilm 18. For example, ZEP resist manufactured by ZEON Corporation can be used as the first and third resistfilms film 17. - As shown in Fig. 6,
openings film 18 and second resistfilm 17, respectively, by using an electron beam exposure method. Theopening 18C is approximately in conformity with the plan shape of theumbrella portion 23B of thegate electrode 23 shown in Fig. 1. An edge of the second resistfilm 17 defining the outer periphery of theopening 17C is slightly retreated from an edge of the third resistfilm 18 defining the outer periphery of theopening 18C. - As shown in Fig. 7, an
opening 16C is formed through the first resistfilm 16 exposed on the bottom of theopening 17C by an electron beam exposure method. The shape and size of theopening 16C are determined based on the gate length and width. - As shown in Fig. 8, by using the
first etching film 16 as an etching mask, the upperprotective film 15 is etched to form anopening 15C. In etching the upperprotective film 15 made of SiN, reactive ion etching using, for example, CF4 as etching gas may be used. Etching is performed until the lowerprotective film 14 made of SiO2 is exposed. - As shown in Fig. 9, by using the upper
protective film 15 as an etching mask, the lowerprotective film 14 is etched to form anopening 14C. In etching the lowerprotective film 14, wet etching using, for example, hydrofluoric acid as etchant may be used. Since etching progresses isotropically, the lowerprotective film 14 is etched also in a lateral direction. - A portion damaged when the upper
protective film 15 was dry etched is removed by wet etching. Namely, the lowerprotective film 14 has a role of absorbing damages. Since theopening 14C is formed by wet etching, thegate insulating film 13 exposed on the bottom of theopening 14C is damaged scarcely as compared to the case where theopening 14C is formed by dry etching. It is also possible to retain flatness of the upper surface of thegate insulating film 13 exposed on the bottom of theopening 14C. - As shown in Fig. 10, a Ni film and an Au film are sequentially deposited on the substrate surface. Thicknesses of the Ni film and Au film are, e.g., 3 to 7 nm and 300 to 400 nm, respectively. The Ni film and Au film deposited in the
openings gate electrode 23. Twolayers 23N, the Ni film and Au film, are deposited also on the third resistfilm 18. - The semiconductor device shown in Fig. 1 is completed by dissolving and stripping the first resist
film 16, second resistfilm 17 and third resistfilm 18.
In the semiconductor device of the embodiment described above, the edge of the upperprotective film 15 defining the outer periphery of theopening 15C is in contact with the sidewall of thegate leg portion 23A and supports thegate leg portion 23A. It is therefore possible to prevent thegate electrode 23 from falling down and retain a sufficient mechanical strength. - In order to retain a sufficient mechanical strength of the
gate electrode 23, a total thickness of the lowerprotective film 14 and upperprotective film 15 is preferably set to at least 25 % of a height of thegate electrode 23.
Thegate insulating film 13 made of SiN is effective as a surface protective film. A surface energy level of thebarrier layer 12 is made inactive by the gate insulating film so that current collapse often occurring in a MIS type GaN based HEMT can be suppressed. - Fig. 11 shows a transmission electron microscopic photograph of a MIS type GaN based HEMT manufactured by the embodiment method. In Fig. 11, border lines difficult to be distinguished in the photograph are drawn by solid lines to make easy to distinguish the border lines. A gate length Lg is 45 nm, and a thickness of the gate insulating film made of SiN is 5 nm. It is seen that the upper protective film made of SiN supports the gate leg portion.
- Fig. 12 shows measurement results of current - voltage characteristics of HEMT shown in Fig. 11. The abscissa represents a drain voltage in the unit of "V' and the ordinate represents a drain current in the unit of "A/mm", i.e., a current value per gate width of 1 mm. It can be seen that good transistor characteristics are obtained. A maximum transconductance gmmax at a drain voltage of 5 V was 215 mS/mm.
- Fig. 13 shows the frequency dependency of a current gain of HEMT shown in Fig. 11. The abscissa represents a frequency in the unit of "GHz" and the ordinate represents a current gain in the unit of "dB". Measurements were conducted at a drain voltage of 5 V and a gate voltage of -4.3 V. A cutoff frequency fT was 139 GHz and good results were obtained.
- In the embodiment described above, the
gate insulating film 13 and upperprotective film 15 are made of SiN and the lowerprotective film 14 is made of SiO2. As materials of thegate insulating film 13, lowerprotective film 14 and upperprotective film 15, combinations of materials meeting the requirement that the lowerprotective film 14 has a different etching resistance from that of both thegate insulating film 13 and upperprotective film 15 may be used other than those described above. It is preferable that the lowerprotective film 14 in particular is made of material which can be wet etched selectively with respect to thegate insulating film 13. - For example, the
gate insulating film 13 and upperprotective film 15 may be made of SiN, SiON or Al2O3, and the lowerprotective film 14 may be made of SiO2, ZrO2 or HfO2. - In the embodiment described above, although a GaN based HEMT is used illustratively by using the
channel layer 11 made of GaN and the barrier layer made of AlGaN, the structures of the gate insulating film, lower protective film and upper protective film of the embodiment described above may be applied to HEMT made of other materials. For example, the structures are applicable also to GaAs based and InP based MIS Type HEMT's. The barrier layer is made of compound semiconductor having a wider band gap than that of the channel layer. - The present invention has been described in connection with the preferred embodiments. The invention is not limited only to the above embodiments. It will be apparent to those skilled in the art that other various modifications, improvements, combinations, and the like can be made.
Claims (8)
- A semiconductor device comprising:a channel layer formed over a substrate and made of compound semiconductor;a barrier layer formed on the channel layer and made of compound semiconductor having a band gap wider than a band gap of the channel layer;a gate insulating film disposed on the barrier layer over a channel region and made of first insulating material;a gate electrode disposed on a partial area of the gate insulating film;a protective film disposed on the gate insulating film on both sides of the gate electrode and comprising a lower protective film made of second insulating material whose etching resistance is different from an etching resistance of the first insulating material and an upper protective film made of third insulating film whose etching resistance is different from an etching resistance of the second insulating material; anda source electrode and a drain electrode electrically connected to the channel layer on both sides of the gate electrode.
- The semiconductor device according to claim 1, wherein an edge of the upper protective film on a side of the gate electrode is in contact with a sidewall of the gate electrode.
- The semiconductor device according to claim 2, wherein an edge of the lower protective film on a side of the gate electrode retreats from the sidewall of the gate electrode.
- The semiconductor device according to claim 1, wherein the first and third insulating materials are SiN, SiON or Al2O3 and the second insulating material is SiO2, ZrO2 or HfO2.
- A method for manufacturing a semiconductor device comprising steps of:(a) forming a channel layer made of compound semiconductor over a substrate;(b) forming a barrier layer on the channel layer, the barrier layer being made of compound semiconductor having a band gap wider than a band gap of the channel layer;(c) forming a gate insulating film on the barrier layer, the gate insulating film being made of first insulating material;(d) forming a lower protective film on the gate insulating film, the lower protective film being made of second insulating material different from the first insulating material;(e) forming an upper protective film on the lower protective film, the upper protective film being made of third insulating material different from the second insulating material;(f) forming a mask pattern on the upper protective film, the mask pattern having an opening at a position corresponding to a position where a gate electrode is to be disposed;(g) by using the mask pattern as an etching mask, dry-etching the upper protective film;(h) wet-etching the lower protective film via an etched region of the upper protective film to partially expose the gate insulating film; and(i) forming a gate electrode on an exposed area of the gate insulating film.
- The method for manufacturing the semiconductor device according to claim 5, wherein the step (i) includes steps of:(i1) depositing gate electrode material on the exposed area of the gate insulating film via the opening of the mask pattern and deposing the gate electrode material also on an upper surface the mask pattern contiguous with the opening; and(i2) removing the mask pattern.
- The method for manufacturing the semiconductor device according to claim 6, wherein dry-etching the upper protective film at the step (g) is conducted under a condition of providing anisotropy so that the gate electrode material deposited in the opening of the mask pattern is in contact with an edge of the upper protective film at the step (i1).
- The method for manufacturing the semiconductor device according to claim 5, wherein the first and third insulating materials are SiN, SiON or Al2O3 and the second insulating material is SiO2, ZrO2 or HfO2.
Applications Claiming Priority (2)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
JP2005016335 | 2005-01-25 | ||
PCT/JP2005/016340 WO2006080109A1 (en) | 2005-01-25 | 2005-09-06 | Semiconductor device provided with mis structure and method for manufacturing the same |
Publications (3)
Publication Number | Publication Date |
---|---|
EP1843390A1 true EP1843390A1 (en) | 2007-10-10 |
EP1843390A4 EP1843390A4 (en) | 2009-07-15 |
EP1843390B1 EP1843390B1 (en) | 2011-11-09 |
Family
ID=36740143
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
EP05782222A Active EP1843390B1 (en) | 2005-01-25 | 2005-09-06 | Semiconductor device provided with mis structure and method for manufacturing the same |
Country Status (4)
Country | Link |
---|---|
US (1) | US7910955B2 (en) |
EP (1) | EP1843390B1 (en) |
JP (1) | JP4845872B2 (en) |
WO (1) | WO2006080109A1 (en) |
Cited By (5)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
EP1905096A2 (en) * | 2005-07-21 | 2008-04-02 | Cree, Inc. | Switch mode power amplifier using fet with field plate extension |
WO2011031431A2 (en) | 2009-08-28 | 2011-03-17 | Transphorm Inc. | Semiconductor devices with field plates |
CN102569377A (en) * | 2010-12-03 | 2012-07-11 | 富士通株式会社 | Compound semiconductor device and method of manufacturing the same |
EP2605283A3 (en) * | 2011-12-12 | 2014-06-18 | Power Integrations, Inc. | In situ grown gate dielectric and field plate dielectric |
EP2517251A4 (en) * | 2009-12-23 | 2015-04-01 | Intel Corp | Techniques for forming contacts to quantum well transistors |
Families Citing this family (38)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JP5071761B2 (en) * | 2006-04-20 | 2012-11-14 | 独立行政法人産業技術総合研究所 | Nitride semiconductor field effect transistor |
US9076852B2 (en) * | 2007-01-19 | 2015-07-07 | International Rectifier Corporation | III nitride power device with reduced QGD |
US7973304B2 (en) | 2007-02-06 | 2011-07-05 | International Rectifier Corporation | III-nitride semiconductor device |
JP5186776B2 (en) * | 2007-02-22 | 2013-04-24 | 富士通株式会社 | Semiconductor device and manufacturing method thereof |
JP5401775B2 (en) * | 2007-08-31 | 2014-01-29 | 富士通株式会社 | Compound semiconductor device and manufacturing method thereof |
US8431962B2 (en) * | 2007-12-07 | 2013-04-30 | Northrop Grumman Systems Corporation | Composite passivation process for nitride FET |
JP2009231395A (en) * | 2008-03-19 | 2009-10-08 | Sumitomo Chemical Co Ltd | Semiconductor device and method for manufacturing semiconductor device |
JP2009231396A (en) * | 2008-03-19 | 2009-10-08 | Sumitomo Chemical Co Ltd | Semiconductor device and method for manufacturing semiconductor device |
JP2009239230A (en) * | 2008-03-28 | 2009-10-15 | Fujitsu Ltd | Semiconductor device and method of manufacturing the same |
JP5499441B2 (en) * | 2008-04-01 | 2014-05-21 | 沖電気工業株式会社 | Semiconductor device and manufacturing method thereof |
JP2010016089A (en) * | 2008-07-02 | 2010-01-21 | Nec Electronics Corp | Field effect transistor, method of manufacturing the same, and semiconductor device |
US7985986B2 (en) * | 2008-07-31 | 2011-07-26 | Cree, Inc. | Normally-off semiconductor devices |
JP5684574B2 (en) * | 2008-12-04 | 2015-03-11 | ルネサスエレクトロニクス株式会社 | Semiconductor device |
KR101243836B1 (en) * | 2009-09-04 | 2013-03-20 | 한국전자통신연구원 | Semiconductor devices and methods forming thereof |
JP5625336B2 (en) * | 2009-11-30 | 2014-11-19 | サンケン電気株式会社 | Semiconductor device |
US9070758B2 (en) | 2011-06-20 | 2015-06-30 | Imec | CMOS compatible method for manufacturing a HEMT device and the HEMT device thereof |
JP2013131650A (en) * | 2011-12-21 | 2013-07-04 | Fujitsu Ltd | Semiconductor device and method of manufacturing the same |
JP2013171867A (en) * | 2012-02-17 | 2013-09-02 | Fujitsu Semiconductor Ltd | Semiconductor device manufacturing method |
CN102723358B (en) * | 2012-05-30 | 2015-01-07 | 苏州能讯高能半导体有限公司 | Isolated gate field effect transistor and manufacture method thereof |
KR101903509B1 (en) * | 2012-07-11 | 2018-10-05 | 한국전자통신연구원 | Method of making field effect type compound semiconductor device |
JP2014192493A (en) | 2013-03-28 | 2014-10-06 | Toyoda Gosei Co Ltd | Semiconductor device |
JP2014199864A (en) * | 2013-03-29 | 2014-10-23 | 住友電工デバイス・イノベーション株式会社 | Semiconductor device and method of manufacturing the same |
US9142626B1 (en) | 2013-04-23 | 2015-09-22 | Hrl Laboratories, Llc | Stepped field plate wide bandgap field-effect transistor and method |
EP2930754A1 (en) * | 2014-04-11 | 2015-10-14 | Nxp B.V. | Semiconductor device |
US9281204B2 (en) * | 2014-04-23 | 2016-03-08 | Freescale Semiconductor, Inc. | Method for improving E-beam lithography gate metal profile for enhanced field control |
JP6356009B2 (en) * | 2014-08-25 | 2018-07-11 | ルネサスエレクトロニクス株式会社 | Semiconductor device |
TWI559537B (en) * | 2014-12-26 | 2016-11-21 | 國立清華大學 | Structure of high electron mobility light emitting transistor |
US9502602B2 (en) | 2014-12-31 | 2016-11-22 | National Tsing Hua University | Structure of high electron mobility light emitting transistor |
JP2016171162A (en) | 2015-03-12 | 2016-09-23 | 株式会社東芝 | Semiconductor device |
US10256332B1 (en) * | 2017-10-27 | 2019-04-09 | Vanguard International Semiconductor Corporation | High hole mobility transistor |
CN110120347B (en) | 2018-02-05 | 2023-11-17 | 住友电气工业株式会社 | Method for forming field effect transistor |
DE112019001309T5 (en) * | 2018-03-12 | 2020-12-10 | Sony Semiconductor Solutions Corporation | Semiconductor device, semiconductor manufacturing process and electronic device |
TWI680503B (en) * | 2018-12-26 | 2019-12-21 | 杰力科技股份有限公司 | Method of manufacturing gate structure for gallium nitride hemt |
WO2020214227A2 (en) | 2019-04-04 | 2020-10-22 | Hrl Laboratories, Llc | Miniature field plate t-gate and method of fabricating the same |
JPWO2021029183A1 (en) * | 2019-08-09 | 2021-02-18 | ||
JP7484479B2 (en) | 2020-06-19 | 2024-05-16 | 住友電気工業株式会社 | Method for manufacturing semiconductor device |
JP2022029828A (en) * | 2020-08-05 | 2022-02-18 | ソニーセミコンダクタソリューションズ株式会社 | Semiconductor device, manufacturing method thereof, and electronic apparatus |
US20220223696A1 (en) * | 2021-01-13 | 2022-07-14 | Electronics And Telecommunications Research Institute | Method for manufacturing power semiconductor device |
Citations (3)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JPH04340231A (en) * | 1991-01-10 | 1992-11-26 | Fujitsu Ltd | Semiconductor device and manufacture thereof |
JPH06177163A (en) * | 1992-12-09 | 1994-06-24 | Fujitsu Ltd | Manufacture of semiconductor device |
WO2004055905A1 (en) * | 2002-12-16 | 2004-07-01 | Nec Corporation | Field effect transistor |
Family Cites Families (24)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JP3144089B2 (en) * | 1992-10-06 | 2001-03-07 | ソニー株式会社 | Method for manufacturing field effect transistor |
JPH07183315A (en) * | 1993-12-24 | 1995-07-21 | Matsushita Electric Ind Co Ltd | Semiconductor device and manufacture of semiconductor device |
JPH08340105A (en) * | 1995-06-12 | 1996-12-24 | Hitachi Ltd | Semiconductor device and manufacture thereof |
JP3505884B2 (en) * | 1995-09-21 | 2004-03-15 | 株式会社デンソー | Field effect transistor and method of manufacturing the same |
JPH10223901A (en) * | 1996-12-04 | 1998-08-21 | Sony Corp | Field effect transistor and manufacture of the same |
US6051454A (en) * | 1997-09-11 | 2000-04-18 | Matsushita Electric Industrial Co., Ltd. | Semiconductor device and method for fabricating the same |
US6316793B1 (en) * | 1998-06-12 | 2001-11-13 | Cree, Inc. | Nitride based transistors on semi-insulating silicon carbide substrates |
JP3180776B2 (en) * | 1998-09-22 | 2001-06-25 | 日本電気株式会社 | Field-effect transistor |
JP3371871B2 (en) * | 1999-11-16 | 2003-01-27 | 日本電気株式会社 | Method for manufacturing semiconductor device |
TWI257179B (en) * | 2000-07-17 | 2006-06-21 | Fujitsu Quantum Devices Ltd | High-speed compound semiconductor device operable at large output power with minimum leakage current |
US6835628B2 (en) * | 2001-11-05 | 2004-12-28 | Intersil Americas Inc. | Integrated circuit with a MOS capacitor |
DE10304722A1 (en) * | 2002-05-11 | 2004-08-19 | United Monolithic Semiconductors Gmbh | Method of manufacturing a semiconductor device |
DE10234909A1 (en) | 2002-07-31 | 2004-02-19 | Robert Bosch Gmbh | Fuel injector for self-ignition internal combustion engine has inflow boring sector running through connection region of connector |
US8089097B2 (en) * | 2002-12-27 | 2012-01-03 | Momentive Performance Materials Inc. | Homoepitaxial gallium-nitride-based electronic devices and method for producing same |
US7501669B2 (en) * | 2003-09-09 | 2009-03-10 | Cree, Inc. | Wide bandgap transistor devices with field plates |
US6867078B1 (en) * | 2003-11-19 | 2005-03-15 | Freescale Semiconductor, Inc. | Method for forming a microwave field effect transistor with high operating voltage |
US7439555B2 (en) * | 2003-12-05 | 2008-10-21 | International Rectifier Corporation | III-nitride semiconductor device with trench structure |
US7045404B2 (en) * | 2004-01-16 | 2006-05-16 | Cree, Inc. | Nitride-based transistors with a protective layer and a low-damage recess and methods of fabrication thereof |
US7238560B2 (en) * | 2004-07-23 | 2007-07-03 | Cree, Inc. | Methods of fabricating nitride-based transistors with a cap layer and a recessed gate |
US7229903B2 (en) * | 2004-08-25 | 2007-06-12 | Freescale Semiconductor, Inc. | Recessed semiconductor device |
US11791385B2 (en) * | 2005-03-11 | 2023-10-17 | Wolfspeed, Inc. | Wide bandgap transistors with gate-source field plates |
US20070018199A1 (en) * | 2005-07-20 | 2007-01-25 | Cree, Inc. | Nitride-based transistors and fabrication methods with an etch stop layer |
US7709269B2 (en) * | 2006-01-17 | 2010-05-04 | Cree, Inc. | Methods of fabricating transistors including dielectrically-supported gate electrodes |
US7592211B2 (en) * | 2006-01-17 | 2009-09-22 | Cree, Inc. | Methods of fabricating transistors including supported gate electrodes |
-
2005
- 2005-09-06 JP JP2007500417A patent/JP4845872B2/en active Active
- 2005-09-06 WO PCT/JP2005/016340 patent/WO2006080109A1/en active Application Filing
- 2005-09-06 EP EP05782222A patent/EP1843390B1/en active Active
-
2007
- 2007-07-17 US US11/826,593 patent/US7910955B2/en active Active
Patent Citations (3)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JPH04340231A (en) * | 1991-01-10 | 1992-11-26 | Fujitsu Ltd | Semiconductor device and manufacture thereof |
JPH06177163A (en) * | 1992-12-09 | 1994-06-24 | Fujitsu Ltd | Manufacture of semiconductor device |
WO2004055905A1 (en) * | 2002-12-16 | 2004-07-01 | Nec Corporation | Field effect transistor |
Non-Patent Citations (4)
Title |
---|
EDUARDO M CHUMBES ET AL: "Microwave Performance of AlGaN/GaN Metal Insulator Semiconductor Field Effect Transistors on Sapphire Substrates" IEEE TRANSACTIONS ON ELECTRON DEVICES, IEEE SERVICE CENTER, PISACATAWAY, NJ, US, vol. 48, no. 3, 1 March 2001 (2001-03-01), XP011017526 ISSN: 0018-9383 * |
OCHIAI M ET AL: "AlGaN/GaN Heterostructure Metal-Insulator-Semiconductor High-Electron-Mobility Transistors with Si 3 N 4 Gate Insulator" JAPANESE JOURNAL OF APPLIED PHYSICS, JAPAN SOCIETY OF APPLIED PHYSICS, TOKYO,JP, vol. 42, no. 4B, 1 January 2003 (2003-01-01), pages 2278-2280, XP002993739 ISSN: 0021-4922 * |
See also references of WO2006080109A1 * |
V. ADIVARAHAN ET AL.: "Submicron gate Si3N4/AlGaN/GaN-metal-insulator-semiconduc tor heterostructure field-effect transistors" IEEE ELECTRON DEVICE LETTERS, vol. 24, no. 9, 2003, pages 541-543, XP002530123 * |
Cited By (12)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
EP1905096A2 (en) * | 2005-07-21 | 2008-04-02 | Cree, Inc. | Switch mode power amplifier using fet with field plate extension |
EP1905096A4 (en) * | 2005-07-21 | 2009-10-21 | Cree Inc | Switch mode power amplifier using fet with field plate extension |
US7875914B2 (en) | 2005-07-21 | 2011-01-25 | Cree, Inc. | Switch mode power amplifier using mis-HEMT with field plate extension |
WO2011031431A2 (en) | 2009-08-28 | 2011-03-17 | Transphorm Inc. | Semiconductor devices with field plates |
US9831315B2 (en) | 2009-08-28 | 2017-11-28 | Transphorm Inc. | Semiconductor devices with field plates |
EP2471100B1 (en) * | 2009-08-28 | 2019-05-08 | Transphorm Inc. | Semiconductor devices with field plates |
EP2517251A4 (en) * | 2009-12-23 | 2015-04-01 | Intel Corp | Techniques for forming contacts to quantum well transistors |
US9704981B2 (en) | 2009-12-23 | 2017-07-11 | Intel Corporation | Techniques for forming contacts to quantum well transistors |
US10177249B2 (en) | 2009-12-23 | 2019-01-08 | Intel Corporation | Techniques for forming contacts to quantum well transistors |
CN102569377A (en) * | 2010-12-03 | 2012-07-11 | 富士通株式会社 | Compound semiconductor device and method of manufacturing the same |
CN102569377B (en) * | 2010-12-03 | 2015-04-29 | 富士通株式会社 | Compound semiconductor device and method of manufacturing the same |
EP2605283A3 (en) * | 2011-12-12 | 2014-06-18 | Power Integrations, Inc. | In situ grown gate dielectric and field plate dielectric |
Also Published As
Publication number | Publication date |
---|---|
JPWO2006080109A1 (en) | 2008-06-19 |
US7910955B2 (en) | 2011-03-22 |
WO2006080109A1 (en) | 2006-08-03 |
JP4845872B2 (en) | 2011-12-28 |
EP1843390A4 (en) | 2009-07-15 |
EP1843390B1 (en) | 2011-11-09 |
US20070267655A1 (en) | 2007-11-22 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
US7910955B2 (en) | Semiconductor device having MIS structure and its manufacture method | |
US11316028B2 (en) | Nitride-based transistors with a protective layer and a low-damage recess | |
KR101108344B1 (en) | Methods of fabricating nitride-based transistors with a cap layer and a recessed gate | |
EP1747589B1 (en) | Methods of fabricating nitride-based transistors having regrown ohmic contact regions and nitride-based transistors having regrown ohmic contact regions | |
US10283632B2 (en) | Nitride semiconductor device and manufacturing method thereof | |
US7419862B2 (en) | Method of fabricating pseudomorphic high electron mobility transistor | |
US20120153301A1 (en) | Iii-v semiconductor structures including aluminum-silicon nitride passivation | |
US9349819B2 (en) | Heterojunction semiconductor device and manufacturing method | |
JP2004221325A (en) | Compound semiconductor device and its manufacturing method | |
US11538908B2 (en) | Semiconductor device | |
WO2007041595A2 (en) | Iii-nitride semiconductor fabrication | |
CN115132585A (en) | High electron mobility transistor and manufacturing method thereof | |
KR101020841B1 (en) | CMOS device and fabricating method the same | |
US20240266406A1 (en) | Transistor with defect mitigation structures | |
US20230361198A1 (en) | Transistor with dielectric spacers and method of fabrication therefor | |
US20230361183A1 (en) | Transistor with dielectric spacers and field plate and method of fabrication therefor | |
US20230207676A1 (en) | Semiconductor device with an insulating region formed between a control electrode and a conductive element and method of fabrication therefor | |
JP4102724B2 (en) | MESFET and manufacturing method thereof | |
US20220208975A1 (en) | Semiconductor device with conductive elements formed over dielectric layers and method of fabrication therefor | |
KR101219441B1 (en) | Nitride semiconductor device having fine gate contact hole and method for manufacturing thereof | |
CN113410285A (en) | Semiconductor device and method for manufacturing the same | |
CN115394648A (en) | Nitride semiconductor element and method for manufacturing the same |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
PUAI | Public reference made under article 153(3) epc to a published international application that has entered the european phase |
Free format text: ORIGINAL CODE: 0009012 |
|
17P | Request for examination filed |
Effective date: 20070709 |
|
AK | Designated contracting states |
Kind code of ref document: A1 Designated state(s): DE FR GB |
|
DAX | Request for extension of the european patent (deleted) | ||
RBV | Designated contracting states (corrected) |
Designated state(s): DE FR GB |
|
RIC1 | Information provided on ipc code assigned before grant |
Ipc: H01L 21/28 20060101ALI20090603BHEP Ipc: H01L 29/812 20060101ALI20090603BHEP Ipc: H01L 21/336 20060101ALI20090603BHEP Ipc: H01L 29/778 20060101ALI20090603BHEP Ipc: H01L 21/338 20060101AFI20060804BHEP Ipc: H01L 29/786 20060101ALI20090603BHEP Ipc: H01L 29/78 20060101ALI20090603BHEP |
|
A4 | Supplementary search report drawn up and despatched |
Effective date: 20090615 |
|
17Q | First examination report despatched |
Effective date: 20100126 |
|
GRAP | Despatch of communication of intention to grant a patent |
Free format text: ORIGINAL CODE: EPIDOSNIGR1 |
|
GRAS | Grant fee paid |
Free format text: ORIGINAL CODE: EPIDOSNIGR3 |
|
GRAA | (expected) grant |
Free format text: ORIGINAL CODE: 0009210 |
|
AK | Designated contracting states |
Kind code of ref document: B1 Designated state(s): DE FR GB |
|
REG | Reference to a national code |
Ref country code: GB Ref legal event code: FG4D |
|
REG | Reference to a national code |
Ref country code: DE Ref legal event code: R082 Ref document number: 602005031126 Country of ref document: DE Representative=s name: SEEGER SEEGER LINDNER PARTNERSCHAFT PATENTANWA, DE Ref country code: DE Ref legal event code: R082 Ref document number: 602005031126 Country of ref document: DE Representative=s name: REICHERT & LINDNER PARTNERSCHAFT PATENTANWAELT, DE |
|
REG | Reference to a national code |
Ref country code: DE Ref legal event code: R096 Ref document number: 602005031126 Country of ref document: DE Effective date: 20120209 |
|
PLBE | No opposition filed within time limit |
Free format text: ORIGINAL CODE: 0009261 |
|
STAA | Information on the status of an ep patent application or granted ep patent |
Free format text: STATUS: NO OPPOSITION FILED WITHIN TIME LIMIT |
|
26N | No opposition filed |
Effective date: 20120810 |
|
REG | Reference to a national code |
Ref country code: DE Ref legal event code: R097 Ref document number: 602005031126 Country of ref document: DE Effective date: 20120810 |
|
REG | Reference to a national code |
Ref country code: FR Ref legal event code: PLFP Year of fee payment: 12 |
|
REG | Reference to a national code |
Ref country code: FR Ref legal event code: PLFP Year of fee payment: 13 |
|
REG | Reference to a national code |
Ref country code: FR Ref legal event code: PLFP Year of fee payment: 14 |
|
PGFP | Annual fee paid to national office [announced via postgrant information from national office to epo] |
Ref country code: DE Payment date: 20240820 Year of fee payment: 20 |
|
PGFP | Annual fee paid to national office [announced via postgrant information from national office to epo] |
Ref country code: GB Payment date: 20240822 Year of fee payment: 20 |
|
PGFP | Annual fee paid to national office [announced via postgrant information from national office to epo] |
Ref country code: FR Payment date: 20240820 Year of fee payment: 20 |