EP1778896A1 - Method of barrier layer surface treatment to enable direct copper plating on barrier metal - Google Patents
Method of barrier layer surface treatment to enable direct copper plating on barrier metalInfo
- Publication number
- EP1778896A1 EP1778896A1 EP05758773A EP05758773A EP1778896A1 EP 1778896 A1 EP1778896 A1 EP 1778896A1 EP 05758773 A EP05758773 A EP 05758773A EP 05758773 A EP05758773 A EP 05758773A EP 1778896 A1 EP1778896 A1 EP 1778896A1
- Authority
- EP
- European Patent Office
- Prior art keywords
- plating
- copper
- substrate
- group viii
- current density
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Withdrawn
Links
- 239000010949 copper Substances 0.000 title claims abstract description 128
- 238000007747 plating Methods 0.000 title claims abstract description 118
- RYGMFSIKBFXOCR-UHFFFAOYSA-N Copper Chemical compound [Cu] RYGMFSIKBFXOCR-UHFFFAOYSA-N 0.000 title claims abstract description 110
- 229910052802 copper Inorganic materials 0.000 title claims abstract description 107
- 238000000034 method Methods 0.000 title claims abstract description 70
- 229910052751 metal Inorganic materials 0.000 title claims abstract description 39
- 239000002184 metal Substances 0.000 title claims abstract description 39
- 230000004888 barrier function Effects 0.000 title abstract description 25
- 238000004381 surface treatment Methods 0.000 title abstract description 5
- 239000000758 substrate Substances 0.000 claims abstract description 73
- 238000000137 annealing Methods 0.000 claims abstract description 29
- 239000002253 acid Substances 0.000 claims abstract description 17
- 239000000356 contaminant Substances 0.000 claims abstract description 11
- QAOWNCQODCNURD-UHFFFAOYSA-N Sulfuric acid Chemical compound OS(O)(=O)=O QAOWNCQODCNURD-UHFFFAOYSA-N 0.000 claims description 30
- KJTLSVCANCCWHF-UHFFFAOYSA-N Ruthenium Chemical compound [Ru] KJTLSVCANCCWHF-UHFFFAOYSA-N 0.000 claims description 10
- 229910052707 ruthenium Inorganic materials 0.000 claims description 10
- KDLHZDBZIXYQEI-UHFFFAOYSA-N Palladium Chemical compound [Pd] KDLHZDBZIXYQEI-UHFFFAOYSA-N 0.000 claims description 9
- BASFCYQUMIYNBI-UHFFFAOYSA-N platinum Chemical compound [Pt] BASFCYQUMIYNBI-UHFFFAOYSA-N 0.000 claims description 9
- 238000002203 pretreatment Methods 0.000 claims description 9
- 230000002378 acidificating effect Effects 0.000 claims description 7
- 239000010948 rhodium Substances 0.000 claims description 6
- 230000007423 decrease Effects 0.000 claims description 5
- 229910052741 iridium Inorganic materials 0.000 claims description 3
- GKOZUEZYRPOHIO-UHFFFAOYSA-N iridium atom Chemical compound [Ir] GKOZUEZYRPOHIO-UHFFFAOYSA-N 0.000 claims description 3
- 229910052762 osmium Inorganic materials 0.000 claims description 3
- SYQBFIAQOQZEGI-UHFFFAOYSA-N osmium atom Chemical compound [Os] SYQBFIAQOQZEGI-UHFFFAOYSA-N 0.000 claims description 3
- 229910052763 palladium Inorganic materials 0.000 claims description 3
- 229910052697 platinum Inorganic materials 0.000 claims description 3
- 229910052703 rhodium Inorganic materials 0.000 claims description 3
- MHOVAHRLVXNVSD-UHFFFAOYSA-N rhodium atom Chemical compound [Rh] MHOVAHRLVXNVSD-UHFFFAOYSA-N 0.000 claims description 3
- 239000007789 gas Substances 0.000 abstract description 22
- UFHFLCQGNIYNRP-UHFFFAOYSA-N Hydrogen Chemical compound [H][H] UFHFLCQGNIYNRP-UHFFFAOYSA-N 0.000 abstract description 7
- 239000001257 hydrogen Substances 0.000 abstract description 6
- 229910052739 hydrogen Inorganic materials 0.000 abstract description 6
- 239000010408 film Substances 0.000 description 33
- 239000000243 solution Substances 0.000 description 20
- 238000005240 physical vapour deposition Methods 0.000 description 16
- 238000005229 chemical vapour deposition Methods 0.000 description 14
- 238000000231 atomic layer deposition Methods 0.000 description 11
- 238000000151 deposition Methods 0.000 description 11
- 238000012545 processing Methods 0.000 description 11
- 239000012528 membrane Substances 0.000 description 9
- 229910052782 aluminium Inorganic materials 0.000 description 7
- XAGFODPZIPBFFR-UHFFFAOYSA-N aluminium Chemical compound [Al] XAGFODPZIPBFFR-UHFFFAOYSA-N 0.000 description 7
- 230000008021 deposition Effects 0.000 description 7
- 239000012530 fluid Substances 0.000 description 7
- 230000006911 nucleation Effects 0.000 description 7
- -1 for example Substances 0.000 description 6
- 238000010899 nucleation Methods 0.000 description 6
- 238000006722 reduction reaction Methods 0.000 description 6
- 239000004065 semiconductor Substances 0.000 description 6
- 239000013078 crystal Substances 0.000 description 5
- 238000009792 diffusion process Methods 0.000 description 5
- 239000000463 material Substances 0.000 description 5
- WOCIAKWEIIZHES-UHFFFAOYSA-N ruthenium(iv) oxide Chemical compound O=[Ru]=O WOCIAKWEIIZHES-UHFFFAOYSA-N 0.000 description 5
- 229910052715 tantalum Inorganic materials 0.000 description 5
- GUVRBAGPIYLISA-UHFFFAOYSA-N tantalum atom Chemical compound [Ta] GUVRBAGPIYLISA-UHFFFAOYSA-N 0.000 description 5
- MZLGASXMSKOWSE-UHFFFAOYSA-N tantalum nitride Chemical compound [Ta]#N MZLGASXMSKOWSE-UHFFFAOYSA-N 0.000 description 5
- 239000000654 additive Substances 0.000 description 4
- 230000000996 additive effect Effects 0.000 description 4
- 238000004891 communication Methods 0.000 description 4
- 238000004519 manufacturing process Methods 0.000 description 4
- 150000002739 metals Chemical class 0.000 description 4
- 229910001925 ruthenium oxide Inorganic materials 0.000 description 4
- 229910052581 Si3N4 Inorganic materials 0.000 description 3
- 230000015572 biosynthetic process Effects 0.000 description 3
- 238000005137 deposition process Methods 0.000 description 3
- 238000004070 electrodeposition Methods 0.000 description 3
- 238000005516 engineering process Methods 0.000 description 3
- 230000010354 integration Effects 0.000 description 3
- 239000000126 substance Substances 0.000 description 3
- 238000012546 transfer Methods 0.000 description 3
- QGZKDVFQNNGYKY-UHFFFAOYSA-N Ammonia Chemical compound N QGZKDVFQNNGYKY-UHFFFAOYSA-N 0.000 description 2
- LSNNMFCWUKXFEE-UHFFFAOYSA-M Bisulfite Chemical compound OS([O-])=O LSNNMFCWUKXFEE-UHFFFAOYSA-M 0.000 description 2
- 229910000881 Cu alloy Inorganic materials 0.000 description 2
- 229910019897 RuOx Inorganic materials 0.000 description 2
- VYPSYNLAJGMNEJ-UHFFFAOYSA-N Silicium dioxide Chemical compound O=[Si]=O VYPSYNLAJGMNEJ-UHFFFAOYSA-N 0.000 description 2
- XUIMIQQOPSSXEZ-UHFFFAOYSA-N Silicon Chemical compound [Si] XUIMIQQOPSSXEZ-UHFFFAOYSA-N 0.000 description 2
- NRTOMJZYCJJWKI-UHFFFAOYSA-N Titanium nitride Chemical compound [Ti]#N NRTOMJZYCJJWKI-UHFFFAOYSA-N 0.000 description 2
- 238000013459 approach Methods 0.000 description 2
- QVGXLLKOCUKJST-UHFFFAOYSA-N atomic oxygen Chemical compound [O] QVGXLLKOCUKJST-UHFFFAOYSA-N 0.000 description 2
- 230000008901 benefit Effects 0.000 description 2
- 238000004140 cleaning Methods 0.000 description 2
- 238000001816 cooling Methods 0.000 description 2
- 239000003989 dielectric material Substances 0.000 description 2
- 239000008151 electrolyte solution Substances 0.000 description 2
- 238000005530 etching Methods 0.000 description 2
- 238000010438 heat treatment Methods 0.000 description 2
- 239000011261 inert gas Substances 0.000 description 2
- 238000001465 metallisation Methods 0.000 description 2
- 239000001301 oxygen Substances 0.000 description 2
- 229910052760 oxygen Inorganic materials 0.000 description 2
- 229910052710 silicon Inorganic materials 0.000 description 2
- 239000010703 silicon Substances 0.000 description 2
- 229910052814 silicon oxide Inorganic materials 0.000 description 2
- 239000010409 thin film Substances 0.000 description 2
- 229910052721 tungsten Inorganic materials 0.000 description 2
- 239000010937 tungsten Substances 0.000 description 2
- 229910000838 Al alloy Inorganic materials 0.000 description 1
- JBRZTFJDHDCESZ-UHFFFAOYSA-N AsGa Chemical compound [As]#[Ga] JBRZTFJDHDCESZ-UHFFFAOYSA-N 0.000 description 1
- VEXZGXHMUGYJMC-UHFFFAOYSA-M Chloride anion Chemical compound [Cl-] VEXZGXHMUGYJMC-UHFFFAOYSA-M 0.000 description 1
- QPLDLSVMHZLSFG-UHFFFAOYSA-N Copper oxide Chemical compound [Cu]=O QPLDLSVMHZLSFG-UHFFFAOYSA-N 0.000 description 1
- 239000005751 Copper oxide Substances 0.000 description 1
- 229910001218 Gallium arsenide Inorganic materials 0.000 description 1
- AFVFQIVMOAPDHO-UHFFFAOYSA-N Methanesulfonic acid Chemical compound CS(O)(=O)=O AFVFQIVMOAPDHO-UHFFFAOYSA-N 0.000 description 1
- NINIDFKCEFEMDL-UHFFFAOYSA-N Sulfur Chemical compound [S] NINIDFKCEFEMDL-UHFFFAOYSA-N 0.000 description 1
- RTAQQCXQSZGOHL-UHFFFAOYSA-N Titanium Chemical compound [Ti] RTAQQCXQSZGOHL-UHFFFAOYSA-N 0.000 description 1
- UGACIEPFGXRWCH-UHFFFAOYSA-N [Si].[Ti] Chemical compound [Si].[Ti] UGACIEPFGXRWCH-UHFFFAOYSA-N 0.000 description 1
- 239000003929 acidic solution Substances 0.000 description 1
- 150000007513 acids Chemical class 0.000 description 1
- 229910045601 alloy Inorganic materials 0.000 description 1
- 239000000956 alloy Substances 0.000 description 1
- 229910021529 ammonia Inorganic materials 0.000 description 1
- 239000002518 antifoaming agent Substances 0.000 description 1
- 238000001444 catalytic combustion detection Methods 0.000 description 1
- 239000000919 ceramic Substances 0.000 description 1
- 239000003638 chemical reducing agent Substances 0.000 description 1
- 239000000460 chlorine Substances 0.000 description 1
- 239000004020 conductor Substances 0.000 description 1
- 229910000431 copper oxide Inorganic materials 0.000 description 1
- ARUVKPQLZAKDPS-UHFFFAOYSA-L copper(II) sulfate Chemical compound [Cu+2].[O-][S+2]([O-])([O-])[O-] ARUVKPQLZAKDPS-UHFFFAOYSA-L 0.000 description 1
- 229910000366 copper(II) sulfate Inorganic materials 0.000 description 1
- 230000007797 corrosion Effects 0.000 description 1
- 238000005260 corrosion Methods 0.000 description 1
- 230000003247 decreasing effect Effects 0.000 description 1
- 230000007547 defect Effects 0.000 description 1
- 230000001419 dependent effect Effects 0.000 description 1
- 238000004090 dissolution Methods 0.000 description 1
- 238000007772 electroless plating Methods 0.000 description 1
- 238000009713 electroplating Methods 0.000 description 1
- 229910052732 germanium Inorganic materials 0.000 description 1
- GNPVGFCGXDBREM-UHFFFAOYSA-N germanium atom Chemical compound [Ge] GNPVGFCGXDBREM-UHFFFAOYSA-N 0.000 description 1
- 239000003292 glue Substances 0.000 description 1
- 238000007689 inspection Methods 0.000 description 1
- 239000011810 insulating material Substances 0.000 description 1
- 150000002500 ions Chemical class 0.000 description 1
- 238000001459 lithography Methods 0.000 description 1
- 230000008018 melting Effects 0.000 description 1
- 238000002844 melting Methods 0.000 description 1
- 229910044991 metal oxide Inorganic materials 0.000 description 1
- 150000004706 metal oxides Chemical class 0.000 description 1
- 239000006259 organic additive Substances 0.000 description 1
- 230000003647 oxidation Effects 0.000 description 1
- 238000007254 oxidation reaction Methods 0.000 description 1
- 238000000059 patterning Methods 0.000 description 1
- 230000010287 polarization Effects 0.000 description 1
- 238000004151 rapid thermal annealing Methods 0.000 description 1
- 239000003870 refractory metal Substances 0.000 description 1
- 238000011160 research Methods 0.000 description 1
- 235000012239 silicon dioxide Nutrition 0.000 description 1
- 239000000377 silicon dioxide Substances 0.000 description 1
- LIVNPJMFVYWSIS-UHFFFAOYSA-N silicon monoxide Chemical class [Si-]#[O+] LIVNPJMFVYWSIS-UHFFFAOYSA-N 0.000 description 1
- HQVNEWCFYHHQES-UHFFFAOYSA-N silicon nitride Chemical compound N12[Si]34N5[Si]62N3[Si]51N64 HQVNEWCFYHHQES-UHFFFAOYSA-N 0.000 description 1
- HWEYZGSCHQNNEH-UHFFFAOYSA-N silicon tantalum Chemical compound [Si].[Ta] HWEYZGSCHQNNEH-UHFFFAOYSA-N 0.000 description 1
- 229910052717 sulfur Inorganic materials 0.000 description 1
- 239000011593 sulfur Substances 0.000 description 1
- 238000010301 surface-oxidation reaction Methods 0.000 description 1
- 239000010936 titanium Substances 0.000 description 1
- 229910052719 titanium Inorganic materials 0.000 description 1
- XJDNKRIXUMDJCW-UHFFFAOYSA-J titanium tetrachloride Chemical compound Cl[Ti](Cl)(Cl)Cl XJDNKRIXUMDJCW-UHFFFAOYSA-J 0.000 description 1
- WFKWXMTUELFFGS-UHFFFAOYSA-N tungsten Chemical compound [W] WFKWXMTUELFFGS-UHFFFAOYSA-N 0.000 description 1
- XLYOFNOQVPJJNP-UHFFFAOYSA-N water Substances O XLYOFNOQVPJJNP-UHFFFAOYSA-N 0.000 description 1
Classifications
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/02041—Cleaning
- H01L21/02057—Cleaning during device manufacture
- H01L21/02068—Cleaning during device manufacture during, before or after processing of conductive layers, e.g. polysilicon or amorphous silicon layers
-
- C—CHEMISTRY; METALLURGY
- C25—ELECTROLYTIC OR ELECTROPHORETIC PROCESSES; APPARATUS THEREFOR
- C25D—PROCESSES FOR THE ELECTROLYTIC OR ELECTROPHORETIC PRODUCTION OF COATINGS; ELECTROFORMING; APPARATUS THEREFOR
- C25D5/00—Electroplating characterised by the process; Pretreatment or after-treatment of workpieces
- C25D5/34—Pretreatment of metallic surfaces to be electroplated
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/04—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
- H01L21/18—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer the devices having semiconductor bodies comprising elements of Group IV of the Periodic Table or AIIIBV compounds with or without impurities, e.g. doping materials
- H01L21/28—Manufacture of electrodes on semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/268
- H01L21/283—Deposition of conductive or insulating materials for electrodes conducting electric current
- H01L21/288—Deposition of conductive or insulating materials for electrodes conducting electric current from a liquid, e.g. electrolytic deposition
- H01L21/2885—Deposition of conductive or insulating materials for electrodes conducting electric current from a liquid, e.g. electrolytic deposition using an external electrical current, i.e. electro-deposition
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/70—Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
- H01L21/71—Manufacture of specific parts of devices defined in group H01L21/70
- H01L21/768—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics
- H01L21/76838—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the conductors
- H01L21/76841—Barrier, adhesion or liner layers
- H01L21/76843—Barrier, adhesion or liner layers formed in openings in a dielectric
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/70—Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
- H01L21/71—Manufacture of specific parts of devices defined in group H01L21/70
- H01L21/768—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics
- H01L21/76838—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the conductors
- H01L21/76841—Barrier, adhesion or liner layers
- H01L21/76853—Barrier, adhesion or liner layers characterized by particular after-treatment steps
- H01L21/76861—Post-treatment or after-treatment not introducing additional chemical elements into the layer
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/70—Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
- H01L21/71—Manufacture of specific parts of devices defined in group H01L21/70
- H01L21/768—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics
- H01L21/76838—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the conductors
- H01L21/76841—Barrier, adhesion or liner layers
- H01L21/76853—Barrier, adhesion or liner layers characterized by particular after-treatment steps
- H01L21/76861—Post-treatment or after-treatment not introducing additional chemical elements into the layer
- H01L21/76864—Thermal treatment
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/70—Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
- H01L21/71—Manufacture of specific parts of devices defined in group H01L21/70
- H01L21/768—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics
- H01L21/76838—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the conductors
- H01L21/76841—Barrier, adhesion or liner layers
- H01L21/76871—Layers specifically deposited to enhance or enable the nucleation of further layers, i.e. seed layers
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/70—Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
- H01L21/71—Manufacture of specific parts of devices defined in group H01L21/70
- H01L21/768—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics
- H01L21/76838—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the conductors
- H01L21/76841—Barrier, adhesion or liner layers
- H01L21/76871—Layers specifically deposited to enhance or enable the nucleation of further layers, i.e. seed layers
- H01L21/76873—Layers specifically deposited to enhance or enable the nucleation of further layers, i.e. seed layers for electroplating
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/70—Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
- H01L21/71—Manufacture of specific parts of devices defined in group H01L21/70
- H01L21/768—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics
- H01L21/76838—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the conductors
- H01L21/76877—Filling of holes, grooves or trenches, e.g. vias, with conductive material
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/52—Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames
- H01L23/522—Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames including external interconnections consisting of a multilayer structure of conductive and insulating layers inseparably formed on the semiconductor body
- H01L23/532—Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames including external interconnections consisting of a multilayer structure of conductive and insulating layers inseparably formed on the semiconductor body characterised by the materials
- H01L23/53204—Conductive materials
- H01L23/53209—Conductive materials based on metals, e.g. alloys, metal silicides
- H01L23/53228—Conductive materials based on metals, e.g. alloys, metal silicides the principal metal being copper
- H01L23/53238—Additional layers associated with copper layers, e.g. adhesion, barrier, cladding layers
-
- C—CHEMISTRY; METALLURGY
- C25—ELECTROLYTIC OR ELECTROPHORETIC PROCESSES; APPARATUS THEREFOR
- C25D—PROCESSES FOR THE ELECTROLYTIC OR ELECTROPHORETIC PRODUCTION OF COATINGS; ELECTROFORMING; APPARATUS THEREFOR
- C25D7/00—Electroplating characterised by the article coated
- C25D7/12—Semiconductors
- C25D7/123—Semiconductors first coated with a seed layer or a conductive layer
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/0001—Technical content checked by a classifier
- H01L2924/0002—Not covered by any one of groups H01L24/00, H01L24/00 and H01L2224/00
Definitions
- Embodiments of the invention generally relate to a method for barrier layer surface treatment to enable direct copper plating on barrier metal.
- VLSI very large scale integration
- ULSI ultra large scale integration
- the multilevel interconnects that lie at the heart of this technology require the filling of contacts, vias, lines, and other features formed in high aspect ratio apertures. Reliable formation of these features is very important to the success of both VLSI and ULSI as well as to the continued effort to increase circuit density and quality on individual substrates and die.
- the widths of contacts, vias, lines and other features, as well as the dielectric materials between them may be decreased to less than about 65 nm, whereas the thickness of the dielectric layers remains substantially constant with the result that the aspect ratios for the features, i.e., their height divided by width, increase.
- Many conventional deposition processes do not consistently fill structures in which the aspect ratio exceeds 6:1 , and particularly when the aspect ratio exceeds 10:1. As such, there is a great amount of ongoing effort being directed at the formation of void-free, nanometer-sized structures having high aspect ratios wherein the ratio of feature height to feature width could be 6:1 or higher.
- the device current typically remains constant or increases, which results in an increased current density for such features.
- Elemental aluminum and aluminum alloys have been the traditional metals used to form vias and lines in semiconductor devices because aluminum has a perceived low electrical resistivity, superior adhesion to most dielectric materials, and ease of patterning, and the aluminum in a highly pure form is readily available.
- aluminum has a higher electrical resistivity than other more conductive metals, such as copper (Cu).
- Cu copper
- Aluminum can also suffer from electromigration, leading to the formation of voids in the conductor.
- Copper and copper alloys have lower resistivities than aluminum, as well as a significantly higher electromigration resistance compared to aluminum. These characteristics are important for supporting the higher current densities experienced at high levels of integration and increased device speed. Copper also has good thermal conductivity. Therefore, copper is becoming a choice metal for filling sub-quarter micron, high aspect ratio interconnect features on semiconductor substrates.
- ECP processes are generally two-stage processes, wherein a seed layer is first formed over the surface of features on the substrate (this process may be performed in a separate system), and then the surface of the features is exposed to an electrolyte solution while an electrical bias is simultaneously applied between the substrate surface and an anode positioned within the electrolyte solution.
- ALD and CVD techniques are also prone to generate discontinuities in the seed layer. These discontinuities in the seed layer have been shown to cause plating defects in the layers plated over the seed layer.
- copper tends to oxidize readily in the atmosphere and copper oxide readily dissolves in the plating solution.
- the copper seed layer is usually made relatively thick (as high as 800 A), which can inhibit the plating process from filling the features. Therefore, it is desirable to have a copper plating process that allows direct electroplating of copper on thin barrier layer(s) without a copper seed layer. [0009] Therefore, there is a need for a copper plating process that can fill features and does not require a copper seed layer.
- Embodiments of the invention generally provide a method of barrier layer surface treatment to enable direct copper plating without copper seed layer.
- a method of directly plating copper on a substrate with a group VIII metal layer on the substrate surface comprises pre-treating the substrate surface to remove a group VIII metal surface oxide layer and/or organic surface contaminants on the substrate surface to reduce a critical current density during plating, and plating a continuous and void-free copper layer on the pre-treated substrate surface in an acidic plating bath with a plating current density equaling to or greater than the critical current density.
- Figure 2 shows the critical current density as a function of sulfuric acid concentration.
- Figure 3A shows the process flow of pre-treating a substrate surface before copper plating.
- Figure 3B shows the critical current density as a function of sulfuric acid concentration for as-deposited and annealed Ru substrates.
- Figure 4 shows the SEM of copper plated on annealed Ru surface in
- Figure 5 is a top plan view of one embodiment of an electrochemical plating system.
- Figure 6 illustrates an exemplary embodiment of a plating cell used in the electrochemical plating cell of the invention.
- Ruthenium (Ru) thin films can be a potential candidate for a seedless diffusion barrier between intermetal dielectric (IMD) and copper interconnect for ⁇ 45 nm technology.
- Ruthenium is a group VIII metal that has low electrical resistivity (resistivity ⁇ 7 ⁇ -cm) and high thermal stability (high melting point ⁇ 2300°C). It is relatively stable even in the presence of oxygen and water at ambient temperature.
- the thermal and electrical conductivities of Ru are twice those of Tantalum (Ta). Ruthenium also does not form an alloy with copper below 900°C and shows good adhesion to copper. Therefore, the semiconductor industry has shown an interest in using Ru as a copper barrier layer.
- the low resistivity of Ru can be an advantage when trying to fill ruthenium coated features with copper without a seed layer.
- Figures 1A-1C illustrate cross-sectional views of a substrate at different stages of a copper interconnect fabrication sequence incorporating a group VIII metal barrier layer of the present invention.
- Figure 1A for example, illustrates a cross-sectional view of a substrate 100 having metal contacts 104 and a dielectric layer 102 formed thereon.
- the substrate 100 may comprise a semiconductor material such as, for example, silicon, germanium, or gallium arsenide.
- the dielectric layer 102 may comprise an insulating material such as, silicon dioxide, silicon nitride, silicon oxynitride and/or carbon-doped silicon oxides, such as SiO x C y , for example, BLACK DIAMONDTM low-k dielectric, available from Applied Materials, Inc., located in Santa Clara, California.
- the metal contacts 104 may comprise for example, copper, among others.
- Apertures 120 may be defined in the dielectric layer 102 to provide openings over the metal contacts 104.
- the apertures 120 may be defined in the dielectric layer 102 using conventional lithography and etching techniques.
- the width of apertures 120 could be equal to or less than about 900 A.
- the thickness of dielectric layer 102 could be in the range between about 1000 A to about 10000 A.
- a barrier layer 106 may be formed in the apertures 120 defined in the dielectric layer 102.
- the optional barrier layer 106 may include one or more refractory metal-containing layers used as a copper- barrier material such as, for example, titanium, titanium nitride, titanium silicon nitride, tantalum, tantalum nitride, tantalum silicon nitride, tungsten and tungsten nitride, among others.
- the optional barrier layer 106 may be formed using a suitable deposition process, such as ALD, chemical vapor deposition (CVD) or physical vapor deposition (PVD).
- titanium nitride may be deposited using a CVD process or an ALD process wherein titanium tetrachloride and ammonia are reacted.
- tantalum and/or tantalum nitride is deposited as a barrier layer by an ALD process as described in commonly assigned United States Patent Publication 20030121608, published July 3, 2003, and is herein incorporated by reference.
- the thickness of the optional barrier layer is between about 5 A to about 150 A and preferably less than 100 A.
- a thin film of group VIII metal such as ruthenium (Ru), rhodium (Rh), palladium (Pd), osmium (Os), iridium (Ir), and platinum (Pt) may be used as an underlayer (or barrier layer) for the copper vias and lines.
- group VIII metal which is resistant to corrosion and oxidation, may provide a surface upon which a copper layer is subsequently deposited using an electrochemical plating (ECP) process.
- ECP electrochemical plating
- the group VIII metal acts as a copper-barrier layer.
- the group VIII metal can also be deposited on the conventional barrier layer, such as Ta (tantalum) and/or TaN (tantalum nitride), to serve as a glue layer between the conventional barrier layer and copper.
- the group VIII metal is typically deposited using a chemical vapor deposition (CVD) process, atomic layer deposition (ALD) or a physical vapor deposition (PVD) process.
- a group VIII barrier metal layer 108 such as ruthenium (Ru) is formed on the substrate, and in this example on the optional barrier layer 106.
- the thickness for the group VIII metal layer 108 often depends on the device structure to be fabricated.
- the thickness of the group VIII metal layer 108, such as ruthenium (Ru) is less than about 1 ,000 A, preferably between about 5 A to about 200 A.
- the group VIII metal layer 108 is a ruthenium layer having a thickness less than about 100 A, for example, about 50 A.
- the apertures 120 may be filled with copper 110 to complete the copper interconnect.
- the noble or transitional metal layer such as ruthenium layer, serves as a seed layer to which a copper is directly deposited using an ECP or other copper plating techniques.
- the electrochemical plating solution for ECP generally includes a copper source, an acid source, a chlorine ion source, and at least one plating solution additive, i.e., levelers, suppressors, accelerators, antifoaming agents, etc.
- the plating solution may contain between about 30 g/l and about 60 g/l of Cu, between about 10 g/l to about 50 g/l of sulfuric acid, between about 20 and about 100 ppm of Cl ions, between about 5 and about 30 ppm of an additive accelerator, between about 100 and about 1000 ppm of an additive suppressor, and between about 1 and about 6 ml/I of an additive leveler.
- the plating current may be in the range from about 2 mA/cm 2 to about 10 mA/cm 2 for filling copper into the submicron trench and/or via structures. Examples of copper plating chemistries and processes can be found in commonly assigned U.S.
- a continuous copper film is formed on Ru when the plating current density and/or concentration of H 2 SO 4 (or acidity) are increased beyond the values used in conventional copper plating.
- a minimum or critical current density (CCD) has been found where plating current densities equal to or above this value will form a thin continuous copper film on a Ru layer and current densities below this value will not form a thin continuous film on the Ru layer.
- the magnitude of the CCD is strongly dependent on the acidity of the plating solution.
- Figure 2 illustrates an example of the critical current density (CCD) versus sulfuric acid (H 2 SO ) concentration.
- the CCD as shown in Figure 2, is defined as the minimum current density required to form a 1000 A continuous copper film on a Ru surface.
- Cu adatoms are copper atoms that land on the substrate surface during plating and before they are incorporated into the Cu film. Since the plating current density depends on the electrochemical over-potential for a given bath, the copper deposit structure/morphology is therefore affected by the plating current density.
- a substrate that has a 5000 A thick continuous copper film can be formed on a Ru (100 A thick and deposited by PVD) film, using a plating solution that contained 60 g/l of H 2 SO and a plating current density of about 10 mA/cm 2 (slightly lower than the CCD of 15 mA/cm 2 ).
- a plating solution that contained 60 g/l of H 2 SO and a plating current density of about 10 mA/cm 2 (slightly lower than the CCD of 15 mA/cm 2 ).
- the plating current was increased to 30 mA/cm 2 , the density of the crystallites was found to increase and the sizes of the crystallites was found to decrease near the center of the substrate.
- no continuous copper film was formed on Ru surface since the plating current was below the CCD.
- the Ru film was 100 A thick and was deposited by PVD.
- the concentration of sulfuric acid needs to be increased. When the sulfuric acid concentration is raised to 160 g/l and the plating current is at 5 mA/cm 2 , which is equal to the CCD at the particular acidic concentration, a continuous 1000 A copper film was formed across a 100 A Ru film on a substrate.
- RuO 2 ruthenium oxide
- RuO 2 has a metal-like conductivity, and copper also plates and adheres strongly to ruthenium oxide.
- the high CCDs observed on as-deposited Ru surface could be a result of Ru surface oxidation and/or the existence of organic surface contaminants.
- the "pure" Ru surface is suspected to be more active for Cu nucleation. Removing the surface oxide layer or organic surface contaminants by a pre-treatment process before copper plating could greatly reduce the plating current and the plating bath acidity required to form a continuous copper layer without copper/Ru interface voids.
- the pre-treatment process could be exposing the substrate surface to a reducing agent.
- Figure 3A shows the pre-treatment process flow.
- the substrate with a group VIII metal, such as Ru, on top is pre-treated by a process, such as annealing in a reducing gas (e.g. hydrogen gas), to clean the surface of metal oxide or organic contaminants.
- a reducing gas e.g. hydrogen gas
- a copper film is directly plated on the pre- treated substrate.
- One possible oxide reduction reaction is shown in equation (1) below. RuO 2 + 2 H 2 > Ru + 2 H 2 O
- a substrate with 100 A PVD Ru film is pre-treated by annealing just prior to Cu plating.
- the annealing process is performed in the presence of a hydrogen-containing gas, such as a forming gas, which contains 4% H 2 and 96% N 2 , at a temperature between about room temperature to about 400°C, preferably between about 100°C to about 400°C, a gas flow rate between about 1 seem to about 20 slm, and under about 5 mTorr to about 1500 Torr for about 2 seconds to about 5 hours.
- the annealing time is preferably within 1 hour for manufacturing efficiency.
- the purpose of the substrate annealing is either to reduce the RuO 2 surface back to Ru and/or to desorb the organic surface contaminants.
- the hydrogen-containing gas is mixed with non-reactive gases, such as N 2 or inert gases (e.g. Ar, He, etc.).
- non-reactive gases such as N 2 or inert gases (e.g. Ar, He, etc.).
- annealing with a non-reactive gas to Ru such as N 2 or inert gas (e.g., Ar)
- the annealing process can be performed in a single-wafer rapid thermal annealing chamber, available from Applied Materials in Santa Clara, California, or in a batch furnace.
- Figure 3B illustrates an example of where the magnitude of the CCD was reduced after the as-deposited Ru substrate was annealed in the forming gas at 270°C for 30 seconds in an anneal chamber described in Figure 5 below.
- Curve 311 shows the CCD for copper plating on an as-deposited Ru substrate surface.
- Curve 312 shows the much reduced CCD for copper plating on a forming gas annealed Ru substrate surface.
- the CCD for a solution containing 10 g/l of H 2 SO lowered the CCD from 40 mA/cm 2 to 8 mA/cm 2 and a plating solution containing 100 g/l of H 2 SO 4 lowered the CCD from 10 mA/cm 2 to 3 mA/cm 2 .
- Both curves 311 and 312 show that CCD decreases with the increase of acid concentration.
- the acid used in the plating solution could be other types of acids, such as sulfonic acid (including alkane sulfonic acids). If another type of acid is used, instead of sulfuric acid, the equivalent acid concentration range should be used.
- the direct copper plating process can be operated at similar current densities as the conventional copper plating process.
- the Ru substrate surface tends to become more hydrophilic, as is expected for a clean and pure Ru surface.
- Cu plating onto the forming-gas annealed Ru films must be performed within 4 hours and preferably within 2 hours, following the forming-gas anneal, in order to maintain the large reduction in CCD. If the substrate is exposed to the oxygen or other contaminants for too long, the CCD will gradually go back to the pre-anneal state due to reformation of RuO x or re-deposition of organic surface contaminants from ambient atmosphere.
- the copper/Ru interface shows good integrity without voids even when PCD/CCD equals to 1 when Cu is deposited on forming-gas annealed Ru surface.
- PCD/CCD 1 when Cu is deposited on forming-gas annealed Ru surface.
- a clean Ru surface allows better copper nucleation and deposition and therefore the interface integrity is improved.
- Another benefit of pre-treating the group VIII metal surface with hydrogen-containing gas anneal is the improved adhesion between copper and the group VIII metal.
- Figure 4 shows the SEM of excellent gapfill of plated copper on an annealed Ru surface in 0.14 ⁇ m x 0.8 ⁇ m trenches.
- the as-deposited Ru is an 80 A ALD Ru.
- the pre-treatment is a forming gas anneal at 300°C for 3 minutes.
- the copper plating current is 10 mA/cm 2 for the first 100 A and 5 mA/cm 2 for the remaining 1900 A,
- the annealing process can be performed in an integrated annealing chamber, such as annealing chamber 535 in Figure 5, or in a separate annealing system.
- the annealing process can be performed in either a single- wafer chamber or a batch furnace.
- the surface pre-treatment of the group VIII metal prior to direct copper plating can also be accomplished by other methods.
- One example of another pre-treatment method is a cathodic treatment in a copper-ion-free acid solution.
- the surface RuO ⁇ film can be cathodically reduced and the weakly-bound organic surface contaminants can be expelled from the surface by the cathodic polarization.
- One possible reduction reaction is shown in equation (2) below.
- the cathodic treatment can be performed in an integrated cell similar to the copper plating cell, as described below in association with Figure 6, or in a treatment cell separated from the copper plating system.
- the cathodic treatment cell requires an anode, a cathode and a copper-ion-free acid bath.
- the acidic concentration range should be in the range between about 10 g/l to about 100 g/l, and preferably in the range between about 10 g/l to about 50 g/l.
- a preferred acid is H 2 SO , but other types of acidic solutions, such as organic sulfonic acid solutions (e.g. methylsulfonic acid), can also be used.
- the acidic bath needs to be free of copper to prevent copper deposition, which would be poorly nucleated copper islands, on Ru during the cathodic treatment.
- the cathodic treatment can be realized through potential control or current control.
- a reference electrode is needed to monitor the wafer potential, in addition to the working electrodes, which are the thin as-deposited Ru film on the wafer surface, and an anode.
- the preferred reference electrode is a thin copper wire placed close to the substrate surface.
- the potential control can be realized through a potentiostat.
- the controlled Ru electrode potential, with respect to the copper reference electrode is in the range of about 0 volt to about -0.5 volt.
- H 2 evolution could occur on the Ru film surface.
- a cathodic current will be passed between the substrate with as-deposited Ru and an anode.
- the current density should be in the range of about 0.05 mA/cm 2 to about 1 mA/cm 2 .
- the treatment time should be in the range of about 2 seconds to about 30 minutes. However, for throughput concern, the treatment is preferably kept below 5 minutes.
- the experimental results and discussion related to Ru is merely used as examples.
- the inventive concept can be applied to other group VIII metals, such as rhodium (Rh), palladium (Pd), osmium (Os), iridium (Ir), and platinum (Pt).
- Copper plating can be performed within a cell on the Electra Cu ECP® system or the SlimCell Copper Plating system, both of which are available from Applied Materials, Inc.
- FIG. 5 illustrates a top plan view of a SlimCell Copper Plating system 500.
- ECP system 500 includes a factory interface (Fl) 530, which is also generally termed a substrate loading station.
- Factory interface 530 includes a plurality of substrate loading stations configured to interface with substrate containing cassettes 534.
- a robot 532 is positioned in factory interface 530 and is configured to access substrates contained in the cassettes 534. Further, robot 532 also extends into a link tunnel 515 that connects factory interface 530 to processing mainframe or platform 513.
- robot 532 allows the robot to access substrate cassettes 534 to retrieve substrates therefrom and then deliver the substrates to one of the processing cells 514, 516 positioned on the mainframe 513, or alternatively, to the annealing station 535.
- robot 532 may be used to retrieve substrates from the processing cells 514, 516 or the annealing chamber 535 after a substrate processing sequence is complete. In this situation robot 532 may deliver the substrate back to one of the cassettes 534 for removal from system 500.
- the anneal station 535 which will be further discussed herein, generally includes a two position annealing chamber, wherein a cooling plate/position 536 and a heating plate/position 537 are positioned adjacently with a substrate transfer robot 540 positioned proximate thereto, e.g., between the two stations.
- the robot 540 is generally configured to move substrates between the respective heating plate 537 and cooling plate 536.
- the anneal chamber 535 is illustrated as being positioned such that it is accessed from the link tunnel 515, embodiments of the invention are not limited to any particular configuration or placement.
- the anneal station 535 may be positioned in direct communication with the mainframe 513, i.e., accessed by mainframe robot 520.
- the anneal station 535 may be positioned in direct communication with the link tunnel 515, which allows for access to mainframe 513, and as such, the anneal chamber 535 is illustrated as being in communication with the mainframe 513. Details of a suitable annealing chamber are described in commonly assigned U.S. patent application number 60/463,860, titled “Two Position Anneal Chamber", filed on April 18, 2003. [0047]
- the annealing process is performed in an integrated annealing chamber, as shown as annealing chamber 535 in Figure 5.
- the annealing process is performed in a separate annealing system.
- the annealing process is performed in a single-wafer chamber or a batch furnace.
- ECP system 500 also includes a processing mainframe 513 having a substrate transfer robot 520 centrally positioned thereon.
- Robot 520 generally includes one or more arms/blades 522, 524 configured to support and transfer substrates thereon. Additionally, the robot 520 and the accompanying blades 522, 524 are generally configured to extend, rotate, and vertically move so that the robot 520 may insert and remove substrates to and from a plurality of processing locations 502, 504, 506, 508, 510, 512, 514, 516 positioned on the mainframe 513.
- factory interface robot 532 also includes the ability to rotate, extend, and vertically move its substrate support blade, while also allowing for linear travel along the robot track that extends from the factory interface 530 to the mainframe 513.
- process locations 502, 504, 506, 508, 510, 512, 514, 516 may be any number of processing cells utilized in an electrochemical plating platform. More particularly, the process locations may be configured as electrochemical plating cells, rinsing cells, bevel clean cells, spin rinse dry cells, substrate surface cleaning cells (which collectively includes cleaning, rinsing, and etching cells), electroless plating cells, metrology inspection stations, and/or other processing cells that may be beneficially used in conjunction with a plating platform.
- Each of the respective processing cells and robots are generally in communication with a process controller 511 , which may be a microprocessor-based control system configured to receive inputs from both a user and/or various sensors positioned on the system 500 and appropriately control the operation of system 500 in accordance with the inputs.
- a process controller 511 may be a microprocessor-based control system configured to receive inputs from both a user and/or various sensors positioned on the system 500 and appropriately control the operation of system 500 in accordance with the inputs.
- FIG. 6 illustrates a partial perspective and sectional view of an exemplary plating cell 600 that may be implemented in processing locations 502, 504, 506, 508, 510, 512, 514, 516 of Figure 5.
- the electrochemical plating cell 600 generally includes an outer basin 601 and an inner basin 602 positioned within outer basin 601.
- Inner basin 602 is generally configured to contain a plating solution that is used to plate a metal, e.g., copper, onto a substrate during an electrochemical plating process.
- the plating solution is generally continuously supplied to inner basin 602 (at about 1 gallon per minute for a 10 liter plating cell, for example), and therefore, the plating solution continually overflows the uppermost point (generally termed a "weir") of inner basin 602 and is collected by outer basin 601 and drained therefrom for chemical management and recirculation.
- Plating cell 600 is generally positioned at a tilt angle, i.e., the frame portion 603 of plating cell 600 is generally elevated on one side such that the components of plating cell 600 are tilted between about 3° and about 30°, or generally between about 4° and about 10° for optimal results.
- the frame member 603 of plating cell 600 supports an annular base member on an upper portion thereof.
- Base member 604 includes an annular or disk shaped recess formed into a central portion thereof, the annular recess being configured to receive a disk shaped anode member 605.
- Base member 604 further includes a plurality of fluid inlets/drains 609 extending from a lower surface thereof. Each of the fluid inlets/drains 609 are generally configured to individually supply or drain a fluid to or from either the anode compartment or the cathode compartment of plating cell 600.
- Anode member 605 generally includes a plurality of slots 607 formed therethrough, wherein the slots 607 are generally positioned in parallel orientation with each other across the surface of the anode 605. The parallel orientation allows for dense fluids generated at the anode surface to flow downwardly across the anode surface and into one of the slots 607.
- Plating cell 600 further includes a membrane support assembly 606.
- Membrane support assembly 606 is generally secured at an outer periphery thereof to base member 604, and includes an interior region configured to allow fluids to pass therethrough.
- a membrane 608 is stretched across the support 606 and operates to fluidly separate a catholyte chamber and anolyte chamber portions of the plating cell.
- the membrane support assembly may include an o-ring type seal positioned near a perimeter of the membrane, wherein the seal is configured to prevent fluids from traveling from one side of the membrane secured on the membrane support 606 to the other side of the membrane.
- a diffusion plate 610 which is generally a porous ceramic disk member and is configured to generate a substantially laminar flow or even flow of fluid in the direction of the substrate being plated, is positioned in the cell between membrane 608 and the substrate being plated.
- the exemplary plating cell is further illustrated in commonly assigned United States Patent Application Serial No. 10/268,284, which was filed on October 9, 2002 under the title "Electrochemical Processing Cell", claiming priority to United States Provisional Application Serial No.
Landscapes
- Engineering & Computer Science (AREA)
- Microelectronics & Electronic Packaging (AREA)
- Condensed Matter Physics & Semiconductors (AREA)
- General Physics & Mathematics (AREA)
- Power Engineering (AREA)
- Physics & Mathematics (AREA)
- Computer Hardware Design (AREA)
- Manufacturing & Machinery (AREA)
- Chemical & Material Sciences (AREA)
- Metallurgy (AREA)
- Chemical Kinetics & Catalysis (AREA)
- Electrochemistry (AREA)
- Organic Chemistry (AREA)
- Materials Engineering (AREA)
- Electroplating Methods And Accessories (AREA)
- Electrodes Of Semiconductors (AREA)
- Internal Circuitry In Semiconductor Integrated Circuit Devices (AREA)
- Cleaning Or Drying Semiconductors (AREA)
Abstract
Embodiments of a method of barrier layer surface treatment to enable direct copper plating without copper seed layer. In one embodiment, a method of plating copper on a substrate with a group VIII metal layer on top comprises pre-treating the substrate surface by removing a group VIII metal surface oxide layer and/or surface contaminants and plating copper on the pre-treated group VIII metal surface. Pre-treating the substrate can be accomplished by annealing the substrate in an environment with a hydrogen-containing gas environment and/or a non-reactive gas(es) to group VIII, by a cathodic treatment in an acid-containing bath, or by immersing the substrate in an acid-containing bath.
Description
METHOD OF BARRIER LAYER SURFACE TREATMENT TO ENABLE DIRECT COPPER PLATING ON BARRIER METAL
BACKGROUND OF THE DISCLOSURE
Field of the Invention
[0001] Embodiments of the invention generally relate to a method for barrier layer surface treatment to enable direct copper plating on barrier metal.
Description of the Background Art
[0002] Sub-quarter micron, multi-level metallization is one of the key technologies for the next generation of very large scale integration (VLSI) and ultra large scale integration (ULSI) semiconductor devices. The multilevel interconnects that lie at the heart of this technology require the filling of contacts, vias, lines, and other features formed in high aspect ratio apertures. Reliable formation of these features is very important to the success of both VLSI and ULSI as well as to the continued effort to increase circuit density and quality on individual substrates and die.
[0003] As circuit densities increase, the widths of contacts, vias, lines and other features, as well as the dielectric materials between them, may be decreased to less than about 65 nm, whereas the thickness of the dielectric layers remains substantially constant with the result that the aspect ratios for the features, i.e., their height divided by width, increase. Many conventional deposition processes do not consistently fill structures in which the aspect ratio exceeds 6:1 , and particularly when the aspect ratio exceeds 10:1. As such, there is a great amount of ongoing effort being directed at the formation of void-free, nanometer-sized structures having high aspect ratios wherein the ratio of feature height to feature width could be 6:1 or higher. [0004] Additionally, as the feature widths decrease, the device current typically remains constant or increases, which results in an increased current density for such features. Elemental aluminum and aluminum alloys have been the traditional metals used to form vias and lines in semiconductor devices because aluminum has a perceived low electrical resistivity, superior adhesion to most dielectric materials, and ease of patterning, and the aluminum in a
highly pure form is readily available. However, aluminum has a higher electrical resistivity than other more conductive metals, such as copper (Cu). Aluminum can also suffer from electromigration, leading to the formation of voids in the conductor.
[0005] Copper and copper alloys have lower resistivities than aluminum, as well as a significantly higher electromigration resistance compared to aluminum. These characteristics are important for supporting the higher current densities experienced at high levels of integration and increased device speed. Copper also has good thermal conductivity. Therefore, copper is becoming a choice metal for filling sub-quarter micron, high aspect ratio interconnect features on semiconductor substrates.
[0006] Conventionally, deposition techniques such as chemical vapor deposition (CVD) and physical vapor deposition (PVD) have been used to fill these interconnect features. However, as the interconnect sizes decrease and aspect ratios increase, void-free interconnect feature fill by conventional metallization techniques becomes increasingly difficult using CVD and/or PVD. As a result thereof, plating techniques, such as electrochemical plating (ECP), have emerged as viable processes for filling sub-quarter micron sized high aspect ratio interconnect features in integrated circuit manufacturing processes.
[0007] Most ECP processes are generally two-stage processes, wherein a seed layer is first formed over the surface of features on the substrate (this process may be performed in a separate system), and then the surface of the features is exposed to an electrolyte solution while an electrical bias is simultaneously applied between the substrate surface and an anode positioned within the electrolyte solution.
[0008] Conventional plating practices include depositing a copper seed layer by physical vapor deposition (PVD), chemical vapor deposition (CVD), or atomic layer deposition (ALD) onto a diffusion barrier layer (e.g., tantalum or tantalum nitride). However, as the feature sizes become smaller, it becomes difficult to have adequate seed step coverage with PVD techniques, as discontinuous islands of copper agglomerates are often obtained in the feature side walls close to the feature bottom. When using a CVD or ALD deposition
process in place of PVD to deposit a continuous sidewall layer throughout the depth of the high aspect ratio features, a thick copper layer is formed over the field. The thick copper layer on the field can cause the throat of the feature to close before the feature sidewalls are completely covered. When the deposition thickness on the field is reduced to prevent throat closure, ALD and CVD techniques are also prone to generate discontinuities in the seed layer. These discontinuities in the seed layer have been shown to cause plating defects in the layers plated over the seed layer. In addition, copper tends to oxidize readily in the atmosphere and copper oxide readily dissolves in the plating solution. To prevent complete dissolution of copper in the features, the copper seed layer is usually made relatively thick (as high as 800 A), which can inhibit the plating process from filling the features. Therefore, it is desirable to have a copper plating process that allows direct electroplating of copper on thin barrier layer(s) without a copper seed layer. [0009] Therefore, there is a need for a copper plating process that can fill features and does not require a copper seed layer.
SUMMARY OF THE INVENTION
[0010] Embodiments of the invention generally provide a method of barrier layer surface treatment to enable direct copper plating without copper seed layer. In one embodiment, a method of directly plating copper on a substrate with a group VIII metal layer on the substrate surface comprises pre-treating the substrate surface to remove a group VIII metal surface oxide layer and/or organic surface contaminants on the substrate surface to reduce a critical current density during plating, and plating a continuous and void-free copper layer on the pre-treated substrate surface in an acidic plating bath with a plating current density equaling to or greater than the critical current density.
BRIEF DESCRIPTION OF THE DRAWINGS
[0011]The teachings of the present invention can be readily understood by considering the following detailed description in conjunction with the accompanying drawings, in which:
[0012] Figures 1A-1 C illustrate schematic cross-sectional views of an integrated circuit fabrication sequence.
[0013] Figure 2 shows the critical current density as a function of sulfuric acid concentration.
[0014] Figure 3A shows the process flow of pre-treating a substrate surface before copper plating.
[0015] Figure 3B shows the critical current density as a function of sulfuric acid concentration for as-deposited and annealed Ru substrates.
[0016] Figure 4 shows the SEM of copper plated on annealed Ru surface in
0.14μm X 0.8μm trenches.
[0017] Figure 5 is a top plan view of one embodiment of an electrochemical plating system.
[0018] Figure 6 illustrates an exemplary embodiment of a plating cell used in the electrochemical plating cell of the invention.
[0019]To facilitate understanding, identical reference numerals have been used, where possible, to designate identical elements that are common to the figures. The drawings are not to scale.
DETAILED DESCRIPTION
[0020] Ruthenium (Ru) thin films, deposited by CVD, ALD or PVD, can be a potential candidate for a seedless diffusion barrier between intermetal dielectric (IMD) and copper interconnect for < 45 nm technology. Ruthenium is a group VIII metal that has low electrical resistivity (resistivity ~7 μΩ-cm) and high thermal stability (high melting point ~2300°C). It is relatively stable even in the presence of oxygen and water at ambient temperature. The thermal and electrical conductivities of Ru are twice those of Tantalum (Ta). Ruthenium also does not form an alloy with copper below 900°C and shows good adhesion to copper. Therefore, the semiconductor industry has shown an interest in using Ru as a copper barrier layer. The low resistivity of Ru can be an advantage when trying to fill ruthenium coated features with copper without a seed layer.
[0021] Figures 1A-1C illustrate cross-sectional views of a substrate at different stages of a copper interconnect fabrication sequence incorporating a group
VIII metal barrier layer of the present invention. Figure 1A, for example, illustrates a cross-sectional view of a substrate 100 having metal contacts 104 and a dielectric layer 102 formed thereon. The substrate 100 may comprise a semiconductor material such as, for example, silicon, germanium, or gallium arsenide. The dielectric layer 102 may comprise an insulating material such as, silicon dioxide, silicon nitride, silicon oxynitride and/or carbon-doped silicon oxides, such as SiOxCy, for example, BLACK DIAMOND™ low-k dielectric, available from Applied Materials, Inc., located in Santa Clara, California. The metal contacts 104 may comprise for example, copper, among others. Apertures 120 may be defined in the dielectric layer 102 to provide openings over the metal contacts 104. The apertures 120 may be defined in the dielectric layer 102 using conventional lithography and etching techniques. The width of apertures 120 could be equal to or less than about 900 A. The thickness of dielectric layer 102 could be in the range between about 1000 A to about 10000 A.
[0022] In one embodiment, a barrier layer 106 may be formed in the apertures 120 defined in the dielectric layer 102. The optional barrier layer 106 may include one or more refractory metal-containing layers used as a copper- barrier material such as, for example, titanium, titanium nitride, titanium silicon nitride, tantalum, tantalum nitride, tantalum silicon nitride, tungsten and tungsten nitride, among others. The optional barrier layer 106 may be formed using a suitable deposition process, such as ALD, chemical vapor deposition (CVD) or physical vapor deposition (PVD). For example, titanium nitride may be deposited using a CVD process or an ALD process wherein titanium tetrachloride and ammonia are reacted. In one embodiment, tantalum and/or tantalum nitride is deposited as a barrier layer by an ALD process as described in commonly assigned United States Patent Publication 20030121608, published July 3, 2003, and is herein incorporated by reference. The thickness of the optional barrier layer is between about 5 A to about 150 A and preferably less than 100 A.
[0023] In one embodiment, a thin film of group VIII metal, such as ruthenium (Ru), rhodium (Rh), palladium (Pd), osmium (Os), iridium (Ir), and platinum (Pt), may be used as an underlayer (or barrier layer) for the copper vias and
lines. Such group VIII metal, which is resistant to corrosion and oxidation, may provide a surface upon which a copper layer is subsequently deposited using an electrochemical plating (ECP) process. The group VIII metal acts as a copper-barrier layer. The group VIII metal can also be deposited on the conventional barrier layer, such as Ta (tantalum) and/or TaN (tantalum nitride), to serve as a glue layer between the conventional barrier layer and copper. The group VIII metal is typically deposited using a chemical vapor deposition (CVD) process, atomic layer deposition (ALD) or a physical vapor deposition (PVD) process.
[0024] Referring to Figure 1B, a group VIII barrier metal layer 108, such as ruthenium (Ru), is formed on the substrate, and in this example on the optional barrier layer 106. The thickness for the group VIII metal layer 108 often depends on the device structure to be fabricated. Typically, the thickness of the group VIII metal layer 108, such as ruthenium (Ru), is less than about 1 ,000 A, preferably between about 5 A to about 200 A. In one embodiment, the group VIII metal layer 108 is a ruthenium layer having a thickness less than about 100 A, for example, about 50 A.
[0025] Thereafter, referring to Figure 1C, the apertures 120 may be filled with copper 110 to complete the copper interconnect. In one embodiment, the noble or transitional metal layer, such as ruthenium layer, serves as a seed layer to which a copper is directly deposited using an ECP or other copper plating techniques. The electrochemical plating solution for ECP generally includes a copper source, an acid source, a chlorine ion source, and at least one plating solution additive, i.e., levelers, suppressors, accelerators, antifoaming agents, etc. For example, the plating solution may contain between about 30 g/l and about 60 g/l of Cu, between about 10 g/l to about 50 g/l of sulfuric acid, between about 20 and about 100 ppm of Cl ions, between about 5 and about 30 ppm of an additive accelerator, between about 100 and about 1000 ppm of an additive suppressor, and between about 1 and about 6 ml/I of an additive leveler. The plating current may be in the range from about 2 mA/cm2 to about 10 mA/cm2 for filling copper into the submicron trench and/or via structures. Examples of copper plating chemistries and processes can be found in commonly assigned U.S. patent .application number
10/616,097, titled "Multiple-Step Electrodeposition Process For Direct Copper Plating On Barrier Metals", filed on July 8, 2003, and U.S. patent application number 60/510,190, titled "Methods And Chemistry For Providing Initial Conformal Electrochemical Deposition Of Copper In Sub-Micron Features", filed on October 10, 2003. An example of an electro-chemical plating (ECP) system and an exemplary plating cell are described in Figures 5-6 below. [0026] It has been found that conventional copper plating processes for using 10-50 g/l of H2SO , and plating current density of 2-10 mA/cm2 will not result in a thin continuous copper film (< 1000 A) deposition on a Ru layer. A continuous copper film is formed on Ru when the plating current density and/or concentration of H2SO4 (or acidity) are increased beyond the values used in conventional copper plating. A minimum or critical current density (CCD) has been found where plating current densities equal to or above this value will form a thin continuous copper film on a Ru layer and current densities below this value will not form a thin continuous film on the Ru layer. The magnitude of the CCD is strongly dependent on the acidity of the plating solution. [0027] Figure 2 illustrates an example of the critical current density (CCD) versus sulfuric acid (H2SO ) concentration. The CCD, as shown in Figure 2, is defined as the minimum current density required to form a 1000 A continuous copper film on a Ru surface. Below the CCD, no visually shiny continuous copper film will be deposited at the center regions of the substrate. While the magnitude of CCD strongly depends on the acidity level of the plating bath, the CCD is independent of the Ru deposition method (either ALD, CVD or PVD). [0028] It is well known that the kinetics of nucleation and crystal growth for electro-deposition is intimately related to the local electrochemical over- potential at the nucleation/growth sites. Over-potential is defined as the difference between the actual potential and the zero-current (open-circuit) potential. A high over-potential favors new crystal nucleation by lowering the critical nucleus size and increasing the density of nuclei, while a low electrochemical over-potential favors growth on existing crystallites. Further, the existence of sulfur-containing organic additives (e.g., accelerator) in the plating solution is believed to enhance the surface diffusion of Cu adatoms and thus promote crystal growth at the expense of nucleation. Cu adatoms are
copper atoms that land on the substrate surface during plating and before they are incorporated into the Cu film. Since the plating current density depends on the electrochemical over-potential for a given bath, the copper deposit structure/morphology is therefore affected by the plating current density. Scanning electron microscopic (SEM) pictures, taken near the center of a substrate having an 1000 A (measured near the edge of the substrate) copper film plated on an 100 A Ru film in a 10 g/l sulfuric acid containing plating solution at a 3 mA/cm2 plating current, was found to have large crystallites and poor film deposition in the center region of the substrate. The 100 A thick Ru film was deposited by PVD. According to the results shown in Figure 2, the CCD is about 40 mA/cm2 when the sulfuric acid concentration is 10 g/l. The current density of 3 mA/cm2 is much lower than 40 mA/cm2 (CCD) and thus as expected a non-continuous layer was formed. It is believed that under this plating condition, only a few crystallites are stable enough to serve as the nucleation center for further crystal growth, and thus the energy from the plating current is primarily used in growing these crystals, with the help of fast copper adatom surface diffusion. Therefore, the SEM shows large crystallites and Cu island deposition in the center region of the substrate. To form a continuous copper film across the entire substrate under this condition, the deposited layer would have to be very thick and the deposited layer would likely contain voids, which would make it unsuitable for Cu interconnect applications. It has been found that a substrate that has a 5000 A thick continuous copper film can be formed on a Ru (100 A thick and deposited by PVD) film, using a plating solution that contained 60 g/l of H2SO and a plating current density of about 10 mA/cm2 (slightly lower than the CCD of 15 mA/cm2). However, there were large voids at the copper/Ru interface. [0029]When the plating current was increased to 30 mA/cm2, the density of the crystallites was found to increase and the sizes of the crystallites was found to decrease near the center of the substrate. However, no continuous copper film was formed on Ru surface since the plating current was below the CCD. As before, the Ru film was 100 A thick and was deposited by PVD. [0030]There are also disadvantages in increasing plating current. Generally, a high plating current density tends to result in poor gapfill. Generally, plating
current densities of less than about 10 mA/cm2 have been found to encourage bottom-up gapfill. In order to reduce the plating current density to the range suitable for bottom-up gapfill, the concentration of sulfuric acid needs to be increased. When the sulfuric acid concentration is raised to 160 g/l and the plating current is at 5 mA/cm2, which is equal to the CCD at the particular acidic concentration, a continuous 1000 A copper film was formed across a 100 A Ru film on a substrate. However, cross-section SEM pictures show that voids were formed at the copper/Ru interface. When the plating current was raised to 10 mA/cm2 (2 times CCD of 5 mA/cm2) and the sulfuric acid concentration was maintained at 160 g/l, a continuous 5000 A copper film was formed on a 100 A Ru layer with no voids at the copper/Ru interface. [0031]One of the reasons for the CCD dependence on bath acidity is related to the local electrochemical over-potential discussed above. Plating solution with low acidity has higher resistance. Therefore, higher CCD is needed to overcome the higher resistance in a plating bath with low acidity. [0032] Recent research presented by Chyan et. al. from University of North Texas in American Chemical Society National Meeting in New Orleans, LA, held in March 23rd to March 27th, 2003, shows that ruthenium oxide (RuO2) has a metal-like conductivity, and copper also plates and adheres strongly to ruthenium oxide. The high CCDs observed on as-deposited Ru surface could be a result of Ru surface oxidation and/or the existence of organic surface contaminants. The "pure" Ru surface is suspected to be more active for Cu nucleation. Removing the surface oxide layer or organic surface contaminants by a pre-treatment process before copper plating could greatly reduce the plating current and the plating bath acidity required to form a continuous copper layer without copper/Ru interface voids. The pre-treatment process could be exposing the substrate surface to a reducing agent. Figure 3A shows the pre-treatment process flow. In step 301 , the substrate with a group VIII metal, such as Ru, on top is pre-treated by a process, such as annealing in a reducing gas (e.g. hydrogen gas), to clean the surface of metal oxide or organic contaminants. At step 302, a copper film is directly plated on the pre- treated substrate. One possible oxide reduction reaction is shown in equation (1) below.
RuO2 + 2 H2 > Ru + 2 H2O
(1 )
[0033] A substrate with 100 A PVD Ru film is pre-treated by annealing just prior to Cu plating. The annealing process is performed in the presence of a hydrogen-containing gas, such as a forming gas, which contains 4% H2 and 96% N2, at a temperature between about room temperature to about 400°C, preferably between about 100°C to about 400°C, a gas flow rate between about 1 seem to about 20 slm, and under about 5 mTorr to about 1500 Torr for about 2 seconds to about 5 hours. The annealing time is preferably within 1 hour for manufacturing efficiency. The purpose of the substrate annealing is either to reduce the RuO2 surface back to Ru and/or to desorb the organic surface contaminants. In one embodiment, the hydrogen-containing gas is mixed with non-reactive gases, such as N2 or inert gases (e.g. Ar, He, etc.). For the purpose of desorbing organic surface contaminants, annealing with a non-reactive gas to Ru, such as N2 or inert gas (e.g., Ar), can be used. The annealing process can be performed in a single-wafer rapid thermal annealing chamber, available from Applied Materials in Santa Clara, California, or in a batch furnace.
[0034] Figure 3B illustrates an example of where the magnitude of the CCD was reduced after the as-deposited Ru substrate was annealed in the forming gas at 270°C for 30 seconds in an anneal chamber described in Figure 5 below. Curve 311 shows the CCD for copper plating on an as-deposited Ru substrate surface. Curve 312 shows the much reduced CCD for copper plating on a forming gas annealed Ru substrate surface. For example, the CCD for a solution containing 10 g/l of H2SO lowered the CCD from 40 mA/cm2 to 8 mA/cm2 and a plating solution containing 100 g/l of H2SO4 lowered the CCD from 10 mA/cm2 to 3 mA/cm2. Both curves 311 and 312 show that CCD decreases with the increase of acid concentration. The acid used in the plating solution could be other types of acids, such as sulfonic acid (including alkane sulfonic acids). If another type of acid is used, instead of sulfuric acid, the equivalent acid concentration range should be used.
[0035]With the forming gas anneal, the direct copper plating process can be operated at similar current densities as the conventional copper plating process. After the forming gas anneal, the Ru substrate surface tends to become more hydrophilic, as is expected for a clean and pure Ru surface. Cu plating onto the forming-gas annealed Ru films must be performed within 4 hours and preferably within 2 hours, following the forming-gas anneal, in order to maintain the large reduction in CCD. If the substrate is exposed to the oxygen or other contaminants for too long, the CCD will gradually go back to the pre-anneal state due to reformation of RuOx or re-deposition of organic surface contaminants from ambient atmosphere.
[0036] The large reduction of CCD caused by the hydrogen-containing gas anneal is very important, since the reduction in CCD allows a Cu film to be deposited at current densities suitable for gapfill into submicron trench/via structures using acidic CuSO4 baths containing all practical acid concentrations in the range from about 10 g/l to about 300 g/l. [0037] In one example, SEM pictures taken of a deposited 1000 A copper film on annealed 80 A ALD Ru, using a plating solution containing a sulfuric acid concentration of 100 g/l and a plating current density (PCD) of 3 mA/cm2 (equal to the CCD, PCD/CCD =1 ), showed that a continuous copper film was deposited with no voids between the copper/Ru interface. No voids between the copper/Ru interface is an indication of good copper (Cu) and Ru interface integrity and good adhesion of Cu on the annealed Ru surface. In a second example, SEM pictures taken of a deposited 1000 A copper film on annealed 80 A ALD Ru, using a plating solution containing a sulfuric acid concentration of 100 g/l and a plating current density of 4.5 mA/cm2 (or PCD/CCD=1.5), also showed that a continuous copper film was deposited with no voids between the copper/Ru interface. Similarly, plating current density of 7.5 mA/cm2 (or PCD/CCD=2.5), also achieved a continuous copper film with no voids between the copper/Ru interface. These results show that gas anneal pre-treatment lowers the plating current density and improves the Ru/Cu interface adhesion and integrity.
[0038] The copper/Ru interface shows good integrity without voids even when PCD/CCD equals to 1 when Cu is deposited on forming-gas annealed Ru
surface. In contrast, when plating at the CCD (or PCD/CCD = 1), the interface between copper and an un-annealed Ru surface will develop interfacial voids as described earlier. A clean Ru surface allows better copper nucleation and deposition and therefore the interface integrity is improved. [0039]Another benefit of pre-treating the group VIII metal surface with hydrogen-containing gas anneal is the improved adhesion between copper and the group VIII metal. Experimental results have shown that the adhesion is better between Cu and the pre-treated, clean and possibly oxide free, Ru surface due to good copper/Ru interface integrity (no voids). Good interface integrity between the Cu and the Ru layers can be an important aspect in forming a reliable semiconductor device. Obviously, having a pre-treated Ru surface is critical to achieve high quality Cu deposition on Ru films. [0040]Another aspect of Cu plating onto a forming-gas annealed Ru surface is the full substrate surface coverage by the plated Cu film due to the improved hydrophilicity mentioned above. The step coverage of copper plating on the substrate features should also improve since the annealed Ru surface is more hydrophilic and is more able to draw the plating solution deep into the features. Figure 4 shows the SEM of excellent gapfill of plated copper on an annealed Ru surface in 0.14 μm x 0.8 μm trenches. The as-deposited Ru is an 80 A ALD Ru. The pre-treatment is a forming gas anneal at 300°C for 3 minutes. The copper plating current is 10 mA/cm2 for the first 100 A and 5 mA/cm2 for the remaining 1900 A,
[0041]The annealing process can be performed in an integrated annealing chamber, such as annealing chamber 535 in Figure 5, or in a separate annealing system. The annealing process can be performed in either a single- wafer chamber or a batch furnace.
[0042] In addition to the annealing with hydrogen-containing gas, the surface pre-treatment of the group VIII metal prior to direct copper plating can also be accomplished by other methods. One example of another pre-treatment method is a cathodic treatment in a copper-ion-free acid solution. The surface RuOχ film can be cathodically reduced and the weakly-bound organic surface contaminants can be expelled from the surface by the cathodic polarization. One possible reduction reaction is shown in equation (2) below. The cathodic
treatment can be performed in an integrated cell similar to the copper plating cell, as described below in association with Figure 6, or in a treatment cell separated from the copper plating system. The cathodic treatment cell requires an anode, a cathode and a copper-ion-free acid bath. The acidic concentration range should be in the range between about 10 g/l to about 100 g/l, and preferably in the range between about 10 g/l to about 50 g/l. A preferred acid is H2SO , but other types of acidic solutions, such as organic sulfonic acid solutions (e.g. methylsulfonic acid), can also be used. The acidic bath needs to be free of copper to prevent copper deposition, which would be poorly nucleated copper islands, on Ru during the cathodic treatment.
RuO2 + 4 H* + 4 e" — > Ru + 2 H2O (2)
[0043] The cathodic treatment can be realized through potential control or current control. With the potential control approach, a reference electrode is needed to monitor the wafer potential, in addition to the working electrodes, which are the thin as-deposited Ru film on the wafer surface, and an anode. The preferred reference electrode is a thin copper wire placed close to the substrate surface. The potential control can be realized through a potentiostat. The controlled Ru electrode potential, with respect to the copper reference electrode, is in the range of about 0 volt to about -0.5 volt. In addition to RuOx reduction to Ru, H2 evolution could occur on the Ru film surface. With the current control approach, a cathodic current will be passed between the substrate with as-deposited Ru and an anode. The current density should be in the range of about 0.05 mA/cm2 to about 1 mA/cm2. The treatment time should be in the range of about 2 seconds to about 30 minutes. However, for throughput concern, the treatment is preferably kept below 5 minutes. [0044] The experimental results and discussion related to Ru is merely used as examples. The inventive concept can be applied to other group VIII metals, such as rhodium (Rh), palladium (Pd), osmium (Os), iridium (Ir), and platinum (Pt).
[0045] Copper plating can be performed within a cell on the Electra Cu ECP® system or the SlimCell Copper Plating system, both of which are available from Applied Materials, Inc. of Santa Clara, California. Figure 5 illustrates a top plan view of a SlimCell Copper Plating system 500. ECP system 500 includes a factory interface (Fl) 530, which is also generally termed a substrate loading station. Factory interface 530 includes a plurality of substrate loading stations configured to interface with substrate containing cassettes 534. A robot 532 is positioned in factory interface 530 and is configured to access substrates contained in the cassettes 534. Further, robot 532 also extends into a link tunnel 515 that connects factory interface 530 to processing mainframe or platform 513. The position of robot 532 allows the robot to access substrate cassettes 534 to retrieve substrates therefrom and then deliver the substrates to one of the processing cells 514, 516 positioned on the mainframe 513, or alternatively, to the annealing station 535. Similarly, robot 532 may be used to retrieve substrates from the processing cells 514, 516 or the annealing chamber 535 after a substrate processing sequence is complete. In this situation robot 532 may deliver the substrate back to one of the cassettes 534 for removal from system 500.
[0046] The anneal station 535, which will be further discussed herein, generally includes a two position annealing chamber, wherein a cooling plate/position 536 and a heating plate/position 537 are positioned adjacently with a substrate transfer robot 540 positioned proximate thereto, e.g., between the two stations. The robot 540 is generally configured to move substrates between the respective heating plate 537 and cooling plate 536. Further, although the anneal chamber 535 is illustrated as being positioned such that it is accessed from the link tunnel 515, embodiments of the invention are not limited to any particular configuration or placement. In one embodiment, the anneal station 535 may be positioned in direct communication with the mainframe 513, i.e., accessed by mainframe robot 520. For example, as illustrated in Figure 5, the anneal station 535 may be positioned in direct communication with the link tunnel 515, which allows for access to mainframe 513, and as such, the anneal chamber 535 is illustrated as being in communication with the mainframe 513. Details of a suitable annealing
chamber are described in commonly assigned U.S. patent application number 60/463,860, titled "Two Position Anneal Chamber", filed on April 18, 2003. [0047] In one embodiment, the annealing process is performed in an integrated annealing chamber, as shown as annealing chamber 535 in Figure 5. In another embodiment, the annealing process is performed in a separate annealing system. In other embodiments, the annealing process is performed in a single-wafer chamber or a batch furnace.
[0048] As mentioned above, ECP system 500 also includes a processing mainframe 513 having a substrate transfer robot 520 centrally positioned thereon. Robot 520 generally includes one or more arms/blades 522, 524 configured to support and transfer substrates thereon. Additionally, the robot 520 and the accompanying blades 522, 524 are generally configured to extend, rotate, and vertically move so that the robot 520 may insert and remove substrates to and from a plurality of processing locations 502, 504, 506, 508, 510, 512, 514, 516 positioned on the mainframe 513. Similarly, factory interface robot 532 also includes the ability to rotate, extend, and vertically move its substrate support blade, while also allowing for linear travel along the robot track that extends from the factory interface 530 to the mainframe 513. Generally, process locations 502, 504, 506, 508, 510, 512, 514, 516 may be any number of processing cells utilized in an electrochemical plating platform. More particularly, the process locations may be configured as electrochemical plating cells, rinsing cells, bevel clean cells, spin rinse dry cells, substrate surface cleaning cells (which collectively includes cleaning, rinsing, and etching cells), electroless plating cells, metrology inspection stations, and/or other processing cells that may be beneficially used in conjunction with a plating platform. Each of the respective processing cells and robots are generally in communication with a process controller 511 , which may be a microprocessor-based control system configured to receive inputs from both a user and/or various sensors positioned on the system 500 and appropriately control the operation of system 500 in accordance with the inputs.
[0049] Figure 6 illustrates a partial perspective and sectional view of an exemplary plating cell 600 that may be implemented in processing locations
502, 504, 506, 508, 510, 512, 514, 516 of Figure 5. The electrochemical plating cell 600 generally includes an outer basin 601 and an inner basin 602 positioned within outer basin 601. Inner basin 602 is generally configured to contain a plating solution that is used to plate a metal, e.g., copper, onto a substrate during an electrochemical plating process. During the plating process, the plating solution is generally continuously supplied to inner basin 602 (at about 1 gallon per minute for a 10 liter plating cell, for example), and therefore, the plating solution continually overflows the uppermost point (generally termed a "weir") of inner basin 602 and is collected by outer basin 601 and drained therefrom for chemical management and recirculation. Plating cell 600 is generally positioned at a tilt angle, i.e., the frame portion 603 of plating cell 600 is generally elevated on one side such that the components of plating cell 600 are tilted between about 3° and about 30°, or generally between about 4° and about 10° for optimal results. The frame member 603 of plating cell 600 supports an annular base member on an upper portion thereof. Since frame member 603 is elevated on one side, the upper surface of base member 604 is generally tilted from the horizontal at an angle that corresponds to the angle of frame member 603 relative to a horizontal position. Base member 604 includes an annular or disk shaped recess formed into a central portion thereof, the annular recess being configured to receive a disk shaped anode member 605. Base member 604 further includes a plurality of fluid inlets/drains 609 extending from a lower surface thereof. Each of the fluid inlets/drains 609 are generally configured to individually supply or drain a fluid to or from either the anode compartment or the cathode compartment of plating cell 600. Anode member 605 generally includes a plurality of slots 607 formed therethrough, wherein the slots 607 are generally positioned in parallel orientation with each other across the surface of the anode 605. The parallel orientation allows for dense fluids generated at the anode surface to flow downwardly across the anode surface and into one of the slots 607. Plating cell 600 further includes a membrane support assembly 606. Membrane support assembly 606 is generally secured at an outer periphery thereof to base member 604, and includes an interior region configured to allow fluids to pass therethrough. A membrane 608 is stretched across the support 606 and
operates to fluidly separate a catholyte chamber and anolyte chamber portions of the plating cell. The membrane support assembly may include an o-ring type seal positioned near a perimeter of the membrane, wherein the seal is configured to prevent fluids from traveling from one side of the membrane secured on the membrane support 606 to the other side of the membrane. A diffusion plate 610, which is generally a porous ceramic disk member and is configured to generate a substantially laminar flow or even flow of fluid in the direction of the substrate being plated, is positioned in the cell between membrane 608 and the substrate being plated. The exemplary plating cell is further illustrated in commonly assigned United States Patent Application Serial No. 10/268,284, which was filed on October 9, 2002 under the title "Electrochemical Processing Cell", claiming priority to United States Provisional Application Serial No. 60/398,345, which was filed on July 24, 2002, both of which are incorporated herein by reference in their entireties. [0050] Although several preferred embodiments which incorporate the teachings of the present invention have been shown and described in detail, those skilled in the art can readily devise many other varied embodiments that still incorporate these teachings.
Claims
1. A method of directly plating copper on a substrate with a group VIII metal layer on the substrate surface, comprising: pre-treating the substrate surface to remove a group VIII metal surface oxide layer and/or organic surface contaminants on the substrate surface to reduce a critical current density during plating; and plating a continuous and void-free copper layer on the pre-treated substrate surface in an acidic plating bath with a plating current density equaling to or greater than the critical current density.
2. The method of claim 1 , wherein the group VIII metal is selected from the group of ruthenium (Ru), rhodium (Rh), palladium (Pd), osmium (Os), iridium (Ir), and platinum (Pt).
3. The method of claim 1 , wherein the thickness of the group VIII metal is less than about 1000 A.
4. The method of claim 1 , wherein the copper plating is performed within 4 hours after the pre-treatment.
5. The method of claim 1 , wherein the critical current density decreases with the increase of the acidity of the plating bath.
6. The method of claim 1 , wherein the acidity in the acidic plating bath comes from sulfuric acid with a concentration between about 10 g/l to about 300 g/l.
7. The method of claim 1, wherein the critical current density is less than 10 mA/cm2.
8. The method of claim 1 , wherein pre-treating the substrate is accomplished by annealing the substrate in an environment with a hydrogen- containing gas and/or a gas(es) non-reactive to group VIII metal.
9. The method of claim 8, wherein the gas flow rate is between about 1 seem to about 20 slm.
10. The method of claim 8, wherein the annealing occurs at a temperature between about 100°C to about 400°C.
11. The method of claim 8, wherein the annealing occurs at a pressure between about 5 mTorr to about 1500 Torr.
12. The method of claim 8, wherein the annealing has a duration between about 2 seconds to about 5 hours.
13. The method of claim 1 , wherein the substrate is pre-treated for less than about 1 hour.
14. The method of claim 1, wherein the pre-treatment is performed in an integrated single wafer annealing chamber.
15. The method of claim 1, wherein pre-treating the substrate is accomplished by a cathodic treatment in an acid-containing bath.
16. The method of claim 15, wherein the acid-containing bath has an about 10 g/l to about 100 g/l acid concentration.
17. The method of claim 15, wherein the cathodic treatment is performed at a potential in the range of about 0 volt to about -0.5 volt or at a current density in the range of about 0.05 mA/cm2 to about 1 mA/cm2.
18. The method of claim 15, wherein the acid-containing bath contains sulfuric acid.
19. The method of claim 16, wherein the acid concentration is in the range between 10 g/l to about 50 g/l.
20. The method of claim 1 , wherein the initial plating current of plating copper on the pre-treated group VIII metal surface is at least equal to the critical current density.
Applications Claiming Priority (3)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US57912904P | 2004-06-10 | 2004-06-10 | |
US11/007,857 US20050274621A1 (en) | 2004-06-10 | 2004-12-09 | Method of barrier layer surface treatment to enable direct copper plating on barrier metal |
PCT/US2005/019902 WO2005123988A1 (en) | 2004-06-10 | 2005-06-07 | Method of barrier layer surface treatment to enable direct copper plating on barrier metal |
Publications (1)
Publication Number | Publication Date |
---|---|
EP1778896A1 true EP1778896A1 (en) | 2007-05-02 |
Family
ID=35459359
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
EP05758773A Withdrawn EP1778896A1 (en) | 2004-06-10 | 2005-06-07 | Method of barrier layer surface treatment to enable direct copper plating on barrier metal |
Country Status (5)
Country | Link |
---|---|
US (1) | US20050274621A1 (en) |
EP (1) | EP1778896A1 (en) |
JP (1) | JP2008502806A (en) |
TW (1) | TWI292925B (en) |
WO (1) | WO2005123988A1 (en) |
Families Citing this family (15)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US20090304914A1 (en) * | 2006-08-30 | 2009-12-10 | Lam Research Corporation | Self assembled monolayer for improving adhesion between copper and barrier layer |
US7179736B2 (en) * | 2004-10-14 | 2007-02-20 | Lsi Logic Corporation | Method for fabricating planar semiconductor wafers |
US7442267B1 (en) * | 2004-11-29 | 2008-10-28 | Novellus Systems, Inc. | Anneal of ruthenium seed layer to improve copper plating |
KR100617070B1 (en) * | 2005-09-13 | 2006-08-30 | 동부일렉트로닉스 주식회사 | Method for cleaning electronic chemical planting cell |
EP1845554A3 (en) * | 2006-04-10 | 2011-07-13 | Imec | A method to create super secondary grain growth in narrow trenches |
US8026605B2 (en) * | 2006-12-14 | 2011-09-27 | Lam Research Corporation | Interconnect structure and method of manufacturing a damascene structure |
JP2009030167A (en) * | 2007-07-02 | 2009-02-12 | Ebara Corp | Method and apparatus for treating substrate |
US7727890B2 (en) * | 2007-12-10 | 2010-06-01 | International Business Machines Corporation | High aspect ratio electroplated metal feature and method |
US7919409B2 (en) * | 2008-08-15 | 2011-04-05 | Air Products And Chemicals, Inc. | Materials for adhesion enhancement of copper film on diffusion barriers |
US8076241B2 (en) * | 2009-09-30 | 2011-12-13 | Tokyo Electron Limited | Methods for multi-step copper plating on a continuous ruthenium film in recessed features |
US20110094888A1 (en) * | 2009-10-26 | 2011-04-28 | Headway Technologies, Inc. | Rejuvenation method for ruthenium plating seed |
JP2012092366A (en) * | 2010-10-25 | 2012-05-17 | Imec | Method of electrodepositing copper |
US20130193575A1 (en) * | 2012-01-27 | 2013-08-01 | Skyworks Solutions, Inc. | Optimization of copper plating through wafer via |
US9496145B2 (en) * | 2014-03-19 | 2016-11-15 | Applied Materials, Inc. | Electrochemical plating methods |
TWI711724B (en) * | 2018-11-30 | 2020-12-01 | 台灣積體電路製造股份有限公司 | Electrochemical plating system, method for performing electrochemical plating process, and method of forming semiconductor substrate |
Family Cites Families (18)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JPS63216976A (en) * | 1987-03-03 | 1988-09-09 | Wakamatsu Netsuren Kk | Pretreatment by reduction under heating before plating |
JPH01147087A (en) * | 1987-12-01 | 1989-06-08 | Nec Corp | Pretreatment of copper-tungsten alloy before plating |
GB9107364D0 (en) * | 1991-04-08 | 1991-05-22 | Skw Metals Uk Ltd | Coated molybdenum parts and process for their production |
JPH06248489A (en) * | 1993-02-22 | 1994-09-06 | Tanaka Kikinzoku Kogyo Kk | Method for treatment before plating for corrosion resistant material |
JP3409831B2 (en) * | 1997-02-14 | 2003-05-26 | 日本電信電話株式会社 | Method for manufacturing wiring structure of semiconductor device |
JPH11269693A (en) * | 1998-03-24 | 1999-10-05 | Japan Energy Corp | Deposition method of copper and copper plating liquid |
AU3553599A (en) * | 1998-04-13 | 1999-11-01 | Acm Research, Inc. | Method and apparatus for enhancing adhesion between barrier layer and metal layer formed by plating |
JPH11335896A (en) * | 1998-05-25 | 1999-12-07 | Ebara Corp | Wafer plating apparatus |
US6362099B1 (en) * | 1999-03-09 | 2002-03-26 | Applied Materials, Inc. | Method for enhancing the adhesion of copper deposited by chemical vapor deposition |
US7135404B2 (en) * | 2002-01-10 | 2006-11-14 | Semitool, Inc. | Method for applying metal features onto barrier layers using electrochemical deposition |
JP4202016B2 (en) * | 2000-12-13 | 2008-12-24 | アンテルユニヴェルシテール・ミクロ−エレクトロニカ・サントリュム・ヴェー・ゼッド・ドゥブルヴェ | Method for preparing an electroplating bath and associated copper plating process |
KR100805843B1 (en) * | 2001-12-28 | 2008-02-21 | 에이에스엠지니텍코리아 주식회사 | Method of forming copper interconnection, semiconductor device fabricated by the same and system for forming copper interconnection |
US20040069651A1 (en) * | 2002-10-15 | 2004-04-15 | Applied Materials, Inc. | Oxide treatment and pressure control for electrodeposition |
US6913791B2 (en) * | 2003-03-03 | 2005-07-05 | Com Dev Ltd. | Method of surface treating titanium-containing metals followed by plating in the same electrolyte bath and parts made in accordance therewith |
US20070125657A1 (en) * | 2003-07-08 | 2007-06-07 | Zhi-Wen Sun | Method of direct plating of copper on a substrate structure |
US20060283716A1 (en) * | 2003-07-08 | 2006-12-21 | Hooman Hafezi | Method of direct plating of copper on a ruthenium alloy |
US7341946B2 (en) * | 2003-11-10 | 2008-03-11 | Novellus Systems, Inc. | Methods for the electrochemical deposition of copper onto a barrier layer of a work piece |
US7405143B2 (en) * | 2004-03-25 | 2008-07-29 | Asm International N.V. | Method for fabricating a seed layer |
-
2004
- 2004-12-09 US US11/007,857 patent/US20050274621A1/en not_active Abandoned
-
2005
- 2005-06-07 JP JP2007527630A patent/JP2008502806A/en active Pending
- 2005-06-07 EP EP05758773A patent/EP1778896A1/en not_active Withdrawn
- 2005-06-07 WO PCT/US2005/019902 patent/WO2005123988A1/en active Application Filing
- 2005-06-07 TW TW094118707A patent/TWI292925B/en not_active IP Right Cessation
Non-Patent Citations (1)
Title |
---|
See references of WO2005123988A1 * |
Also Published As
Publication number | Publication date |
---|---|
WO2005123988A1 (en) | 2005-12-29 |
TWI292925B (en) | 2008-01-21 |
US20050274621A1 (en) | 2005-12-15 |
WO2005123988B1 (en) | 2006-04-06 |
JP2008502806A (en) | 2008-01-31 |
TW200603269A (en) | 2006-01-16 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
WO2005123988A1 (en) | Method of barrier layer surface treatment to enable direct copper plating on barrier metal | |
US20050274622A1 (en) | Plating chemistry and method of single-step electroplating of copper on a barrier metal | |
US20070125657A1 (en) | Method of direct plating of copper on a substrate structure | |
US20110259750A1 (en) | Method of direct plating of copper on a ruthenium alloy | |
US6399479B1 (en) | Processes to improve electroplating fill | |
US7070687B2 (en) | Apparatus and method of surface treatment for electrolytic and electroless plating of metals in integrated circuit manufacturing | |
CN100378954C (en) | Semiconductor component and method for manufacture copper lead | |
US6812143B2 (en) | Process of forming copper structures | |
US6518184B1 (en) | Enhancement of an interconnect | |
US7964506B1 (en) | Two step copper electroplating process with anneal for uniform across wafer deposition and void free filling on ruthenium coated wafers | |
KR101105485B1 (en) | Process for through silicon via filling | |
JP5203602B2 (en) | Method for direct electroplating of copper onto a non-copper plateable layer | |
US20070071888A1 (en) | Method and apparatus for forming device features in an integrated electroless deposition system | |
US20050145499A1 (en) | Plating of a thin metal seed layer | |
US20050081744A1 (en) | Electroplating compositions and methods for electroplating | |
US20120145552A1 (en) | Electroplating method | |
US7442267B1 (en) | Anneal of ruthenium seed layer to improve copper plating | |
WO2006012112A2 (en) | Electrochemical plating cell with an auxiliary electrode in an isolated anolyte compartment | |
US6858123B1 (en) | Galvanizing solution for the galvanic deposition of copper | |
CN1965110A (en) | Method of barrier layer surface treatment to enable direct copper plating on barrier metal | |
US6258717B1 (en) | Method to produce high quality metal fill in deep submicron vias and lines | |
US20050109627A1 (en) | Methods and chemistry for providing initial conformal electrochemical deposition of copper in sub-micron features | |
US20060219566A1 (en) | Method for fabricating metal layer | |
US20070181434A1 (en) | Method and apparatus for fabricating metal layer | |
US20030146102A1 (en) | Method for forming copper interconnects |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
PUAI | Public reference made under article 153(3) epc to a published international application that has entered the european phase |
Free format text: ORIGINAL CODE: 0009012 |
|
17P | Request for examination filed |
Effective date: 20070104 |
|
AK | Designated contracting states |
Kind code of ref document: A1 Designated state(s): DE FR GB IT NL |
|
DAX | Request for extension of the european patent (deleted) | ||
RBV | Designated contracting states (corrected) |
Designated state(s): DE FR GB IT NL |
|
RBV | Designated contracting states (corrected) |
Designated state(s): DE FR GB IT NL |
|
STAA | Information on the status of an ep patent application or granted ep patent |
Free format text: STATUS: THE APPLICATION IS DEEMED TO BE WITHDRAWN |
|
18D | Application deemed to be withdrawn |
Effective date: 20081231 |