EP1041790B1 - Symbol timing recovery for OFDM demodulator - Google Patents
Symbol timing recovery for OFDM demodulator Download PDFInfo
- Publication number
- EP1041790B1 EP1041790B1 EP00106029A EP00106029A EP1041790B1 EP 1041790 B1 EP1041790 B1 EP 1041790B1 EP 00106029 A EP00106029 A EP 00106029A EP 00106029 A EP00106029 A EP 00106029A EP 1041790 B1 EP1041790 B1 EP 1041790B1
- Authority
- EP
- European Patent Office
- Prior art keywords
- signal
- timing
- symbol
- circuit
- ofdm
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Expired - Lifetime
Links
Images
Classifications
-
- H—ELECTRICITY
- H04—ELECTRIC COMMUNICATION TECHNIQUE
- H04L—TRANSMISSION OF DIGITAL INFORMATION, e.g. TELEGRAPHIC COMMUNICATION
- H04L27/00—Modulated-carrier systems
- H04L27/26—Systems using multi-frequency codes
- H04L27/2601—Multicarrier modulation systems
- H04L27/2647—Arrangements specific to the receiver only
- H04L27/2655—Synchronisation arrangements
- H04L27/2662—Symbol synchronisation
-
- H—ELECTRICITY
- H04—ELECTRIC COMMUNICATION TECHNIQUE
- H04L—TRANSMISSION OF DIGITAL INFORMATION, e.g. TELEGRAPHIC COMMUNICATION
- H04L27/00—Modulated-carrier systems
- H04L27/26—Systems using multi-frequency codes
- H04L27/2601—Multicarrier modulation systems
- H04L27/2647—Arrangements specific to the receiver only
- H04L27/2655—Synchronisation arrangements
- H04L27/2657—Carrier synchronisation
-
- H—ELECTRICITY
- H04—ELECTRIC COMMUNICATION TECHNIQUE
- H04L—TRANSMISSION OF DIGITAL INFORMATION, e.g. TELEGRAPHIC COMMUNICATION
- H04L27/00—Modulated-carrier systems
- H04L27/26—Systems using multi-frequency codes
- H04L27/2601—Multicarrier modulation systems
- H04L27/2647—Arrangements specific to the receiver only
- H04L27/2655—Synchronisation arrangements
- H04L27/2668—Details of algorithms
- H04L27/2673—Details of algorithms characterised by synchronisation parameters
- H04L27/2675—Pilot or known symbols
Definitions
- the present invention relates to a demodulator of a burst communication system using an OFDM (Orthogonal Frequency Division Multiplexing) modulating method and, more particularly, to an OFDM demodulator using a simple timing reproducing circuit.
- OFDM Orthogonal Frequency Division Multiplexing
- An OFDM modulating method has been being examined as a modulating method of multimedia communication such as a high-speed wireless LAN.
- a high-speed wireless LAN having information transmission speed of tens Mbits/sec
- a conventional modulating method of performing modulation such as QPSK on a single carrier wave large waveform distortion occurs over a plurality of symbols by a multipath delay wave.
- the OFDM modulating method multicarrier modulation in which an information signal is divided into a plurality of subcarriers is performed, and the waveform distortion caused by the multipath delay wave is reduced by insertion/deletion of a guard interval (GI). Consequently, the method is adapted to a high-speed wireless transmission system.
- GI guard interval
- a signal is transmitted/received in a packet.
- a preamble for frequency synchronization and symbol timing synchronization is provided.
- Fig. 6 is a diagram showing a format of an OFDM burst signal compliant with IEEE802.11 in which the international standard of a wireless LAN is specified.
- a preamble 24 for OFDM frequency synchronization and symbol timing synchronization and a preamble 25 for estimating a channel characteristics path are provided.
- the frequency synchronization is performed to correct a frequency error of an oscillator of a transmitter/receiver. It is important since the OFDM signal deteriorates by a frequency error more than a conventional modulation signal.
- the symbol timing synchronization is established for a process of demodulating an OFDM burst signal.
- Fig. 6 five short symbols are provided as an example.
- the number of short symbols is properly selected according to the synchronization condition.
- time shorter than the time of the OFDM symbol for example, about 1/2 or 1/4 of the time of the OFDM symbol is generally set.
- WO-96/19056 disclosed an OFDM- receptor method for correction of frequency time window, samply clock and slow phase variations, wherein the position of the time window is adjusted.
- Fig. 1 is a block diagram of an OFDM demodulator of the invention.
- a preamble 24 for timing/carrier frequency synchronization compliant with IEEE802.11 consists of symbols.
- an OFDM burst signal is received by an antenna 1.
- An orthogonal component detector 2 converts the received signal into an analog complex baseband signal on the basis of a local signal which is close to a carrier wave.
- A/D converters 3 and 4 sample and quantize the analog complex baseband signal outputted from the orthogonal component detector 2.
- a synchronization circuit 5 receives sampled and quantized digital complex baseband signals outputted from the A/D converters 3 and 4 and performs a synchronizing operation.
- a fast Fourier transform (FFT) circuit 6 performs Fourier transform on output signals of the synchronization circuit 5 and divides an OFDM modulation signal into signals of respective subcarriers.
- a channel distortion estimating circuit 7 Upon receipt of the preamble 25 for channel characteristic estimation, a channel distortion estimating circuit 7 receives the signals of respective subcarriers from the FFT circuit 6 and estimates a channel characteristic H( ⁇ ). From the estimation result, the channel distortion estimating circuit 7 outputs a coefficient 1/H( ⁇ ) for compensating channel distortion to a channel distortion compensating circuit 8.
- the channel distortion compensating circuit 8 receives the signals of respective subcarriers and executes complex multiplication on the signals by the coefficient 1/H( ⁇ ) for compensating channel distortion, thereby compensating the channel distortion.
- a subcarrier demodulating circuit 9 receives the signal which has been subjected to the distortion compensation, and performs demodulation each subcarrier.
- Fig. 2 shows the configuration of the synchronization circuit 5.
- a symbol timing estimating circuit 10 reproduces a symbol timing by the sampled and quantized digital complex baseband signals outputted from the A/D converters 3 and 4 and outputs a timing signal to a symbol synchronization processing circuit 13.
- a carrier frequency estimating circuit 11 estimates the carrier frequency by using outputs of the A/D converters 3 and 4 upon receipt of the preamble for synchronization and outputs a frequency error compensating signal to a complex multiplier 12.
- Fig. 3 shows the configuration of the symbol timing estimation circuit 10.
- a complex correlating circuit 14 correlates the sampled and quantized digital complex baseband signals outputted from the A/D converters 3 and 4 and the pattern of the preamble 24 for timing/carrier frequency synchronization of a short symbol prestored in a reference signal storing circuit 15 and sequentially outputs the result of correlation.
- a timing detecting circuit 16 monitors the correlation result from the complex correlating circuit 14 and outputs the timing detection result.
- a timing control circuit 17 receives the timing detection result from the timing detecting circuit 16, outputs a detection window signal to the timing detecting circuit 16, and outputs a timing signal to the symbol synchronization processing circuit 13.
- the timing detecting circuit 16 detects the timing of the short symbols as the preamble 24 by using the correlation result from the complex correlating circuit 14.
- the timing detecting method will be described with reference to Fig. 4. As shown in Fig. 4, the correlation results correspond to the repeated short symbols. When a threshold is set and the correlation result exceeds the threshold, the peak is detected as the timing of the short symbol.
- the timing control circuit 17 When the timing of the short symbol is detected, the timing control circuit 17 generates a detection window signal and narrows the period during which the peak detection is performed (time of detection window) step by step, thereby reducing the peak erroneous detection probability.
- the correlation result does not exceed the set threshold in a state where the width of the detection window is narrowed, it is detected as a timing at which the short symbol is switched to a signal of an OFDM symbol unit.
- Fig. 5 is a block diagram of the channel distortion estimating circuit 7.
- the preamble signal 25 for channel characteristic estimation is supplied to a complex multiplier 71 in the channel distortion estimating circuit 7.
- the inverse number of the pattern of the preamble signal 25 is stored in a reference signal storing circuit 73 and is supplied to the other input of the complex multiplier 71 in the channel distortion estimating circuit 7.
- the input signals are multiplied by each other and an estimation result H( ⁇ ) of the channel characteristic is obtained as an output of the complex multiplier 71.
- the output H( ⁇ ) of the complex multiplier 71 is supplied to an inverse number circuit 72 where a coefficient 1/H ( ⁇ ) for compensating channel distortion is calculated.
- the channel distortion compensation coefficient 1/H( ⁇ ) is multiplied by an output of the FFT 6 by the complex multiplier 8, thereby compensating the channel distortion.
- the resultant signal is outputted to the subcarrier demodulating circuit 9.
- a reception signal is first subjected to orthogonal component detection and a resultant is A/D converted.
- a resultant is A/D converted.
- the circuit scale of a correlation circuit or the like can be reduced and the process delay is also reduced as compared with the case of using the preamble consisting of OFDM symbols.
- the width of the timing detection operation time is regulated by using the detection window signal, thereby enabling the timing detection accuracy to be raised also in the case of using the short symbols. Further, the timing at which the short symbols are switched to the OFDM symbols can be easily detected without enlarging the circuit scale.
- the OFDM demodulator using the timing reproduction circuit which has a small process delay and operates stably with a small circuit scale can be provided.
Landscapes
- Engineering & Computer Science (AREA)
- Computer Networks & Wireless Communication (AREA)
- Signal Processing (AREA)
- Synchronisation In Digital Transmission Systems (AREA)
Description
- The present invention relates to a demodulator of a burst communication system using an OFDM (Orthogonal Frequency Division Multiplexing) modulating method and, more particularly, to an OFDM demodulator using a simple timing reproducing circuit.
- An OFDM modulating method has been being examined as a modulating method of multimedia communication such as a high-speed wireless LAN. In a high-speed wireless LAN having information transmission speed of tens Mbits/sec, when a conventional modulating method of performing modulation such as QPSK on a single carrier wave, large waveform distortion occurs over a plurality of symbols by a multipath delay wave. On the other hand, in the OFDM modulating method, multicarrier modulation in which an information signal is divided into a plurality of subcarriers is performed, and the waveform distortion caused by the multipath delay wave is reduced by insertion/deletion of a guard interval (GI). Consequently, the method is adapted to a high-speed wireless transmission system.
- In a wireless LAN, generally, a signal is transmitted/received in a packet. At the head of a packet used for synchronisation of the packet, a preamble for frequency synchronization and symbol timing synchronization is provided.
- Fig. 6 is a diagram showing a format of an OFDM burst signal compliant with IEEE802.11 in which the international standard of a wireless LAN is specified. In the diagram, at the head of burst data 23, a
preamble 24 for OFDM frequency synchronization and symbol timing synchronization and apreamble 25 for estimating a channel characteristics path are provided. - The frequency synchronization is performed to correct a frequency error of an oscillator of a transmitter/receiver. It is important since the OFDM signal deteriorates by a frequency error more than a conventional modulation signal. The symbol timing synchronization is established for a process of demodulating an OFDM burst signal.
- The shorter the
preamble 24 for timing/carrier frequency synchronization is, the more it is desirable from the viewpoint of transfer efficiency. Consequently, a plurality of symbols each of which is shorter than the length of the OFDM symbol (generally, about 4 µsec) are arranged. After that, thepreamble 25 for estimating the channel characteristic of the OFDM symbol length is disposed. - In Fig. 6, five short symbols are provided as an example. The number of short symbols is properly selected according to the synchronization condition. As the time of the short symbol, time shorter than the time of the OFDM symbol, for example, about 1/2 or 1/4 of the time of the OFDM symbol is generally set.
- In the case of using such a short symbol, although there is an advantage such that the process delay time is short, since the symbol cycle is short, an average sample number cannot be obtained in a symbol reproducing circuit and there is a problem such that timing detection accuracy cannot be obtained.
- There is also a problem such that since the short symbol is used, a method of detecting a timing of switching the short symbol to a normal OFDM symbol is complicated.
- WO-96/19056 disclosed an OFDM- receptor method for correction of frequency time window, samply clock and slow phase variations, wherein the position of the time window is adjusted.
- It is an object of the invention to provide an OFDM demodulator using a symbol reproducing circuit capable of easily detecting a preamble for timing/carrier frequency synchronization using short symbols with high detection accuracy.
- This object is achieved with the features of the claims.
- The above and other objects, features and advantages of the present invention will become more apparent from the following detailed description when taken in conjunction with the accompanying drawings wherein:
- Fig. 1 is a block diagram of an OFDM demodulator of the invention;
- Fig. 2 is a block diagram showing the configuration of a
synchronization circuit 5 in Fig. 1; - Fig. 3 is a block diagram showing the configuration of a
timing reproduction circuit 10 in Fig. 1; - Fig. 4 shows a format of OFDM burst data of the invention;
- Fig. 5 is a block diagram showing the configuration of a
propagation path
distortion estimating circuit 7 in Fig. 1; and - Fig. 6 shows a format of conventional OFDM burst data using short symbols.
-
- An embodiment of the invention will be described by using the drawings.
- Fig. 1 is a block diagram of an OFDM demodulator of the invention. In the format of an OFDM burst signal supplied, as shown in Fig. 6, a
preamble 24 for timing/carrier frequency synchronization compliant with IEEE802.11 consists of symbols. - In Fig. 1, an OFDM burst signal is received by an
antenna 1. Anorthogonal component detector 2 converts the received signal into an analog complex baseband signal on the basis of a local signal which is close to a carrier wave. - A/
D converters 3 and 4 sample and quantize the analog complex baseband signal outputted from theorthogonal component detector 2. Asynchronization circuit 5 receives sampled and quantized digital complex baseband signals outputted from the A/D converters 3 and 4 and performs a synchronizing operation. - A fast Fourier transform (FFT)
circuit 6 performs Fourier transform on output signals of thesynchronization circuit 5 and divides an OFDM modulation signal into signals of respective subcarriers. - Upon receipt of the
preamble 25 for channel characteristic estimation, a channeldistortion estimating circuit 7 receives the signals of respective subcarriers from theFFT circuit 6 and estimates a channel characteristic H(ω). From the estimation result, the channeldistortion estimating circuit 7 outputs acoefficient 1/H(ω) for compensating channel distortion to a channeldistortion compensating circuit 8. - The channel
distortion compensating circuit 8 receives the signals of respective subcarriers and executes complex multiplication on the signals by thecoefficient 1/H(ω) for compensating channel distortion, thereby compensating the channel distortion. A subcarrier demodulatingcircuit 9 receives the signal which has been subjected to the distortion compensation, and performs demodulation each subcarrier. - Fig. 2 shows the configuration of the
synchronization circuit 5. In Fig. 2, when thepreamble 24 for timing/carrier frequency synchronization is received, a symbol timing estimatingcircuit 10 reproduces a symbol timing by the sampled and quantized digital complex baseband signals outputted from the A/D converters 3 and 4 and outputs a timing signal to a symbolsynchronization processing circuit 13. - A carrier
frequency estimating circuit 11 estimates the carrier frequency by using outputs of the A/D converters 3 and 4 upon receipt of the preamble for synchronization and outputs a frequency error compensating signal to acomplex multiplier 12. - Fig. 3 shows the configuration of the symbol
timing estimation circuit 10. In Fig. 3, acomplex correlating circuit 14 correlates the sampled and quantized digital complex baseband signals outputted from the A/D converters 3 and 4 and the pattern of thepreamble 24 for timing/carrier frequency synchronization of a short symbol prestored in a referencesignal storing circuit 15 and sequentially outputs the result of correlation. - A
timing detecting circuit 16 monitors the correlation result from the complex correlatingcircuit 14 and outputs the timing detection result. - A
timing control circuit 17 receives the timing detection result from thetiming detecting circuit 16, outputs a detection window signal to thetiming detecting circuit 16, and outputs a timing signal to the symbolsynchronization processing circuit 13. - The
timing detecting circuit 16 detects the timing of the short symbols as thepreamble 24 by using the correlation result from the complex correlatingcircuit 14. - The timing detecting method will be described with reference to Fig. 4. As shown in Fig. 4, the correlation results correspond to the repeated short symbols. When a threshold is set and the correlation result exceeds the threshold, the peak is detected as the timing of the short symbol.
- When the timing of the short symbol is detected, the
timing control circuit 17 generates a detection window signal and narrows the period during which the peak detection is performed (time of detection window) step by step, thereby reducing the peak erroneous detection probability. When the correlation result does not exceed the set threshold in a state where the width of the detection window is narrowed, it is detected as a timing at which the short symbol is switched to a signal of an OFDM symbol unit. - Fig. 5 is a block diagram of the channel
distortion estimating circuit 7. In the diagram, thepreamble signal 25 for channel characteristic estimation is supplied to acomplex multiplier 71 in the channeldistortion estimating circuit 7. The inverse number of the pattern of thepreamble signal 25 is stored in a referencesignal storing circuit 73 and is supplied to the other input of thecomplex multiplier 71 in the channeldistortion estimating circuit 7. The input signals are multiplied by each other and an estimation result H(ω) of the channel characteristic is obtained as an output of thecomplex multiplier 71. The output H(ω) of thecomplex multiplier 71 is supplied to aninverse number circuit 72 where acoefficient 1/H (ω) for compensating channel distortion is calculated. The channeldistortion compensation coefficient 1/H(ω) is multiplied by an output of theFFT 6 by thecomplex multiplier 8, thereby compensating the channel distortion. The resultant signal is outputted to the subcarrier demodulatingcircuit 9. - In the embodiment shown in Fig. 1, as the configuration of a quasi-synchronous detection circuit, a reception signal is first subjected to orthogonal component detection and a resultant is A/D converted. Obviously, on the contrary, it is also possible to perform the A/D conversion and then digitally perform orthogonal component detection.
- As described in detail above, according to the invention, by using the
preamble 24 for timing/carrier frequency synchronization consisting of short symbols shown in Fig. 6, the circuit scale of a correlation circuit or the like can be reduced and the process delay is also reduced as compared with the case of using the preamble consisting of OFDM symbols. - According to the invention, at the time of performing the timing reproduction, the width of the timing detection operation time is regulated by using the detection window signal, thereby enabling the timing detection accuracy to be raised also in the case of using the short symbols. Further, the timing at which the short symbols are switched to the OFDM symbols can be easily detected without enlarging the circuit scale.
- According to the invention, the OFDM demodulator using the timing reproduction circuit which has a small process delay and operates stably with a small circuit scale can be provided.
- While this invention has been described with reference to illustrative embodiments, this description is not intended to be construed in a limiting sense. Various modifications of the illustrative embodiments, as well as other embodiments of the invention, will be apparent to persons skilled in the art upon reference to this description. It is, therefore, contemplated that the appended claims will cover any such modifications or embodiments as fall within the true scope of the claims.
Claims (2)
- An OFDM demodulator for demodulating an orthogonal frequency division multiplexing modulated burst signal, comprising:a quasi-synchronous detector (2) for converting the OFDM modulated bust signal into a complex baseband signal by quasi-synchronous detection;a carrier frequency estimating circuit (11) for receiving the complex baseband signals, estimating a carrier frequency, and compensating a carrier frequency error;an FFT (6) for performing Fourier transform on an output of a symbol synchronization processing circuit (13) to thereby divide the output into signals of respective subcarriers; anda subcarrier demodulator (9) for demodulating an output of the FFT for every subcarrier,
a symbol timing estimating means (10) for narrowing the width of a detection window that is the period during which peak detection is performed on the basis of a result of correlation between a preamble signal in the complex baseband signal and a prestored pattern signal and reproducing a timing of the burst signal; wherein
the symbol synchronization processing circuit (13) is adapted for establishing symbol synchronization on the basis of an output of the symbol timing estimating means (10) with respect to the complex baseband signal in which the carrier frequency error has been compensated. - An OFDM demodulator according to claim 1, wherein the symbol timing estimating circuit detects a peak in the correlation between a preamble signal in the complex baseband signal and a prestored pattern signal when the correlation result exceeds a predetermined threshold to detect the timing of a short symbol in the preamble signal, when the short symbol is detected, narrows a detection window step by step, and detects a timing at which the correlation result does not exceed the predetermined threshold.
Applications Claiming Priority (2)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
JP8947599 | 1999-03-30 | ||
JP8947599 | 1999-03-30 |
Publications (3)
Publication Number | Publication Date |
---|---|
EP1041790A2 EP1041790A2 (en) | 2000-10-04 |
EP1041790A3 EP1041790A3 (en) | 2001-08-08 |
EP1041790B1 true EP1041790B1 (en) | 2004-11-24 |
Family
ID=13971765
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
EP00106029A Expired - Lifetime EP1041790B1 (en) | 1999-03-30 | 2000-03-28 | Symbol timing recovery for OFDM demodulator |
Country Status (3)
Country | Link |
---|---|
US (1) | US6646980B1 (en) |
EP (1) | EP1041790B1 (en) |
DE (1) | DE60016074T2 (en) |
Families Citing this family (34)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
DE60029687T2 (en) * | 1999-06-22 | 2007-10-18 | Matsushita Electric Industrial Co., Ltd., Kadoma | Symbol clock synchronization in multi-carrier receivers |
CN1694445A (en) | 1999-08-27 | 2005-11-09 | 三菱电机株式会社 | Synchronizing pulse generating method and method of receiving OFDM signal |
GB2373693B (en) * | 1999-08-27 | 2003-01-15 | Mitsubishi Electric Inf Tech | OFDM frame synchronisation |
JP3513465B2 (en) * | 2000-02-22 | 2004-03-31 | シャープ株式会社 | Wireless communication transmitter and wireless communication receiver |
JP4378837B2 (en) * | 2000-04-07 | 2009-12-09 | ソニー株式会社 | Receiver |
US6859899B2 (en) * | 2000-05-15 | 2005-02-22 | Texas Instruments Incorporated | Method for data packet acquisition using split preamble |
CA2361247C (en) * | 2000-11-06 | 2008-10-07 | Ntt Docomo, Inc. | Transmitter, transmitting method, receiver, and receiving method for mc-cdma communication system |
JP3636145B2 (en) | 2001-06-15 | 2005-04-06 | ソニー株式会社 | Demodulation timing generation circuit and demodulation device |
US7139340B2 (en) * | 2002-06-28 | 2006-11-21 | Hitachi, Ltd. | Robust OFDM carrier recovery methods and apparatus |
CA2470680A1 (en) * | 2002-10-23 | 2004-05-06 | Samsung Electronics Co., Ltd. | Apparatus and method for generating a preamble sequence in an ofdm communication system |
US7394870B2 (en) * | 2003-04-04 | 2008-07-01 | Silicon Storage Technology, Inc. | Low complexity synchronization for wireless transmission |
US7480234B1 (en) | 2003-10-31 | 2009-01-20 | Cisco Technology, Inc. | Initial timing estimation in a wireless network receiver |
US20050147191A1 (en) * | 2004-01-02 | 2005-07-07 | Geier George J. | Extended frequency error correction in a wireless communication receiver |
JP2005260337A (en) * | 2004-03-09 | 2005-09-22 | Renesas Technology Corp | Demodulation circuit and radio communication system |
JP2005303691A (en) * | 2004-04-13 | 2005-10-27 | Oki Electric Ind Co Ltd | Device and method for detecting synchronization |
DE102004025109B4 (en) | 2004-05-21 | 2007-05-03 | Infineon Technologies Ag | Device and method for preamble detection and frame synchronization during data packet transmission |
WO2005125071A1 (en) * | 2004-06-17 | 2005-12-29 | Pioneer Corporation | Reception device and reception method |
TWI285484B (en) * | 2004-12-27 | 2007-08-11 | Ind Tech Res Inst | Method for detecting signal and estimating symbol timing |
US7778336B1 (en) * | 2005-02-09 | 2010-08-17 | Marvell International Ltd. | Timing and frequency synchronization of OFDM signals for changing channel conditions |
US7602852B2 (en) * | 2005-04-21 | 2009-10-13 | Telefonaktiebolaget L M Ericsson (Publ) | Initial parameter estimation in OFDM systems |
JP4624423B2 (en) * | 2005-09-06 | 2011-02-02 | 三洋電機株式会社 | Receiver |
JP2007300383A (en) * | 2006-04-28 | 2007-11-15 | Fujitsu Ltd | Mimo-ofdm transmitter |
US7860128B2 (en) * | 2006-06-28 | 2010-12-28 | Samsung Electronics Co., Ltd. | System and method for wireless communication of uncompressed video having a preamble design |
ATE543313T1 (en) * | 2007-09-14 | 2012-02-15 | France Telecom | SYNCHRONIZATION OF DATA TRANSMISSION FRAMEWORK IN AN OFDM COMMUNICATION SYSTEM |
JP5121367B2 (en) * | 2007-09-25 | 2013-01-16 | 株式会社東芝 | Apparatus, method and system for outputting video |
JP2009080580A (en) * | 2007-09-25 | 2009-04-16 | Toshiba Corp | Image display device and display method |
US7688245B2 (en) | 2008-07-11 | 2010-03-30 | Infineon Technologies Ag | Method for quantizing of signal values and quantizer |
JP2010055424A (en) * | 2008-08-28 | 2010-03-11 | Toshiba Corp | Apparatus, method and program for processing image |
JP5060430B2 (en) * | 2008-08-28 | 2012-10-31 | 株式会社東芝 | Display control apparatus and method |
JP2010073126A (en) * | 2008-09-22 | 2010-04-02 | Toshiba Corp | Information visualization device and method for visualizing information |
JP5388631B2 (en) * | 2009-03-03 | 2014-01-15 | 株式会社東芝 | Content presentation apparatus and method |
JP4852119B2 (en) * | 2009-03-25 | 2012-01-11 | 株式会社東芝 | Data display device, data display method, and data display program |
KR102537783B1 (en) | 2016-01-22 | 2023-05-30 | 삼성전자주식회사 | Receiving apparatus and controlling method thereof |
CN107230335B (en) * | 2017-05-27 | 2021-02-23 | 夏德华 | Communication method and system for photovoltaic power generation field control system |
Family Cites Families (6)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US5717722A (en) * | 1994-11-08 | 1998-02-10 | Anritsu Corporation | Precision symbol demodulation system for multi-carrier modulation signal |
SE504787C2 (en) * | 1994-12-14 | 1997-04-28 | Hd Divine Ab | Method of OFDM reception for correction of frequency, time window, sampling clock and slow phase variations |
GB2309866A (en) * | 1996-01-30 | 1997-08-06 | Sony Corp | Frequency error detection in mobile radio communications |
US6067017A (en) | 1996-08-12 | 2000-05-23 | Harris Corporation | Emergency location system and method |
EP0869645A3 (en) * | 1997-03-31 | 2001-05-16 | Victor Company Of Japan, Ltd. | Phase and amplitude correction in a multicarrier receiver |
US6266377B1 (en) * | 1998-05-12 | 2001-07-24 | Nortel Networks Limited | Method of timing recovery convergence monitoring in modems |
-
2000
- 2000-03-28 EP EP00106029A patent/EP1041790B1/en not_active Expired - Lifetime
- 2000-03-28 DE DE60016074T patent/DE60016074T2/en not_active Expired - Lifetime
- 2000-03-29 US US09/537,417 patent/US6646980B1/en not_active Expired - Fee Related
Also Published As
Publication number | Publication date |
---|---|
DE60016074T2 (en) | 2005-11-24 |
EP1041790A3 (en) | 2001-08-08 |
US6646980B1 (en) | 2003-11-11 |
EP1041790A2 (en) | 2000-10-04 |
DE60016074D1 (en) | 2004-12-30 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
EP1041790B1 (en) | Symbol timing recovery for OFDM demodulator | |
AU740804B2 (en) | OFDM packet communication receiver system | |
EP1063824B1 (en) | Symbol synchronisation in multicarrier receivers | |
US7436906B2 (en) | Synchronous detector with high accuracy in detecting synchronization and a method therefor | |
US7843805B2 (en) | Method and circuit for frequency offset estimation in frequency domain in the orthogonal frequency division multiplexing baseband receiver for IEEE 802.11a/g wireless LAN standard | |
US7649963B2 (en) | Apparatus for estimating and compensating carrier frequency offset and data receiving method in receiver of wireless communication system | |
JP4900447B2 (en) | Transmitting apparatus and transmitting method | |
US7627059B2 (en) | Method of robust timing detection and carrier frequency offset estimation for OFDM systems | |
US7039000B2 (en) | Timing synchronization for OFDM-based wireless networks | |
US6680901B1 (en) | OFDM demodulator | |
US20040141570A1 (en) | Symbol timing correction circuit, receiver, symbol timing correction, mothed, and demodulation processing method | |
US20070047433A1 (en) | Method and circuit for fine timing synchronization in the orthogonal frequency division multiplexing baseband receiver for IEEE 802.11a/g wireless LAN standard | |
EP1195961A2 (en) | Frequency offset correction in multicarrier receivers | |
EP1276289B1 (en) | OFDM receiving system for performing system timing synchronization using guard interval and method for the same | |
JP2001136149A (en) | Ofdm receiver for wireless packet communication | |
JP2002374223A (en) | Ofdm communication system and ofdm communication method | |
US7106821B2 (en) | Data modulation method, data modulation device and communication device | |
JP3339490B2 (en) | OFDM demodulator | |
JP2000201131A (en) | Ofdm communication apparatus | |
JP2001345780A (en) | Ofdm receiving device using maximum ratio synthesization diversity | |
KR100618978B1 (en) | Apparatus and method for symbol synchronization in OFDM signal receiver | |
JP3581324B2 (en) | OFDM communication device | |
KR100195748B1 (en) | Orthogonal frequency division multiplexing receiving system | |
JP3616550B2 (en) | OFDM demodulator | |
JP2001069113A (en) | Multicarrier synchronous detecting circuit |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
PUAI | Public reference made under article 153(3) epc to a published international application that has entered the european phase |
Free format text: ORIGINAL CODE: 0009012 |
|
AK | Designated contracting states |
Kind code of ref document: A2 Designated state(s): DE NL SE |
|
AX | Request for extension of the european patent |
Free format text: AL;LT;LV;MK;RO;SI |
|
PUAL | Search report despatched |
Free format text: ORIGINAL CODE: 0009013 |
|
AK | Designated contracting states |
Kind code of ref document: A3 Designated state(s): AT BE CH CY DE DK ES FI FR GB GR IE IT LI LU MC NL PT SE |
|
AX | Request for extension of the european patent |
Free format text: AL;LT;LV;MK;RO;SI |
|
17P | Request for examination filed |
Effective date: 20010627 |
|
17Q | First examination report despatched |
Effective date: 20020111 |
|
AKX | Designation fees paid |
Free format text: DE NL SE |
|
GRAP | Despatch of communication of intention to grant a patent |
Free format text: ORIGINAL CODE: EPIDOSNIGR1 |
|
GRAS | Grant fee paid |
Free format text: ORIGINAL CODE: EPIDOSNIGR3 |
|
GRAA | (expected) grant |
Free format text: ORIGINAL CODE: 0009210 |
|
AK | Designated contracting states |
Kind code of ref document: B1 Designated state(s): DE NL SE |
|
PG25 | Lapsed in a contracting state [announced via postgrant information from national office to epo] |
Ref country code: NL Free format text: LAPSE BECAUSE OF FAILURE TO SUBMIT A TRANSLATION OF THE DESCRIPTION OR TO PAY THE FEE WITHIN THE PRESCRIBED TIME-LIMIT Effective date: 20041124 |
|
REF | Corresponds to: |
Ref document number: 60016074 Country of ref document: DE Date of ref document: 20041230 Kind code of ref document: P |
|
PG25 | Lapsed in a contracting state [announced via postgrant information from national office to epo] |
Ref country code: SE Free format text: LAPSE BECAUSE OF FAILURE TO SUBMIT A TRANSLATION OF THE DESCRIPTION OR TO PAY THE FEE WITHIN THE PRESCRIBED TIME-LIMIT Effective date: 20050224 |
|
NLV1 | Nl: lapsed or annulled due to failure to fulfill the requirements of art. 29p and 29m of the patents act | ||
PLBE | No opposition filed within time limit |
Free format text: ORIGINAL CODE: 0009261 |
|
STAA | Information on the status of an ep patent application or granted ep patent |
Free format text: STATUS: NO OPPOSITION FILED WITHIN TIME LIMIT |
|
26N | No opposition filed |
Effective date: 20050825 |
|
PGFP | Annual fee paid to national office [announced via postgrant information from national office to epo] |
Ref country code: DE Payment date: 20130320 Year of fee payment: 14 |
|
REG | Reference to a national code |
Ref country code: DE Ref legal event code: R119 Ref document number: 60016074 Country of ref document: DE |
|
REG | Reference to a national code |
Ref country code: DE Ref legal event code: R119 Ref document number: 60016074 Country of ref document: DE Effective date: 20141001 |
|
PG25 | Lapsed in a contracting state [announced via postgrant information from national office to epo] |
Ref country code: DE Free format text: LAPSE BECAUSE OF NON-PAYMENT OF DUE FEES Effective date: 20141001 |