EP0851324A1 - A device useful as a master/slave clock for transmitting standard time over a telephone network - Google Patents
A device useful as a master/slave clock for transmitting standard time over a telephone network Download PDFInfo
- Publication number
- EP0851324A1 EP0851324A1 EP96309511A EP96309511A EP0851324A1 EP 0851324 A1 EP0851324 A1 EP 0851324A1 EP 96309511 A EP96309511 A EP 96309511A EP 96309511 A EP96309511 A EP 96309511A EP 0851324 A1 EP0851324 A1 EP 0851324A1
- Authority
- EP
- European Patent Office
- Prior art keywords
- clock
- data
- time
- master
- telephone network
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Granted
Links
Images
Classifications
-
- G—PHYSICS
- G04—HOROLOGY
- G04G—ELECTRONIC TIME-PIECES
- G04G99/00—Subject matter not provided for in other groups of this subclass
- G04G99/006—Electronic time-pieces using a microcomputer, e.g. for multi-function clocks
-
- G—PHYSICS
- G04—HOROLOGY
- G04G—ELECTRONIC TIME-PIECES
- G04G5/00—Setting, i.e. correcting or changing, the time-indication
Definitions
- This invention relates to a device useful as a master slave clock for transmitting standard time over a telephone network and a telephone network incorporating the device for transmitting and receiving standard time.
- Time is one of the several basic quantities from which most physical measurement systems are derived. Others are length, mass and temperature. Unlike other physical quantities it cannot be apprehended by any of the physical senses. For example, we can see distance, feel weight or temperature. But we can know time only through consciousness or observing effects.
- time interval is the duration between two events, or in other words, it is the length of time between two events. Time interval may or may not be associated with a specific date. It is of vital importance for synchronization, the very basic need for efficient communication.
- the second one specifies the particular time at which an event has occurred or will occur.
- Time of a day or date is the most often used term. It is usually presented in a brief form of hour, minute and second, whereas a complete statement of time should also include week, day, month and year. It could also extend to units of smaller than the second going down through milliseconds, microseconds, nanoseconds and picoseconds.
- STFS Time and Frequency Signal
- Portable Clocks It is the most accurate and reliable method of time transfer from the time keeping laboratory to the remote user. In this method a portable clock is synchronized at a reference station and carried to desired place in running condition for comparison. To synchronize a remote clock it becomes imperative to fly the clock to reduce travel time. Thus, this method is expensive and is available on demand. This method is accurate to some tens of nanoseconds.
- Radio Communication It is the most important method of STFS dissemination. This dissemination technique is used for comparison of remote clock through radio signal. Precious methods are basically meant for point to point communication. But the radio technique has the primary provision of many users' accessibility simultaneously.
- the radio communication involves ionospheric propagation up to frequencies of 30MHz. If the frequency exceeds 30MHz, the wave propagates in almost a straight line. This is called line of sight propagation (LOS) and forms the basic feature of TV and satellite systems.
- LOS line of sight propagation
- the satellites are more advantageous than the terrestrial STFS dissemination techniques in terms of global coverage, accuracy of time transfer and propagation feature. Radio communication can be classified as:
- the main object of the present invention is to provide a device useful as a master/slave clock for transmitting standard time over a telephone network. Another object is to provide a telephone network incorporating the device for transmitting and receiving standard time.
- synchronization of time is being done through telephone lines.
- digital data is being generated from a standard clock and is transferred through a telephone line.
- Users may get their clock synchronized to Indian Standard Time (IST) by dialing the number of the dedicated telephone line.
- Teleclock has its own independent clock based on a good crystal oscillator, which is sufficient to maintain time within one second for a day or two. It has its own automatic dialling system too. It can dial the number and get its clock synchronized to the data transmitted by NPL through a telephone line within few seconds.
- the clock of the user will then run from its new time automatically as soon as the telephone line is disconnected.
- the phase of second pulse or one pulse per second (1pps) of the local clock will also be set within few tens of millisecond if we ignore the propagation delay.
- block 1 is a pulse generator
- block 2 is a central processing unit (CPU) with Random Access Memory (RAM) and Externally programmable read only memory (EPROM)
- block 3 is an input/output (I/O) interface
- block 4 is a key board/display interface
- block 5 is display unit
- block 6 is an interface connected to the modem
- block 7 is a key board.
- the present invention provides a device useful as a master/slave clock for transmitting standard time over a telephone network which comprises a pulse generator (1) capable of being synchronized with a standard external clock system, the output of the generator (1) being connected directly to and also through an I/O interface (3) to a CPU (2) having RAM and EPROM, the CPU (2) being connected to a key board (7) and to a digital display unit (5) through an interface (4), the said CPU (2) being connected to an interface (6) capable of making the signals compatible for connecting to a telephone modem.
- the central processing unit used may be a microprocessor such as Intel (8085,8080,8086), Motorola (68000).
- the block diagram of the telephone network incorporating the device for transmitting and receiving standard time is shown.
- block 8 depicts the master clock the details of which is shown in fig. 1 of the drawings
- block 9 is a modem
- block 10 is an electronic switch.
- the present invention provides a telephone network incorporating the device for transmitting and receiving standard time which comprises a master/slave clock (8) connected to a telephone network through a modem (9) and an electronic switch (10) at the transmitting end, a slave clock at the receiving end being connected to the said telephone network through a modem (9).
- the device of the present invention is a microprocessor based system which functions through a software, intimately related to its hardware arrangements.
- the system is basically comprised of an independent clock system with a display unit.
- the output of the clock is connected to a modem through RS232C part.
- the oscillator is based on standard crystal ( ⁇ IPPM). 1pps is generated by dividing the oscillator output by the number same as the frequency value of the oscillator. This 1pps actually drives the interrupt subroutine of the microprocessor software to generate the clock (i.e. hour, minute, second) data and to feed them to the display unit.
- the system functions in either master (i.e. transmit) mode or receive (i.e.slave) mode.
- the system dials a known telephone number through modem either at a predecided time or on command.
- the data stream from the transmit/master system starts flowing in.
- the system accepts the data.
- the phase of second pulse of the system clock can be set. This can be achieved by generating a software pulse on identifying the special character.
- the software pulse thus generated is used to reset the clock.
- the clock data stream available from the modem is used to update the current clock data stored in RAM which in turn is used by clock software. After the clock data is "errorlessly" updated , the telephone line is disconnected by a command through Modem.
- the system can be in master mode when the system is not linked with telephone line.
- the clock, system just at the start of the interrupt subroutine, generates the special character virtually coinciding with the phase of the second pulse of the master clock.
- the master clock can be "constantly" set by external master clock system, if necessary.
- the system outputs the stream of clock data in a predefined format through RS232C port. This output can be practically linked to the modem when the status of carrier-detect of the modem is ON.
- the master clock When the clock is in the master mode, the master clock sends out data related to current time through the RS232C port in a definite format so that the receiving slave clock can recognize the pattern.
- the sequence of characters and data those are sent are as follows: “O”,” ⁇ CR ⁇ ",”S”,” ⁇ CR ⁇ ",SD,” ⁇ CR ⁇ ",”K”,” ⁇ CR ⁇ ",MD,” ⁇ CR ⁇ ",”G”,” ⁇ CR ⁇ ",HD,” ⁇ CR ⁇ ”
- the dividing counter is started by the incoming MASTER clock's 1pps and after pulse shaping, we get a phase shifted 1pps in the SLAVE clock.
- S", "K” and “G” are signature that precedes the second data (SD), minute data (MD) and hour data (HD) respectively.
- clock operating in the slave mode it receives the data stream from the RS232C port. Since the data is transmitted serially and the ⁇ p can start intercepting data from any point, the necessity of the signature is felt. That is, when any of this signature is recognized, the following two digits would be assumed to he the corresponding hour, minute or second data.
- the above data sequence is rented four times in a second in order to provide enough redundance and confidence in reliability of the data at the receiving end.
- ⁇ CR ⁇ The carriage return " ⁇ CR ⁇ " is not necessary if the receiving end is a slave clock but it is convenient when a computer's internal clock is to be synchronized. However the software is not unduly complicated due to its presence.
- ⁇ CR ⁇ In order to make the data format universally compatible ⁇ CR ⁇ is added after each data. The slave takes two sets of data pertaining to current time out of the transmitted five sets of data in a second. It compares the two sets. If any discrepancy is found it throws the whole data and starts afresh.
- the 1pps is actually generated from a 5MHz signal.
- a cascade of frequency divider are used to generate 1pps from 5MHz.
- IC7490 which is a decade counter.
- the divider chain has the provision of being reset by a software 1pps and/or hardware 1pps available from the external source.
- the software pulse helps in aligning the phase of the in built 1pps with that of the received 1pps. This alignment helps in extracting data from the received signal as will be more clarified in the software section.
- the system has in built 5 MHz crystal oscillator.
- phase lock loop (PLL - chip IC564) has been used instead of a simple oscillator.
- the advantage of using the PLL is the following.
- VCO voltage controlled oscillator
- Microprocessor related unit is :
- the system is based on an 8-bit microprocessor.
- the functional block diagram of the system is shown in fig. 1 of drawings.
- the main operation of the microprocessor is in its interrupt mode.
- the interrupt pulse required to run the software is fed from the 1pps signal generator as explained in the later section.
- the microprocessor based clock system is made compatible to other digital systems like computers by the provision of the RS232C port.
- This port serially transmits data related to time through serial output data (SOD) port of the microprocessor. Through serial input data (SID), it receives data.
- SOD serial output data
- SID serial input data
- This port is directly connected to RS232C interface.
- the functional block diagram of a teleclock system shown in fig. 2 comprises of the following main components :
- the RS232C interfacing is done through two pins of the 8085 ⁇ P. These two pins are the serial I/O pins. Since the RS232C is not compatible with TTL logic so we have used the line driver IC1488 and the line receiver IC1489 for interfacing TTL logic with RS232C.
- the data out of SOD of ⁇ P 8085 is of TTL logic level.
- TTL logic In order to make this TTL logic compatible with RS232C it is converted to RS232C by IC 1488.
- the output voltage level of the line driver is decided by its power supply.
- the received RS232C signal is converted to TTL logic by the IC 1489 and is fed to the line of the ⁇ P 8085.
- the RS232C is made compatible with the TTL logic using 1488 and 1489 ICs.
- 8255 is a general purpose I/O interface. It has been configured for only output port. C-low port of 8255 is used for the generation of 1pps by software means.
- the 8279 is used for interfacing keyboard/ display. This is done by software means. When data is entered through keyboard, it is stored in the internal FIFO (First In First Out) memory and an interrupt signal is generated with each entry. This interrupt signal is used to interrupt RST 5.5 of the 8085 ⁇ P. The software for running the keyboard interface is written in the ISS of the RST 5.5.
- FIFO First In First Out
- the display unit is an eight-unit seven segment LED. These are used to display the current time and the status of the different mode of operation through pre-assigned character.
- the software of the teleclock system comprises of the main program and two Interrupt Service Subroutine (ISS) RST 6.5 and RST 5.5.
- ISS Interrupt Service Subroutine
- the main program (see flow chart in fig.3)after initialising process enables the interrupts RST 6.5 and RST 5.5 and receives the data from serial port if desired.
- the initialising process consists of configuring I/O interface 8255, suitably setting the memory areas and setting the current time through the key entry if required. After enabling the interrupts the program lies in a wait loop with a provision of routing to the slave program whenever necessary.
- the signature of the incoming data is checked. If the incoming signature is "S” then the following data is stored as the second data. Thus after the identification of the signature of "K” and “G” , the minute and hour data are stored respectively. These stored data are used as valid data for time till two consecutive sets of data match exactly.
- the lock flag is set after the availability of valid data.
- the basic clock of the system is a software clock run in the interrupt mode through RST 6.5 (see flow chart in fig.4).
- the RST 6.5 is activated by a 1pps signal generated as described in example 2.
- the ISS RST 6.5 updates the clock. One may set the time according to the key entry.
- the data stream following the transmission scheme (as described in example 1) is outputted through the SOD port when the system operates in the master mode.
- the ISS RST 5.5 is executed on entering data through the key board.
- ISS actually stores the keyed data in the desired area.
- the ISS is written in such a way that on pressing the letter "E" the last three data set entered will be displayed on the eight unit 7-segment LED. This has been implemented by the interfacing of ⁇ P 8085 with the 8279. While executing RST 5.5 if 1pps signal arrives then it jumps to RST 6.5 and the program returns back to ISS 5.5 after executing the RST 6.5.
Landscapes
- Physics & Mathematics (AREA)
- General Physics & Mathematics (AREA)
- Electric Clocks (AREA)
Abstract
Description
- (a) Geostationary satellites: Geostationary Satellites are normally used to reflect the time
signals. There are two basic techniques of time transfer via Geostationary satellite:
- (i) One way technique : There are two operational STFS dissemination services in one way mode - one via INSAT originated from National Physical Laboratory, India (A.Sen Gupta, A.K. Hanjura and B.S.Mathur (1991) Satellite broadcasting of time and frequency signals Proc. IEEE, 79, 973) and the other is via GOES satellite originated from NIST, Boulder, USA (R.E.Beehler, D.D. Davis and J.B.Milton, GOES satellite time code dissemination Description and operation, NBS Special Publication 250-300, Jan 1998). The time service via INSAT has the time accuracy capability of ten microseconds.
- (ii) Two way technique : Two way technique using MITREX modem has been used for experimental purposes many times to synchronize/compare phasing of seconds pulses of clocks remotely located. This technique amply showed the capability of time comparison accuracy of the order of tens of nanoseconds.
Wire Communication : Wire communication means to transmit clock time through wire cables. These are used for driving different clock display systems from one central clock for in-house applications. There are two types of wire communication:
Parallel Bit Communication : In this form of wire communication one should dedicate one line for each bit of information, thus requiring N lines for N bits. This is the major disadvantage in parallel communication. Thus dissemination of time signals in parallel form is rather inconvenient for longer distance. But circuit for display system is simple and faster.
Serial Bit Communication : In this case of serial cables there is a pair of wires instead of parallel wires. So bits related to current time data is transmitted sequentially (i.e. one bit at a time is transmitted). This is a slow process and is used in fields where speed is not an important factor. Here the circuit is more involved and thereby it involves more cost. But this is convenient for longer network. These techniques might have been used for local applications but no regular time service using these techniques has been reported yet now.
Claims (6)
- A device useful as a master/slave clock for transmitting standard time over a telephone network, which comprises a pulse generator (1) capable of being synchronized with a standard external clock system, wherein the output of the generator (1) is connected directly to and also through an I/O interface (3) to a CPU (2) having RAM and EPROM, wherein the CPU (2) is connected to a keyboard (7) and to a digital display unit (5) through an interface (4), and wherein said CPU (2) is connected to an interface (6) capable of making the signals compatible for connecting to a telephone modem.
- A device as claimed in claim 1 wherein the central processing unit used is a microprocessor.
- A device as claimed in claim 1 or 2 wherein the EPROM used contains the main programme (shown in Figure 3) for the received mode by enabling the initialising process, if required setting the time, activating the interrupts, and thereafter if required receiving the data checking for locking.
- A device as claimed in claim 1 or 2 wherein the EPROM used contains an interrupt service subroutine (RST 6.5) (shown in Figure 4) for transmit mode by running the clock activated by a PPS signal, setting time and date if commanded through key entry, and outputting a data stream advanced by 1 second through SOD port following a transmission scheme if operated in a master mode; wherein the transmission scheme is in a decided format for sending characters and data in a sequence as "O", "〈CR〉", "S", "〈CR〉", SD, "〈CR〉", "K", "〈CR〉", MD, "〈CR〉", "G", "〈CR〉", HD, "〈CR〉", wherein items within the quotation marks (" ") are characters themselves and SD, MD and HD are two digit data of second, minute and hour respectively, wherein "〈CR〉" denotes the "command character" carriage return, and wherein the arrival of "O" signifies the phase of the second pulse of the master clock.
- A device as claimed in claim 1 or 2, wherein the EPROM used contains the interrupt service subroutine RST 5.5 for keying in data as required for the operation.
- A telephone network incorporating a device for transmitting and receiving standard time which comprises a master/slave clock (8) as claimed in either of claims 1 and 2 connected to a telephone network through a modem (9) and an electronic switch (10) at the transmitting end, and a slave clock at the receiving end connected to said telephone network through a modem (9).
Priority Applications (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
EP19960309511 EP0851324B1 (en) | 1996-12-27 | 1996-12-27 | A device useful as a master/slave clock for transmitting standard time over a telephone network |
Applications Claiming Priority (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
EP19960309511 EP0851324B1 (en) | 1996-12-27 | 1996-12-27 | A device useful as a master/slave clock for transmitting standard time over a telephone network |
Publications (2)
Publication Number | Publication Date |
---|---|
EP0851324A1 true EP0851324A1 (en) | 1998-07-01 |
EP0851324B1 EP0851324B1 (en) | 2012-06-13 |
Family
ID=8225211
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
EP19960309511 Expired - Lifetime EP0851324B1 (en) | 1996-12-27 | 1996-12-27 | A device useful as a master/slave clock for transmitting standard time over a telephone network |
Country Status (1)
Country | Link |
---|---|
EP (1) | EP0851324B1 (en) |
Cited By (1)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US9225344B2 (en) | 2013-01-16 | 2015-12-29 | Altera Corporation | Methods and apparatus for aligning clock signals on an integrated circuit |
Citations (4)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US4020628A (en) * | 1974-10-14 | 1977-05-03 | Centre Electronique Horloger S.A. | Automatic regulation of an electronic watch |
US4125993A (en) * | 1976-07-02 | 1978-11-21 | Emile Jr Philip | Digital display devices with remote updating |
JPS5441776A (en) * | 1977-09-08 | 1979-04-03 | Sharp Corp | Microprocessor system for watches |
GB2070814A (en) * | 1980-02-12 | 1981-09-09 | Ebauches Sa | Electronic watch with chronograph function |
-
1996
- 1996-12-27 EP EP19960309511 patent/EP0851324B1/en not_active Expired - Lifetime
Patent Citations (4)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US4020628A (en) * | 1974-10-14 | 1977-05-03 | Centre Electronique Horloger S.A. | Automatic regulation of an electronic watch |
US4125993A (en) * | 1976-07-02 | 1978-11-21 | Emile Jr Philip | Digital display devices with remote updating |
JPS5441776A (en) * | 1977-09-08 | 1979-04-03 | Sharp Corp | Microprocessor system for watches |
GB2070814A (en) * | 1980-02-12 | 1981-09-09 | Ebauches Sa | Electronic watch with chronograph function |
Non-Patent Citations (6)
Title |
---|
A. SEN GUPTA, A.K. HANJURA, B.S. MATHUR: "Satellite Broadcasting of time and frequency signals", PROC. IEEE, vol. 79, 1991, pages 973 |
LOMBARDI M A: "KEEPING TIME ON YOUR PC", BYTE, vol. 18, no. 11, 1 October 1993 (1993-10-01), pages 57/58, 60, 62, XP000396635 * |
P. BENERJEE ET AL.: "Monitoring of GPS signals at NPL, New Delhi for precise time comparison, IJRSP", GPS SYSTEM: GLOBAL POSITIONING SYSTEM (GPS), vol. 23, 1994, pages 246 |
PATENT ABSTRACTS OF JAPAN vol. 3, no. 64 (E - 114) 31 May 1979 (1979-05-31) * |
R.E. BEEHLER, D.D. DAVIS, J.B. MILTON, GOES SATELLITE TIME CODE DISSEMINATION DESCRIPTION AND OPERATION,NBS SPECIAL PUBLICATION 250-300, January 1998 (1998-01-01) |
SCHACHTSCHNEIDER G: "QUARZGESTEUERTE DIGITALUHR MIT EINCHIP-MIKRORECHNER", RADIO FERNSEHEN ELEKTRONIK, vol. 38, no. 9, 1 January 1989 (1989-01-01), pages 590 - 594, XP000073208 * |
Cited By (1)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US9225344B2 (en) | 2013-01-16 | 2015-12-29 | Altera Corporation | Methods and apparatus for aligning clock signals on an integrated circuit |
Also Published As
Publication number | Publication date |
---|---|
EP0851324B1 (en) | 2012-06-13 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
US6847691B2 (en) | Time synchronizing system | |
EP1946189B1 (en) | Time of day synchronization and distribution within a multiprocessor embedded system and related methods | |
US20010023464A1 (en) | Time synchronization of units in a system | |
CN101146109A (en) | Time synchronization system, time synchronization device and method for providing time synchronization device | |
AU2004201473A1 (en) | System and method for synchronizing satellite clock in base transceiver station | |
US6118314A (en) | Circuit assembly and method of synchronizing plural circuits | |
US6091804A (en) | Device useful as a master/slave clock for transmitting standard time over a telephone network and a telephone network incorporating the device for transmitting and receiving standard time | |
KR970007980B1 (en) | Method for synchronizing the reference frequency oscillator of a metallic-based microcell to a master oscillator | |
CN100586055C (en) | Clock transmission apparatus for performing network synchronization of systems | |
EP0851324B1 (en) | A device useful as a master/slave clock for transmitting standard time over a telephone network | |
CN201732514U (en) | Networked automatic timing high-precision digital permanent calendar with mutual-assistance sharing protocol | |
US4420831A (en) | Method and device for frequency translation | |
US7573863B2 (en) | Method for real time control of transmit chain for software radios | |
CN107659369B (en) | Clock synchronization device and synchronization method for positioning base station | |
JP2001501395A (en) | Event recording and analysis in telecommunications networks | |
WO2007071652A1 (en) | Method and apparatus for time synchronisation | |
CA1160711A (en) | Multi-master station, multi-channel digital communication system with channel selection provided at each terminal | |
US6847307B2 (en) | Traffic signal control system employing universal co-ordinated time (UTC) of GPS as time base | |
CN112805958B (en) | Time synchronization method and device | |
CN217037200U (en) | Synchronous signal source switching control circuit and system | |
EP0459039A1 (en) | Apparatus and method for generating time data for computer networks | |
EP1801609A1 (en) | Method and apparatus for time synchronisation | |
Ravensbergen et al. | Time reference system of the VLT | |
Vásquez-Ortiz et al. | FPGA-based GPS controlled timing system with nanosecond accuracy and leap second support | |
Arora et al. | A new time dissemination service with an accuracy of±10 ms over public switched telephone network |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
PUAI | Public reference made under article 153(3) epc to a published international application that has entered the european phase |
Free format text: ORIGINAL CODE: 0009012 |
|
AK | Designated contracting states |
Kind code of ref document: A1 Designated state(s): DE FR GB IT SE |
|
AX | Request for extension of the european patent |
Free format text: AL;LT;LV;SI |
|
17P | Request for examination filed |
Effective date: 19981222 |
|
AKX | Designation fees paid |
Free format text: DE FR GB IT SE |
|
RBV | Designated contracting states (corrected) |
Designated state(s): DE FR GB IT SE |
|
17Q | First examination report despatched |
Effective date: 19991230 |
|
17Q | First examination report despatched |
Effective date: 19991230 |
|
GRAP | Despatch of communication of intention to grant a patent |
Free format text: ORIGINAL CODE: EPIDOSNIGR1 |
|
RIC1 | Information provided on ipc code assigned before grant |
Ipc: G04G 99/00 20100101ALI20111220BHEP Ipc: G04G 5/00 20060101AFI20111220BHEP |
|
GRAS | Grant fee paid |
Free format text: ORIGINAL CODE: EPIDOSNIGR3 |
|
GRAA | (expected) grant |
Free format text: ORIGINAL CODE: 0009210 |
|
AK | Designated contracting states |
Kind code of ref document: B1 Designated state(s): DE FR GB IT SE |
|
REG | Reference to a national code |
Ref country code: GB Ref legal event code: FG4D |
|
REG | Reference to a national code |
Ref country code: DE Ref legal event code: R096 Ref document number: 69638503 Country of ref document: DE Effective date: 20120809 |
|
REG | Reference to a national code |
Ref country code: SE Ref legal event code: TRGR |
|
PLBE | No opposition filed within time limit |
Free format text: ORIGINAL CODE: 0009261 |
|
STAA | Information on the status of an ep patent application or granted ep patent |
Free format text: STATUS: NO OPPOSITION FILED WITHIN TIME LIMIT |
|
26N | No opposition filed |
Effective date: 20130314 |
|
REG | Reference to a national code |
Ref country code: DE Ref legal event code: R097 Ref document number: 69638503 Country of ref document: DE Effective date: 20130314 |
|
REG | Reference to a national code |
Ref country code: FR Ref legal event code: PLFP Year of fee payment: 20 |
|
PGFP | Annual fee paid to national office [announced via postgrant information from national office to epo] |
Ref country code: DE Payment date: 20151203 Year of fee payment: 20 Ref country code: GB Payment date: 20151204 Year of fee payment: 20 |
|
PGFP | Annual fee paid to national office [announced via postgrant information from national office to epo] |
Ref country code: FR Payment date: 20151211 Year of fee payment: 20 Ref country code: SE Payment date: 20151217 Year of fee payment: 20 |
|
PGFP | Annual fee paid to national office [announced via postgrant information from national office to epo] |
Ref country code: IT Payment date: 20151210 Year of fee payment: 20 |
|
REG | Reference to a national code |
Ref country code: DE Ref legal event code: R071 Ref document number: 69638503 Country of ref document: DE |
|
REG | Reference to a national code |
Ref country code: GB Ref legal event code: PE20 Expiry date: 20161226 |
|
PG25 | Lapsed in a contracting state [announced via postgrant information from national office to epo] |
Ref country code: GB Free format text: LAPSE BECAUSE OF EXPIRATION OF PROTECTION Effective date: 20161226 |
|
REG | Reference to a national code |
Ref country code: SE Ref legal event code: EUG |