Skip to content
View arhamhashmi01's full-sized avatar
🎯
Focusing
🎯
Focusing

Block or report arhamhashmi01

Block user

Prevent this user from interacting with your repositories and sending you notifications. Learn more about blocking users.

You must be logged in to block users.

Please don't include any personal information such as legal names or email addresses. Maximum 100 characters, markdown supported. This note will be visible to only you.
Report abuse

Contact GitHub support about this user’s behavior. Learn more about reporting abuse.

Report abuse
arhamhashmi01/README.md

banner Image

Hi 👋, I'm Syed Arham Hashmi

A Passionate Computer Engineer

Computer Systems Engineering student passionate about technology and innovation. Proficient in programming languages like Python, Verilog,RISC-V Assembly and C++, I'm eager to contribute meaningfully to the field. Let's connect and explore opportunities together!

arhamhashmi01

micro chip

  • 🔭 I’m currently working on Booting Linux on CVA6 RISC-V Processor Ported on FPGA

  • 🌱 I’m currently learning VLSI | ASIC Design | FPGAs

  • 💬 Ask me about C++ | Verilog | Python | RISC-V Assembly

  • 👯 I’m looking to collaborate on RISC-V

  • 👨‍💻 All of my projects are available at https://github.com/arhamhashmi01

  • 📫 How to reach me [email protected]

【C O N N E C T】

arham hashmi syed arham hashmi s.arham_hashmi

【LANGUAGES & TOOLS】

cplusplus css3 figma git html5 linux matlab mysql oracle python

【S T A T S】




arhamhashmi01

 arhamhashmi01

arhamhashmi01

【G R A P H】



𝚐𝚒𝚝𝚑𝚞𝚋 𝚐𝚛𝚊𝚙𝚑


arhamhashmi01

【R E P O_A C T I V I T Y】





Alt

【Q U O T E S】



City Theme Refresh to see another quote

github contribution grid snake animation

Popular repositories Loading

  1. rv32i-pipeline-processor rv32i-pipeline-processor Public

    This repository contain the implementaton of RV32I 5-Stage-Pipeline-Processor based on RISC-V ISA and designed on Verilog

    Verilog 10

  2. RV32I_Single_Cycle RV32I_Single_Cycle Public

    This repository contains the implementation of single cycle processor based on RISC-V ISA and implemented on "LOGISIM".

    Verilog 5

  3. Apartment-Management-System Apartment-Management-System Public

    Apartment Management System is a Desktop Application developed using Python/Tkinter and mysql database.

    Python 2 1

  4. CPU-Scheduling-Algorithm CPU-Scheduling-Algorithm Public

    This repository contain the implementation of CPU scheduling algorithm FCFS , SJF , PRIORITY , ROUND ROBIN in python

    Python 2

  5. rv32i-sv rv32i-sv Public

    This repository contain the implementation of RV32I 5-Stage-Pipeline-Processor based on RISC-V ISA and designed on System Verilog

    SystemVerilog 2 2

  6. verilog_practice verilog_practice Public

    Verilog 1