Skip to content

Latest commit

 

History

History
240 lines (206 loc) · 19.4 KB

README.md

File metadata and controls

240 lines (206 loc) · 19.4 KB

Cache Simulator

Cache Simulator is a trace-driven simulator because it takes trace of events as input. The memory reference events specified in the trace(s) will be used by the simulator to drive the movement of data in and out of cache, thus simulating its behavior. The motivation behind this project was a better understanding of the inner working of the cache memory and its policies.

Table of contents

Introduction

Cache Simulator is a simulator implemented in C#. It supports directly mapped, N-way set associative or fully associative cache memory. It also allows LRU (Least Recently Used), MRU (Most Recently Used), Bélády's or Random replacement policy. The cache is simulated inside the computer's RAM memory, and the simulated RAM is stored on the computer's NTFS file system. Data is transferred between memory and cache in blocks of fixed sizes, called cache lines. When a cache line is copied from memory into the cache, a cache entry is created. It will create the entry that contains copied data as well as the requested memory location (tag).

The cache simulator first checks the users inputs, after which the simulator starts reading lines from the trace file. After checking the input values, the simulator calculates number of lines, set size, number of sets, block offset length and set index length. Next, a cold cache is constructed in order to be able to read from and write to it. Simulator does that by calling a method CreateColdCache().

Currently, there is only one cache memory level L1, or L1-D to be exact. The plan is to expand the simulator to support both, L1-I (for instructions) and L1-D (for data), as well as the L2 shared cache memory for CPU cores. For the simulation purposes, L2 should be made slower when reading/fetching data, and it should be smaller than L1.

For mapping purposes, this memory is considered to consist of n number of fixed-length blocks of K words each. That is, there are M = 2n/K blocks. The cache consists of C slots (also referred to as lines) of K words each, and the number of slots is considerably smaller than the number of main memory blocks (C << M).

If a word in a block of memory that is not in the cache is read, that block is transferred to one of the slots of the cache. Because there are more blocks than slots, an individual slot cannot be uniquely and permanently dedicated to a particular block. Therefore, each slot includes a tag that identifies which particular block is currently being stored.

Cache design

Some of the key elements are briefly summarized here. Some of the important elements of cache that should be configurable based on the arguments given as input are:

  • Cache size
  • Block size (or line size)
  • Number of ways of set-associativity (1, N, ∞)
  • Eviction policy
  • Write policy
  • Number of levels of cache
  • Separate I-cache from D-cache, or unified cache (Von Neumann or Harvard)

Block size is the unit of data exchanged between cache and main memory. As the block size increases from very small to larger sizes, the hit ratio will at first increase because of the principle of locality: the high probability that data in the vicinity of a referenced word are likely to be referenced in the near future. As the block size increases, more useful data are brought into the cache. The hit ratio will begin to decrease, however, as the block becomes even bigger and the probability of using the newly fetched data becomes less than the probability of reusing the data that have to be moved out of the cache to make room for the new block.

If the contents of a block in the cache are altered, then it is necessary to write it back to main memory before replacing it. The write policy dictates when the memory write operation takes place. At one extreme, the writing can occur every time that the block is updated. At the other extreme, the writing occurs only when the block is replaced. The latter policy minimizes memory write operations but leaves main memory in an obsolete state.

Cache entry

Cache row entries usually have the following structure:

Tag Data Block Flag Bits

The data block (cache line/block) contains the actual data fetched from the main memory. The tag contains (part of) the address of the actual data fetched from the main memory. The "size" of the cache is the amount of main memory data it can hold. This size can be calculated as the number of bytes stored in each data block times the number of blocks stored in the cache : size(data_block) x count(cache_lines).

An instruction cache requires only one flag bit per cache row entry, a valid bit. The valid bit indicates whether the cache block has been loaded with valid data. A data cache typically requires two flag bits per cache line – a valid bit and a dirty bit. Having a dirty bit set indicates that the associated cache line has been changed since it was read from main memory ("dirty"), meaning that the processor has written data to that line and the new value has not propagated all the way to main memory. When simulation is first started, all the valid bits in all the caches are set to "invalid".

Replacement policies

To make room for the new entry on a cache miss, the cache may have to evict one of the existing entries. Cache algorithms are algorithms that the simulator uses to manage a cache of information. When the cache is full, the algorithm must choose which items to discard to make room for the new ones. The fundamental problem with any replacement policy is that it must predict which existing cache entry is least likely to be used in the future. Predicting the future is difficult, so there is no perfect method to choose among the variety of replacement policies available.

LRU (Least-recently used)

The algorithm requires keeping track of what was used when. This was accomplished by using an age bit for cache-lines and then track the LRU cache-line based on the age-bits.

public int Age { get; set; } = 0;

In this implementation, every time a cache-line is used, the age of all other cache-lines in the set changes.

for (var i = limit; i < limit + Associativity; ++i)
{
    ++CacheEntries[i].Age;
}

The algorithm allows for the least recently used items first to be discarded. In LRU strategy, when the cache is full, the item that hasn't been used for the longest time (least recently used item) will be eliminated or evicted from cache. It also provides a quick, constant time access to items in cache.

MRU (Most-recently used)

The algorithm allows for the most recently used items first to be discarded. In MRU strategy, when the cache is full, the most recently used item will be eliminated or evicted from cache. This algorithm is useful in situations in which the older an item is, the more likely it is to be accessed. Now you might be asking yourself why would cache ever use this algorithm as eviction policy? Here is a quote from Jon Skeet I think explains it well.

Imagine you were looking up the details of buses as they arrived at a bus stop, based on their bus number. It's somewhat reasonable to think that if you've just seen a number 36 bus, you're less likely to see another one imminently than to see one of the other buses that stops there.

Bélády's algorithm

The most efficient caching algorithm would be to always discard the information that will not be needed for the longest time in the future. This optimal result is referred to as Bélády's optimal algorithm. Since it is generally impossible to predict how far in the future information will be needed, this is generally not implementable in practice. The practical minimum can be calculated only after experimentation, and one can compare the effectiveness of the actually chosen cache algorithm. For this simulator, all the instructions that will take place in the simulation are known because we have a finite set of instructions stored in the trace file.

Write policies

If data is written to the cache, at some point it must also be written to main memory. The timing of this write is known as the write policy. Both write-through and write-back policies can use either of write-miss policies.

Write-hit policies

When a system writes data to cache, it must at some point write that data to the backing store as well. The timing of this write is controlled by what is known as the write policy. There are two basic writing approaches:

  • Write-through (store through): write is done synchronously both to the cache and to the backing store.

  • Write-back (copy-back or store-in): initially, writing is done only to the cache and isn't immediately mirrored to the main memory, and the cache instead tracks which locations have been written over, marking them as dirty. The write to the backing store is postponed until the modified content is about to be replaced by another cache block, an effect referred to as a lazy write. The process of writing data back to main memory when it is being replaced in the cache is called eviction. For this reason, a read miss in a write-back cache may sometimes require two memory accesses to service: one to first write the dirty location to main memory, and then another to read the new location from memory. Also, the write to a main memory location that is not yet mapped in a write-back cache may evict an already dirty location, thereby freeing that cache space for the new memory location.

Below, you can take a look at three possible states in a typical copy-back cache design.

Valid Bit Dirty Bit Status

0

X

Invalid Line

1

0

Valid Clean line that matches main memory

1

1

Valid Dirty line that is more current than main memory

Write-miss policies (allocation policies)

Since no data is returned to the requester on write operations, a decision needs to be made on write misses, whether data would be loaded into the cache. This is defined by these two approaches:

  • Write allocate (fetch on write): data at the missed-write location is loaded to cache, followed by a write-hit operation. In this approach, write misses are similar to read misses.

  • No-write allocate (no-write allocate or write around): data at the missed-write location is not loaded to cache, and is written directly to the backing store. In this approach, data is loaded into the cache on read misses only.

Associativity (placement policy)

The placement policy decides where in the cache a copy of a particular entry of main memory will go. If the placement policy is free to choose any entry in the cache to hold the copy, the cache is fully associative. At the other extreme, if each entry in main memory can go in just one place in the cache, the cache is directly mapped. The compromise between the two extremes, in which each entry in main memory can go to any of N places in the cache, is described as N-way set associative. Choosing the right value of associativity involves a trade-off. If there are eight places to which the placement policy have a mapped memory location, then to check if that location is in the cache, eight cache entries must be searched.

Direct-mapped cache

It doesn't have a placement policy as such, since there is no choice of which cache entry's content to evict. This means that if two locations map to the same entry, they continually knock each other out. Although simpler, a direct-mapped cache needs to be much larger than an associative one to give comparable performance, and it is more unpredictable. It has a good best-case time, but is unpredictable in the worst case.

Ram memory

Ram is represented with a large binary file stored on the file system. The binary file contains randomly written data. Ram files have the following name structure file_name-DateTime.Now:yyyyMMddHHmmss.dat, e.q. ram-20210824183840.dat. Below you can find an example how to create a Ram file:

var ramSize = 5_000_000;
var ram = new RamGenerator.RamGenerator(ramSize);
ram.GenerateRam();

Trace file

Trace file is the name of the text file which contains memory access traces. The trace files are in ASCII format, so they are human-readable form. Each line in the trace file represents a single memory reference and contains the following data:

instruction_type address size_of_data data

The instruction type can be L (load) for when data is loaded or S (stored) when data is loaded and stored. The number following the instruction type is the byte address of the memory reference itself. This number is in hexadecimal format, and it specifies a 64-bit byte address in the range [0, Ram_size - dataBlockSize]. Trace file is created similarly as the Ram file, and they also have the same name structure, file_name-DateTime.Now:yyyyMMddHHmmss.dat, e.q. instructions-20210824203302. Below you can find an example how to create a trace file:

var numberOfInstructions = 1_000;
var trace = new TraceGenerator.TraceGenerator(numberOfInstructions);
trace.GenerateTraceFile(ramSize, cacheBlockize)

NOTE:

Every CPU core needs to have an unique trace file.

Cache performance - statistical analysis

In addition to all the implemented functionalities, this simulator also collects and reports several statistics that are used to verify the correctness of the simulator and are also used to evaluate the performance of LRU vs Bélády algorithm. This simulator keeps track of:

  • Number of cache evictions
  • Number of data references
  • Number of data misses
  • Number of data hits
  • Number of words fetched from data
  • Number of words copied back to memory

Below, you can find an example output after a successfully run simulation.

cache_statistics.txt
Core 0
CACHE SETTINGS:
Only D-cache
D-cache size: 32,768
Associativity: Directly mapped
Block size: 32
Write-hit policy: Write-back
Write-miss policy: Write allocate
CACHE STATISTICS:
Number of accesses: 970
Number of hits: 812
(hit rate: 0.837)
Number of misses: 158
(miss rate: 0.163)
Number of cache evictions: 64
Number of memory writes: 38
Number of memory reads: 79
Core 1
CACHE SETTINGS:
Only D-cache
D-cache size: 32,768
Associativity: Directly mapped
Block size: 32
Write-hit policy: Write-back
Write-miss policy: Write allocate
CACHE STATISTICS:
Number of accesses: 966
Number of hits: 826
(hit rate: 0.855)
Number of misses: 140
(miss rate: 0.145)
Number of cache evictions: 45
Number of memory writes: 29
Number of memory reads: 77

LRU vs Bélády

After creating the simulator, I did a small analysis of the two algorithms and their performance. You can read the whole analysis in the PDF file. Please keep in mind that this analysis has been conducted on a relatively small sample size (trace file with less than a 1,000 instructions).

NOTE:

Initially, I had a bug in a program that I was only able to discover due to the faulty statistics data I was given as an output of the simulation. After continuously getting that the performance of the cache was better with LRU over the Bélády algorithm, I knew that the simulator wasn't operating correctly.

References

Books

Links

GitHub projects

Some of the projects that helped me create my project.

To-Do List

  • Implement Stop Simulation functionality.
  • Add L1-I cache memory (implement Harvard architecture).
    • Add type 'I' instruction to trace file.
  • Add L2 cache memory (shared cache for all cores).
  • Implement FIFO replacement policy.
  • Implement LIFO replacement policy.
  • Implement TLRU replacement policy.
  • Implement LFU replacement policy.
  • Implement LFUDA replacement policy.
  • Implement Replacement policies using Strategy Design Pattern Strategy and Template Method design patterns.
  • Fix MRU replacement policy bug.