US6281581B1 - Substrate structure for improving attachment reliability of semiconductor chips and modules - Google Patents
Substrate structure for improving attachment reliability of semiconductor chips and modules Download PDFInfo
- Publication number
- US6281581B1 US6281581B1 US09/388,753 US38875399A US6281581B1 US 6281581 B1 US6281581 B1 US 6281581B1 US 38875399 A US38875399 A US 38875399A US 6281581 B1 US6281581 B1 US 6281581B1
- Authority
- US
- United States
- Prior art keywords
- pad
- solder
- metal layer
- cavity
- substrate
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Expired - Lifetime
Links
- 239000000758 substrate Substances 0.000 title claims abstract description 32
- 239000004065 semiconductor Substances 0.000 title abstract description 10
- 229910000679 solder Inorganic materials 0.000 claims abstract description 92
- 229910052751 metal Inorganic materials 0.000 claims abstract description 20
- 239000002184 metal Substances 0.000 claims abstract description 20
- 239000000956 alloy Substances 0.000 claims abstract description 4
- 229910045601 alloy Inorganic materials 0.000 claims abstract description 4
- 229920002120 photoresistant polymer Polymers 0.000 claims description 3
- 230000001902 propagating effect Effects 0.000 abstract description 2
- 239000010949 copper Substances 0.000 description 17
- 238000000034 method Methods 0.000 description 17
- 230000005496 eutectics Effects 0.000 description 13
- 239000000463 material Substances 0.000 description 9
- PXHVJJICTQNCMI-UHFFFAOYSA-N Nickel Chemical compound [Ni] PXHVJJICTQNCMI-UHFFFAOYSA-N 0.000 description 6
- 230000008018 melting Effects 0.000 description 6
- 238000002844 melting Methods 0.000 description 6
- KDLHZDBZIXYQEI-UHFFFAOYSA-N Palladium Chemical compound [Pd] KDLHZDBZIXYQEI-UHFFFAOYSA-N 0.000 description 5
- BASFCYQUMIYNBI-UHFFFAOYSA-N platinum Chemical compound [Pt] BASFCYQUMIYNBI-UHFFFAOYSA-N 0.000 description 5
- 230000008569 process Effects 0.000 description 5
- RYGMFSIKBFXOCR-UHFFFAOYSA-N Copper Chemical compound [Cu] RYGMFSIKBFXOCR-UHFFFAOYSA-N 0.000 description 4
- 239000000919 ceramic Substances 0.000 description 4
- 229910052802 copper Inorganic materials 0.000 description 4
- 238000004519 manufacturing process Methods 0.000 description 3
- 238000007747 plating Methods 0.000 description 3
- 238000007738 vacuum evaporation Methods 0.000 description 3
- IHIDFKLAWYPTKB-UHFFFAOYSA-N 1,3-dichloro-2-(4-chlorophenyl)benzene Chemical compound C1=CC(Cl)=CC=C1C1=C(Cl)C=CC=C1Cl IHIDFKLAWYPTKB-UHFFFAOYSA-N 0.000 description 2
- 229910017755 Cu-Sn Inorganic materials 0.000 description 2
- 229910017927 Cu—Sn Inorganic materials 0.000 description 2
- 230000015572 biosynthetic process Effects 0.000 description 2
- 229910017052 cobalt Inorganic materials 0.000 description 2
- 239000010941 cobalt Substances 0.000 description 2
- GUTLYIVDDKVIGB-UHFFFAOYSA-N cobalt atom Chemical compound [Co] GUTLYIVDDKVIGB-UHFFFAOYSA-N 0.000 description 2
- KUNSUQLRTQLHQQ-UHFFFAOYSA-N copper tin Chemical compound [Cu].[Sn] KUNSUQLRTQLHQQ-UHFFFAOYSA-N 0.000 description 2
- 238000001312 dry etching Methods 0.000 description 2
- 238000005516 engineering process Methods 0.000 description 2
- 238000005530 etching Methods 0.000 description 2
- 239000000203 mixture Substances 0.000 description 2
- 229910052759 nickel Inorganic materials 0.000 description 2
- 229910052763 palladium Inorganic materials 0.000 description 2
- 229910052697 platinum Inorganic materials 0.000 description 2
- 238000012545 processing Methods 0.000 description 2
- 238000001039 wet etching Methods 0.000 description 2
- 229910000978 Pb alloy Inorganic materials 0.000 description 1
- 229910001128 Sn alloy Inorganic materials 0.000 description 1
- ATJFFYVFTNAWJD-UHFFFAOYSA-N Tin Chemical compound [Sn] ATJFFYVFTNAWJD-UHFFFAOYSA-N 0.000 description 1
- 239000000969 carrier Substances 0.000 description 1
- 239000011248 coating agent Substances 0.000 description 1
- 238000000576 coating method Methods 0.000 description 1
- 239000002131 composite material Substances 0.000 description 1
- 230000008602 contraction Effects 0.000 description 1
- 238000007796 conventional method Methods 0.000 description 1
- 230000003247 decreasing effect Effects 0.000 description 1
- 230000000873 masking effect Effects 0.000 description 1
- 230000007246 mechanism Effects 0.000 description 1
- 238000004377 microelectronic Methods 0.000 description 1
- 238000012986 modification Methods 0.000 description 1
- 230000004048 modification Effects 0.000 description 1
- 230000007935 neutral effect Effects 0.000 description 1
- 230000000644 propagated effect Effects 0.000 description 1
- 230000009467 reduction Effects 0.000 description 1
- 238000006748 scratching Methods 0.000 description 1
- 230000002393 scratching effect Effects 0.000 description 1
- 238000000926 separation method Methods 0.000 description 1
- 238000012360 testing method Methods 0.000 description 1
Images
Classifications
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L24/00—Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
- H01L24/80—Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected
- H01L24/81—Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected using a bump connector
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L24/00—Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
- H01L24/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L24/10—Bump connectors ; Manufacturing methods related thereto
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/04—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
- H01L21/50—Assembly of semiconductor devices using processes or apparatus not provided for in a single one of the subgroups H01L21/06 - H01L21/326, e.g. sealing of a cap to a base of a container
- H01L21/60—Attaching or detaching leads or other conductive members, to be used for carrying current to or from the device in operation
-
- H—ELECTRICITY
- H05—ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
- H05K—PRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
- H05K1/00—Printed circuits
- H05K1/02—Details
- H05K1/11—Printed elements for providing electric connections to or between printed circuits
- H05K1/111—Pads for surface mounting, e.g. lay-out
-
- H—ELECTRICITY
- H05—ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
- H05K—PRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
- H05K3/00—Apparatus or processes for manufacturing printed circuits
- H05K3/30—Assembling printed circuits with electric components, e.g. with resistor
- H05K3/32—Assembling printed circuits with electric components, e.g. with resistor electrically connecting electric components or wires to printed circuits
- H05K3/34—Assembling printed circuits with electric components, e.g. with resistor electrically connecting electric components or wires to printed circuits by soldering
- H05K3/341—Surface mounted components
- H05K3/3431—Leadless components
- H05K3/3436—Leadless components having an array of bottom contacts, e.g. pad grid array or ball grid array components
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/02—Bonding areas; Manufacturing methods related thereto
- H01L2224/04—Structure, shape, material or disposition of the bonding areas prior to the connecting process
- H01L2224/05—Structure, shape, material or disposition of the bonding areas prior to the connecting process of an individual bonding area
- H01L2224/0554—External layer
- H01L2224/05599—Material
- H01L2224/056—Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof
- H01L2224/05638—Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof the principal constituent melting at a temperature of greater than or equal to 950°C and less than 1550°C
- H01L2224/05655—Nickel [Ni] as principal constituent
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/10—Bump connectors; Manufacturing methods related thereto
- H01L2224/12—Structure, shape, material or disposition of the bump connectors prior to the connecting process
- H01L2224/13—Structure, shape, material or disposition of the bump connectors prior to the connecting process of an individual bump connector
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/10—Bump connectors; Manufacturing methods related thereto
- H01L2224/12—Structure, shape, material or disposition of the bump connectors prior to the connecting process
- H01L2224/13—Structure, shape, material or disposition of the bump connectors prior to the connecting process of an individual bump connector
- H01L2224/13001—Core members of the bump connector
- H01L2224/13005—Structure
- H01L2224/13006—Bump connector larger than the underlying bonding area, e.g. than the under bump metallisation [UBM]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/10—Bump connectors; Manufacturing methods related thereto
- H01L2224/12—Structure, shape, material or disposition of the bump connectors prior to the connecting process
- H01L2224/13—Structure, shape, material or disposition of the bump connectors prior to the connecting process of an individual bump connector
- H01L2224/13001—Core members of the bump connector
- H01L2224/13099—Material
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/10—Bump connectors; Manufacturing methods related thereto
- H01L2224/12—Structure, shape, material or disposition of the bump connectors prior to the connecting process
- H01L2224/13—Structure, shape, material or disposition of the bump connectors prior to the connecting process of an individual bump connector
- H01L2224/13001—Core members of the bump connector
- H01L2224/13099—Material
- H01L2224/131—Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof
- H01L2224/13101—Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof the principal constituent melting at a temperature of less than 400°C
- H01L2224/13111—Tin [Sn] as principal constituent
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/80—Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected
- H01L2224/81—Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected using a bump connector
- H01L2224/818—Bonding techniques
- H01L2224/81801—Soldering or alloying
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L24/00—Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
- H01L24/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L24/10—Bump connectors ; Manufacturing methods related thereto
- H01L24/12—Structure, shape, material or disposition of the bump connectors prior to the connecting process
- H01L24/13—Structure, shape, material or disposition of the bump connectors prior to the connecting process of an individual bump connector
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L24/00—Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
- H01L24/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L24/10—Bump connectors ; Manufacturing methods related thereto
- H01L24/15—Structure, shape, material or disposition of the bump connectors after the connecting process
- H01L24/16—Structure, shape, material or disposition of the bump connectors after the connecting process of an individual bump connector
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/01—Chemical elements
- H01L2924/01004—Beryllium [Be]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/01—Chemical elements
- H01L2924/01013—Aluminum [Al]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/01—Chemical elements
- H01L2924/01024—Chromium [Cr]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/01—Chemical elements
- H01L2924/01027—Cobalt [Co]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/01—Chemical elements
- H01L2924/01029—Copper [Cu]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/01—Chemical elements
- H01L2924/01033—Arsenic [As]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/01—Chemical elements
- H01L2924/01039—Yttrium [Y]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/01—Chemical elements
- H01L2924/01046—Palladium [Pd]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/01—Chemical elements
- H01L2924/0105—Tin [Sn]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/01—Chemical elements
- H01L2924/01078—Platinum [Pt]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/01—Chemical elements
- H01L2924/01082—Lead [Pb]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/013—Alloys
- H01L2924/0132—Binary Alloys
- H01L2924/01322—Eutectic Alloys, i.e. obtained by a liquid transforming into two solid phases
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/013—Alloys
- H01L2924/0132—Binary Alloys
- H01L2924/01327—Intermediate phases, i.e. intermetallics compounds
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/013—Alloys
- H01L2924/014—Solder alloys
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/10—Details of semiconductor or other solid state devices to be connected
- H01L2924/11—Device type
- H01L2924/14—Integrated circuits
-
- H—ELECTRICITY
- H05—ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
- H05K—PRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
- H05K1/00—Printed circuits
- H05K1/02—Details
- H05K1/11—Printed elements for providing electric connections to or between printed circuits
- H05K1/111—Pads for surface mounting, e.g. lay-out
- H05K1/112—Pads for surface mounting, e.g. lay-out directly combined with via connections
-
- H—ELECTRICITY
- H05—ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
- H05K—PRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
- H05K2201/00—Indexing scheme relating to printed circuits covered by H05K1/00
- H05K2201/09—Shape and layout
- H05K2201/09209—Shape and layout details of conductors
- H05K2201/09372—Pads and lands
- H05K2201/09472—Recessed pad for surface mounting; Recessed electrode of component
-
- H—ELECTRICITY
- H05—ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
- H05K—PRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
- H05K2201/00—Indexing scheme relating to printed circuits covered by H05K1/00
- H05K2201/09—Shape and layout
- H05K2201/09209—Shape and layout details of conductors
- H05K2201/095—Conductive through-holes or vias
- H05K2201/09509—Blind vias, i.e. vias having one side closed
-
- H—ELECTRICITY
- H05—ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
- H05K—PRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
- H05K2201/00—Indexing scheme relating to printed circuits covered by H05K1/00
- H05K2201/09—Shape and layout
- H05K2201/09209—Shape and layout details of conductors
- H05K2201/09654—Shape and layout details of conductors covering at least two types of conductors provided for in H05K2201/09218 - H05K2201/095
- H05K2201/09736—Varying thickness of a single conductor; Conductors in the same plane having different thicknesses
-
- H—ELECTRICITY
- H05—ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
- H05K—PRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
- H05K2201/00—Indexing scheme relating to printed circuits covered by H05K1/00
- H05K2201/09—Shape and layout
- H05K2201/09209—Shape and layout details of conductors
- H05K2201/09654—Shape and layout details of conductors covering at least two types of conductors provided for in H05K2201/09218 - H05K2201/095
- H05K2201/09745—Recess in conductor, e.g. in pad or in metallic substrate
-
- H—ELECTRICITY
- H05—ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
- H05K—PRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
- H05K2201/00—Indexing scheme relating to printed circuits covered by H05K1/00
- H05K2201/10—Details of components or other objects attached to or integrated in a printed circuit board
- H05K2201/10613—Details of electrical connections of non-printed components, e.g. special leads
- H05K2201/10621—Components characterised by their electrical contacts
- H05K2201/10734—Ball grid array [BGA]; Bump grid array
-
- H—ELECTRICITY
- H05—ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
- H05K—PRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
- H05K2201/00—Indexing scheme relating to printed circuits covered by H05K1/00
- H05K2201/10—Details of components or other objects attached to or integrated in a printed circuit board
- H05K2201/10613—Details of electrical connections of non-printed components, e.g. special leads
- H05K2201/10954—Other details of electrical connections
- H05K2201/10992—Using different connection materials, e.g. different solders, for the same connection
-
- H—ELECTRICITY
- H05—ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
- H05K—PRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
- H05K2203/00—Indexing scheme relating to apparatus or processes for manufacturing printed circuits covered by H05K3/00
- H05K2203/04—Soldering or other types of metallurgic bonding
- H05K2203/041—Solder preforms in the shape of solder balls
-
- Y—GENERAL TAGGING OF NEW TECHNOLOGICAL DEVELOPMENTS; GENERAL TAGGING OF CROSS-SECTIONAL TECHNOLOGIES SPANNING OVER SEVERAL SECTIONS OF THE IPC; TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
- Y02—TECHNOLOGIES OR APPLICATIONS FOR MITIGATION OR ADAPTATION AGAINST CLIMATE CHANGE
- Y02P—CLIMATE CHANGE MITIGATION TECHNOLOGIES IN THE PRODUCTION OR PROCESSING OF GOODS
- Y02P70/00—Climate change mitigation technologies in the production process for final industrial or consumer products
- Y02P70/50—Manufacturing or production processes characterised by the final manufactured product
Definitions
- FIG. 9B shows a top view of the exemplary adhesion pad of FIG. 9 A.
Landscapes
- Engineering & Computer Science (AREA)
- Microelectronics & Electronic Packaging (AREA)
- Computer Hardware Design (AREA)
- Power Engineering (AREA)
- Manufacturing & Machinery (AREA)
- Physics & Mathematics (AREA)
- Condensed Matter Physics & Semiconductors (AREA)
- General Physics & Mathematics (AREA)
- Electric Connection Of Electric Components To Printed Circuits (AREA)
- Wire Bonding (AREA)
Abstract
Description
Claims (8)
Priority Applications (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US09/388,753 US6281581B1 (en) | 1997-03-12 | 1999-09-02 | Substrate structure for improving attachment reliability of semiconductor chips and modules |
Applications Claiming Priority (2)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US08/815,238 US6002172A (en) | 1997-03-12 | 1997-03-12 | Substrate structure and method for improving attachment reliability of semiconductor chips and modules |
US09/388,753 US6281581B1 (en) | 1997-03-12 | 1999-09-02 | Substrate structure for improving attachment reliability of semiconductor chips and modules |
Related Parent Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US08/815,238 Division US6002172A (en) | 1997-03-12 | 1997-03-12 | Substrate structure and method for improving attachment reliability of semiconductor chips and modules |
Publications (1)
Publication Number | Publication Date |
---|---|
US6281581B1 true US6281581B1 (en) | 2001-08-28 |
Family
ID=25217265
Family Applications (3)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US08/815,238 Expired - Fee Related US6002172A (en) | 1997-03-12 | 1997-03-12 | Substrate structure and method for improving attachment reliability of semiconductor chips and modules |
US09/388,753 Expired - Lifetime US6281581B1 (en) | 1997-03-12 | 1999-09-02 | Substrate structure for improving attachment reliability of semiconductor chips and modules |
US09/388,755 Expired - Lifetime US6251766B1 (en) | 1997-03-12 | 1999-09-02 | Method for improving attachment reliability of semiconductor chips and modules |
Family Applications Before (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US08/815,238 Expired - Fee Related US6002172A (en) | 1997-03-12 | 1997-03-12 | Substrate structure and method for improving attachment reliability of semiconductor chips and modules |
Family Applications After (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US09/388,755 Expired - Lifetime US6251766B1 (en) | 1997-03-12 | 1999-09-02 | Method for improving attachment reliability of semiconductor chips and modules |
Country Status (4)
Country | Link |
---|---|
US (3) | US6002172A (en) |
JP (1) | JPH10256315A (en) |
KR (1) | KR100287393B1 (en) |
TW (1) | TW368708B (en) |
Cited By (31)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US6492737B1 (en) * | 2000-08-31 | 2002-12-10 | Hitachi, Ltd. | Electronic device and a method of manufacturing the same |
US6617237B1 (en) * | 2002-02-27 | 2003-09-09 | Advanced Semiconductor Engineering, Inc. | Lead-free bump fabrication process |
US20030193080A1 (en) * | 2002-04-16 | 2003-10-16 | Cabahug Elsie Agdon | Robust leaded molded packages and methods for forming the same |
US20040038452A1 (en) * | 2001-05-30 | 2004-02-26 | Siliconware Precision Industries Co., Ltd. | Connection between semiconductor unit and device carrier |
US20040070073A1 (en) * | 2002-10-15 | 2004-04-15 | Shirish Shah | Underfill gap enhancement |
US6784086B2 (en) * | 2001-02-08 | 2004-08-31 | International Business Machines Corporation | Lead-free solder structure and method for high fatigue life |
US6787918B1 (en) * | 2000-06-02 | 2004-09-07 | Siliconware Precision Industries Co., Ltd. | Substrate structure of flip chip package |
US6818978B1 (en) * | 2002-11-19 | 2004-11-16 | Asat Ltd. | Ball grid array package with shielding |
US20040262726A1 (en) * | 2003-06-30 | 2004-12-30 | Fay Hua | Electromigration barrier layers for solder joints |
US20050000727A1 (en) * | 2002-05-08 | 2005-01-06 | Sandisk Corporation | Method and apparatus for maintaining a separation between contacts |
US7071545B1 (en) | 2002-12-20 | 2006-07-04 | Asat Ltd. | Shielded integrated circuit package |
US20060199300A1 (en) * | 2004-08-27 | 2006-09-07 | Taiwan Semiconductor Manufacturing Company, Ltd. | IC chip solder bump structure and method of manufacturing same |
US20060216860A1 (en) * | 2005-03-25 | 2006-09-28 | Stats Chippac, Ltd. | Flip chip interconnection having narrow interconnection sites on the substrate |
US20060237855A1 (en) * | 2005-03-29 | 2006-10-26 | Steffen Kroehnert | Substrate for producing a soldering connection to a second substrate |
US20070296068A1 (en) * | 2006-06-26 | 2007-12-27 | Hamilton Sundstrand Corporation | In-situ monitoring and method to determine accumulated printed wiring board thermal and/or vibration stress fatigue using a mirrored monitor chip and continuity circuit |
US20090065772A1 (en) * | 2007-09-10 | 2009-03-12 | Park Jeong Hyun | Apparatus for detecting pattern alignment error |
US20090174069A1 (en) * | 2008-01-04 | 2009-07-09 | National Semiconductor Corporation | I/o pad structure for enhancing solder joint reliability in integrated circuit devices |
US20100065966A1 (en) * | 2006-12-14 | 2010-03-18 | Stats Chippac, Ltd. | Solder Joint Flip Chip Interconnection |
US20100282501A1 (en) * | 2006-05-25 | 2010-11-11 | Fujikura Ltd. | Printed wiring board, method for forming the printed wiring board, and board interconnection structure |
US20110084386A1 (en) * | 2003-11-10 | 2011-04-14 | Stats Chippac, Ltd. | Semiconductor Device and Method of Self-Confinement of Conductive Bump Material During Reflow Without Solder Mask |
US20110121464A1 (en) * | 2009-11-24 | 2011-05-26 | Stats Chippac, Ltd. | Semiconductor Device and Method of Forming Electrical Interconnect with Stress Relief Void |
CN103219316A (en) * | 2012-01-24 | 2013-07-24 | 台湾积体电路制造股份有限公司 | Package assembly and method of forming the same |
USRE44562E1 (en) | 2003-11-10 | 2013-10-29 | Stats Chippac, Ltd. | Solder joint flip chip interconnection having relief structure |
USRE44608E1 (en) | 2003-11-10 | 2013-11-26 | Stats Chippac, Ltd. | Solder joint flip chip interconnection |
US8841779B2 (en) | 2005-03-25 | 2014-09-23 | Stats Chippac, Ltd. | Semiconductor device and method of forming high routing density BOL BONL and BONP interconnect sites on substrate |
US9064858B2 (en) | 2003-11-10 | 2015-06-23 | Stats Chippac, Ltd. | Semiconductor device and method of forming bump-on-lead interconnection |
US9219045B2 (en) | 2003-11-10 | 2015-12-22 | Stats Chippac, Ltd. | Semiconductor device and method of self-confinement of conductive bump material during reflow without solder mask |
US9773685B2 (en) | 2003-11-10 | 2017-09-26 | STATS ChipPAC Pte. Ltd. | Solder joint flip chip interconnection having relief structure |
US9922915B2 (en) | 2003-11-10 | 2018-03-20 | STATS ChipPAC Pte. Ltd. | Bump-on-lead flip chip interconnection |
USRE47600E1 (en) | 2003-11-10 | 2019-09-10 | STATS ChipPAC Pte. Ltd. | Semiconductor device and method of forming electrical interconnect with stress relief void |
US11626370B2 (en) | 2020-09-23 | 2023-04-11 | Samsung Electronics Co., Ltd. | Interconnection structure of a semiconductor chip and semiconductor package including the interconnection structure |
Families Citing this family (48)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US6002172A (en) * | 1997-03-12 | 1999-12-14 | International Business Machines Corporation | Substrate structure and method for improving attachment reliability of semiconductor chips and modules |
JP3819576B2 (en) * | 1997-12-25 | 2006-09-13 | 沖電気工業株式会社 | Semiconductor device and manufacturing method thereof |
US6137063A (en) | 1998-02-27 | 2000-10-24 | Micron Technology, Inc. | Electrical interconnections |
SE514520C2 (en) * | 1998-03-05 | 2001-03-05 | Etchtech Sweden Ab | Pattern board, substrate or semiconductor tray with a conductor with etched surface structure |
JP2000124348A (en) * | 1998-10-14 | 2000-04-28 | Oki Electric Ind Co Ltd | Vlsi package |
US6528890B1 (en) | 1998-12-01 | 2003-03-04 | Micron Technology, Inc. | Circuit, method of adhering an integrated circuit device to a substrate, and method of forming a circuit |
US6674017B1 (en) * | 1998-12-24 | 2004-01-06 | Ngk Spark Plug Co., Ltd. | Multilayer-wiring substrate and method for fabricating same |
US6259039B1 (en) * | 1998-12-29 | 2001-07-10 | Intel Corporation | Surface mount connector with pins in vias |
AU3623000A (en) * | 1999-03-10 | 2000-09-28 | Tessera, Inc. | Microelectronic joining processes |
US6285083B1 (en) * | 1999-03-24 | 2001-09-04 | Shinko Electric Industries Co., Ltd. | Semiconductor device and mounting structure of a semiconductor device |
JP3209977B2 (en) * | 1999-04-02 | 2001-09-17 | 沖電気工業株式会社 | Semiconductor module |
DE19915245A1 (en) * | 1999-04-03 | 2000-10-05 | Philips Corp Intellectual Pty | Electronic component with strip conductor, e.g. coil or coupler for high frequency application and high speed digital circuits, is produced by conductive layer deposition on metal base layer regions exposed by structured photolacquer layer |
US6310301B1 (en) * | 1999-04-08 | 2001-10-30 | Randy T. Heinrich | Inter-substrate conductive mount for a circuit board, circuit board and power magnetic device employing the same |
US6492600B1 (en) * | 1999-06-28 | 2002-12-10 | International Business Machines Corporation | Laminate having plated microvia interconnects and method for forming the same |
US6297562B1 (en) * | 1999-09-20 | 2001-10-02 | Telefonaktieboalget Lm Ericsson (Publ) | Semiconductive chip having a bond pad located on an active device |
FR2799578B1 (en) * | 1999-10-08 | 2003-07-18 | St Microelectronics Sa | METHOD FOR MAKING ELECTRICAL CONNECTIONS ON A SEMICONDUCTOR PACKAGE AND SEMICONDUCTOR PACKAGE |
US6774474B1 (en) * | 1999-11-10 | 2004-08-10 | International Business Machines Corporation | Partially captured oriented interconnections for BGA packages and a method of forming the interconnections |
KR100319813B1 (en) * | 2000-01-03 | 2002-01-09 | 윤종용 | method of forming solder bumps with reduced UBM undercut |
US7547579B1 (en) * | 2000-04-06 | 2009-06-16 | Micron Technology, Inc. | Underfill process |
WO2002007208A1 (en) * | 2000-07-18 | 2002-01-24 | Atmel Grenoble S.A. | Method for making an integrated circuit capable of being surface-mounted and resulting circuit |
US6573460B2 (en) * | 2001-09-20 | 2003-06-03 | Dpac Technologies Corp | Post in ring interconnect using for 3-D stacking |
US20030168730A1 (en) * | 2002-03-08 | 2003-09-11 | Howard Davidson | Carbon foam heat exchanger for integrated circuit |
US6583517B1 (en) * | 2002-04-09 | 2003-06-24 | International Business Machines Corporation | Method and structure for joining two substrates with a low melt solder joint |
US6696757B2 (en) * | 2002-06-24 | 2004-02-24 | Texas Instruments Incorporated | Contact structure for reliable metallic interconnection |
US6927346B2 (en) * | 2002-12-20 | 2005-08-09 | Intel Corporation | Surface mount technology to via-in-pad interconnections |
US7416106B1 (en) * | 2003-09-29 | 2008-08-26 | Emc Corporation | Techniques for creating optimized pad geometries for soldering |
US7213329B2 (en) * | 2004-08-14 | 2007-05-08 | Samsung Electronics, Co., Ltd. | Method of forming a solder ball on a board and the board |
US7190157B2 (en) * | 2004-10-25 | 2007-03-13 | Agilent Technologies, Inc. | Method and apparatus for layout independent test point placement on a printed circuit board |
EP1732116B1 (en) * | 2005-06-08 | 2017-02-01 | Imec | Methods for bonding and micro-electronic devices produced according to such methods |
JP2007266070A (en) * | 2006-03-27 | 2007-10-11 | Fujikura Ltd | Printed circuit board and its connection structure |
US7946175B2 (en) * | 2006-06-09 | 2011-05-24 | Hamilton Sundstrand Corporation | In-situ monitoring device and method to determine accumulated printed wiring board vibration stress fatigue |
JP5350604B2 (en) * | 2007-05-16 | 2013-11-27 | スパンション エルエルシー | Semiconductor device and manufacturing method thereof |
JP4829853B2 (en) * | 2007-08-24 | 2011-12-07 | 力成科技股▲分▼有限公司 | Semiconductor POP equipment |
JP2009094128A (en) * | 2007-10-04 | 2009-04-30 | Phoenix Precision Technology Corp | Circuit board, and manufacturing method thereof |
JP4814196B2 (en) * | 2007-10-15 | 2011-11-16 | 富士通株式会社 | Circuit board |
US8210422B2 (en) * | 2009-09-30 | 2012-07-03 | Apple Inc. | Solder containment brackets |
US9142533B2 (en) * | 2010-05-20 | 2015-09-22 | Taiwan Semiconductor Manufacturing Company, Ltd. | Substrate interconnections having different sizes |
JP5387616B2 (en) * | 2011-05-16 | 2014-01-15 | 富士通株式会社 | Semiconductor device and manufacturing method of semiconductor device |
EP2834037A4 (en) * | 2012-03-20 | 2016-03-16 | Alpha Metals | Solder preforms and solder alloy assembly methods |
US9425136B2 (en) | 2012-04-17 | 2016-08-23 | Taiwan Semiconductor Manufacturing Company, Ltd. | Conical-shaped or tier-shaped pillar connections |
US9646923B2 (en) | 2012-04-17 | 2017-05-09 | Taiwan Semiconductor Manufacturing Company, Ltd. | Semiconductor devices, methods of manufacture thereof, and packaged semiconductor devices |
US9299674B2 (en) | 2012-04-18 | 2016-03-29 | Taiwan Semiconductor Manufacturing Company, Ltd. | Bump-on-trace interconnect |
US9111817B2 (en) | 2012-09-18 | 2015-08-18 | Taiwan Semiconductor Manufacturing Company, Ltd. | Bump structure and method of forming same |
US20150279945A1 (en) | 2012-10-26 | 2015-10-01 | Daniel Francis | Semiconductor devices with improved reliability and operating life and methods of manufactuirng the same |
US9355927B2 (en) * | 2013-11-25 | 2016-05-31 | Taiwan Semiconductor Manufacturing Company Ltd. | Semiconductor packaging and manufacturing method thereof |
US9437565B2 (en) * | 2014-12-30 | 2016-09-06 | Advanced Seminconductor Engineering, Inc. | Semiconductor substrate and semiconductor package structure having the same |
KR102493465B1 (en) | 2016-03-22 | 2023-01-30 | 삼성전자 주식회사 | Printed circuit board, and semiconductor package having the same |
JP6705741B2 (en) * | 2016-12-27 | 2020-06-03 | 日立オートモティブシステムズ株式会社 | Semiconductor device |
Citations (20)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US3781596A (en) | 1972-07-07 | 1973-12-25 | R Galli | Semiconductor chip carriers and strips thereof |
US3839727A (en) | 1973-06-25 | 1974-10-01 | Ibm | Semiconductor chip to substrate solder bond using a locally dispersed, ternary intermetallic compound |
US4180104A (en) | 1977-09-26 | 1979-12-25 | Northern Border Pipeline Company | Out of contact highly geometrical crack arrestor |
US4195669A (en) | 1976-01-12 | 1980-04-01 | United States Steel Corporation | Method of arresting crack propagation in line pipe characterized by ductile fracture |
US4268849A (en) | 1978-11-03 | 1981-05-19 | National Semiconductor Corporation | Raised bonding pad |
US4360142A (en) | 1979-06-29 | 1982-11-23 | International Business Machines Corporation | Method of forming a solder interconnection capable of sustained high power levels between a semiconductor device and a supporting substrate |
US4434434A (en) | 1981-03-30 | 1984-02-28 | International Business Machines Corporation | Solder mound formation on substrates |
JPS5987848A (en) | 1982-11-11 | 1984-05-21 | Hitachi Ltd | Forming method of electrode film of semiconductor integrated circuit substrate |
JPS63175445A (en) | 1987-01-16 | 1988-07-19 | Hitachi Ltd | Semiconductor device |
US5027188A (en) | 1988-09-13 | 1991-06-25 | Hitachi, Ltd. | Semiconductor integrated circuit device in which a semiconductor chip is mounted with solder bumps for mounting to a wiring substrate |
US5046161A (en) | 1988-02-23 | 1991-09-03 | Nec Corporation | Flip chip type semiconductor device |
US5048179A (en) | 1986-05-23 | 1991-09-17 | Ricoh Company, Ltd. | IC chip mounting method |
US5268072A (en) | 1992-08-31 | 1993-12-07 | International Business Machines Corporation | Etching processes for avoiding edge stress in semiconductor chip solder bumps |
US5376584A (en) | 1992-12-31 | 1994-12-27 | International Business Machines Corporation | Process of making pad structure for solder ball limiting metallurgy having reduced edge stress |
US5384283A (en) | 1993-12-10 | 1995-01-24 | International Business Machines Corporation | Resist protection of ball limiting metal during etch process |
US5451722A (en) | 1993-04-08 | 1995-09-19 | Gregoire; George D. | Printed circuit board with metallized grooves |
US5523920A (en) | 1994-01-03 | 1996-06-04 | Motorola, Inc. | Printed circuit board comprising elevated bond pads |
US5600180A (en) | 1994-07-22 | 1997-02-04 | Nec Corporation | Sealing structure for bumps on a semiconductor integrated circuit chip |
JPH10135613A (en) | 1996-10-28 | 1998-05-22 | Ngk Spark Plug Co Ltd | Wiring board |
US6002172A (en) * | 1997-03-12 | 1999-12-14 | International Business Machines Corporation | Substrate structure and method for improving attachment reliability of semiconductor chips and modules |
Family Cites Families (2)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JPH0744199B2 (en) * | 1989-07-12 | 1995-05-15 | 松下電器産業株式会社 | Semiconductor device mounting body and mounting method thereof |
JPH03156940A (en) * | 1989-11-15 | 1991-07-04 | Fujitsu Ltd | Semiconductor device |
-
1997
- 1997-03-12 US US08/815,238 patent/US6002172A/en not_active Expired - Fee Related
- 1997-10-27 KR KR1019970055211A patent/KR100287393B1/en not_active IP Right Cessation
-
1998
- 1998-01-21 TW TW087100811A patent/TW368708B/en active
- 1998-02-19 JP JP10036933A patent/JPH10256315A/en active Pending
-
1999
- 1999-09-02 US US09/388,753 patent/US6281581B1/en not_active Expired - Lifetime
- 1999-09-02 US US09/388,755 patent/US6251766B1/en not_active Expired - Lifetime
Patent Citations (20)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US3781596A (en) | 1972-07-07 | 1973-12-25 | R Galli | Semiconductor chip carriers and strips thereof |
US3839727A (en) | 1973-06-25 | 1974-10-01 | Ibm | Semiconductor chip to substrate solder bond using a locally dispersed, ternary intermetallic compound |
US4195669A (en) | 1976-01-12 | 1980-04-01 | United States Steel Corporation | Method of arresting crack propagation in line pipe characterized by ductile fracture |
US4180104A (en) | 1977-09-26 | 1979-12-25 | Northern Border Pipeline Company | Out of contact highly geometrical crack arrestor |
US4268849A (en) | 1978-11-03 | 1981-05-19 | National Semiconductor Corporation | Raised bonding pad |
US4360142A (en) | 1979-06-29 | 1982-11-23 | International Business Machines Corporation | Method of forming a solder interconnection capable of sustained high power levels between a semiconductor device and a supporting substrate |
US4434434A (en) | 1981-03-30 | 1984-02-28 | International Business Machines Corporation | Solder mound formation on substrates |
JPS5987848A (en) | 1982-11-11 | 1984-05-21 | Hitachi Ltd | Forming method of electrode film of semiconductor integrated circuit substrate |
US5048179A (en) | 1986-05-23 | 1991-09-17 | Ricoh Company, Ltd. | IC chip mounting method |
JPS63175445A (en) | 1987-01-16 | 1988-07-19 | Hitachi Ltd | Semiconductor device |
US5046161A (en) | 1988-02-23 | 1991-09-03 | Nec Corporation | Flip chip type semiconductor device |
US5027188A (en) | 1988-09-13 | 1991-06-25 | Hitachi, Ltd. | Semiconductor integrated circuit device in which a semiconductor chip is mounted with solder bumps for mounting to a wiring substrate |
US5268072A (en) | 1992-08-31 | 1993-12-07 | International Business Machines Corporation | Etching processes for avoiding edge stress in semiconductor chip solder bumps |
US5376584A (en) | 1992-12-31 | 1994-12-27 | International Business Machines Corporation | Process of making pad structure for solder ball limiting metallurgy having reduced edge stress |
US5451722A (en) | 1993-04-08 | 1995-09-19 | Gregoire; George D. | Printed circuit board with metallized grooves |
US5384283A (en) | 1993-12-10 | 1995-01-24 | International Business Machines Corporation | Resist protection of ball limiting metal during etch process |
US5523920A (en) | 1994-01-03 | 1996-06-04 | Motorola, Inc. | Printed circuit board comprising elevated bond pads |
US5600180A (en) | 1994-07-22 | 1997-02-04 | Nec Corporation | Sealing structure for bumps on a semiconductor integrated circuit chip |
JPH10135613A (en) | 1996-10-28 | 1998-05-22 | Ngk Spark Plug Co Ltd | Wiring board |
US6002172A (en) * | 1997-03-12 | 1999-12-14 | International Business Machines Corporation | Substrate structure and method for improving attachment reliability of semiconductor chips and modules |
Cited By (70)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US6787918B1 (en) * | 2000-06-02 | 2004-09-07 | Siliconware Precision Industries Co., Ltd. | Substrate structure of flip chip package |
US20030102570A1 (en) * | 2000-08-31 | 2003-06-05 | Hitachi, Ltd. | Electronic device and a method of manufacturing the same |
US6492737B1 (en) * | 2000-08-31 | 2002-12-10 | Hitachi, Ltd. | Electronic device and a method of manufacturing the same |
US6784086B2 (en) * | 2001-02-08 | 2004-08-31 | International Business Machines Corporation | Lead-free solder structure and method for high fatigue life |
US20040038452A1 (en) * | 2001-05-30 | 2004-02-26 | Siliconware Precision Industries Co., Ltd. | Connection between semiconductor unit and device carrier |
US6617237B1 (en) * | 2002-02-27 | 2003-09-09 | Advanced Semiconductor Engineering, Inc. | Lead-free bump fabrication process |
US20030193080A1 (en) * | 2002-04-16 | 2003-10-16 | Cabahug Elsie Agdon | Robust leaded molded packages and methods for forming the same |
US7122884B2 (en) * | 2002-04-16 | 2006-10-17 | Fairchild Semiconductor Corporation | Robust leaded molded packages and methods for forming the same |
US7560311B2 (en) | 2002-04-16 | 2009-07-14 | Fairchild Semiconductor Corporation | Robust leaded molded packages and methods for forming the same |
US20060231933A1 (en) * | 2002-04-16 | 2006-10-19 | Cabahug Elsie A | Robust leaded molded packages and methods for forming the same |
US7138583B2 (en) | 2002-05-08 | 2006-11-21 | Sandisk Corporation | Method and apparatus for maintaining a separation between contacts |
US20050000727A1 (en) * | 2002-05-08 | 2005-01-06 | Sandisk Corporation | Method and apparatus for maintaining a separation between contacts |
US20040070073A1 (en) * | 2002-10-15 | 2004-04-15 | Shirish Shah | Underfill gap enhancement |
US6818978B1 (en) * | 2002-11-19 | 2004-11-16 | Asat Ltd. | Ball grid array package with shielding |
US7381588B1 (en) | 2002-12-20 | 2008-06-03 | Asat Ltd. | Shielded integrated circuit package |
US7071545B1 (en) | 2002-12-20 | 2006-07-04 | Asat Ltd. | Shielded integrated circuit package |
US20040262726A1 (en) * | 2003-06-30 | 2004-12-30 | Fay Hua | Electromigration barrier layers for solder joints |
US7242097B2 (en) * | 2003-06-30 | 2007-07-10 | Intel Corporation | Electromigration barrier layers for solder joints |
US20040262778A1 (en) * | 2003-06-30 | 2004-12-30 | Fay Hua | Electromigration barrier layers for solder joints |
US7122460B2 (en) | 2003-06-30 | 2006-10-17 | Intel Corporation | Electromigration barrier layers for solder joints |
USRE47600E1 (en) | 2003-11-10 | 2019-09-10 | STATS ChipPAC Pte. Ltd. | Semiconductor device and method of forming electrical interconnect with stress relief void |
US9219045B2 (en) | 2003-11-10 | 2015-12-22 | Stats Chippac, Ltd. | Semiconductor device and method of self-confinement of conductive bump material during reflow without solder mask |
US9773685B2 (en) | 2003-11-10 | 2017-09-26 | STATS ChipPAC Pte. Ltd. | Solder joint flip chip interconnection having relief structure |
US9385101B2 (en) | 2003-11-10 | 2016-07-05 | STATS ChipPAC Pte. Ltd. | Semiconductor device and method of forming bump-on-lead interconnection |
US9379084B2 (en) | 2003-11-10 | 2016-06-28 | STATS ChipPAC Pte. Ltd. | Semiconductor device and method of self-confinement of conductive bump material during reflow without solder mask |
US9865556B2 (en) | 2003-11-10 | 2018-01-09 | STATS ChipPAC Pte Ltd. | Semiconductor device and method of self-confinement of conductive bump material during reflow without solder mask |
US9373573B2 (en) | 2003-11-10 | 2016-06-21 | STATS ChipPAC Pte. Ltd. | Solder joint flip chip interconnection |
US9922915B2 (en) | 2003-11-10 | 2018-03-20 | STATS ChipPAC Pte. Ltd. | Bump-on-lead flip chip interconnection |
US9899286B2 (en) | 2003-11-10 | 2018-02-20 | STATS ChipPAC Pte. Ltd. | Semiconductor device and method of self-confinement of conductive bump material during reflow without solder mask |
US9064858B2 (en) | 2003-11-10 | 2015-06-23 | Stats Chippac, Ltd. | Semiconductor device and method of forming bump-on-lead interconnection |
US9029196B2 (en) | 2003-11-10 | 2015-05-12 | Stats Chippac, Ltd. | Semiconductor device and method of self-confinement of conductive bump material during reflow without solder mask |
US8810029B2 (en) | 2003-11-10 | 2014-08-19 | Stats Chippac, Ltd. | Solder joint flip chip interconnection |
USRE44761E1 (en) | 2003-11-10 | 2014-02-11 | Stats Chippac, Ltd. | Solder joint flip chip interconnection having relief structure |
USRE44608E1 (en) | 2003-11-10 | 2013-11-26 | Stats Chippac, Ltd. | Solder joint flip chip interconnection |
USRE44562E1 (en) | 2003-11-10 | 2013-10-29 | Stats Chippac, Ltd. | Solder joint flip chip interconnection having relief structure |
US20110084386A1 (en) * | 2003-11-10 | 2011-04-14 | Stats Chippac, Ltd. | Semiconductor Device and Method of Self-Confinement of Conductive Bump Material During Reflow Without Solder Mask |
US7884471B2 (en) * | 2004-08-27 | 2011-02-08 | Taiwan Semiconductor Manufacturing Co., Ltd. | Solder bump and related intermediate structure having primary and secondary portions and method of manufacturing same |
US20060199300A1 (en) * | 2004-08-27 | 2006-09-07 | Taiwan Semiconductor Manufacturing Company, Ltd. | IC chip solder bump structure and method of manufacturing same |
US8318537B2 (en) | 2005-03-25 | 2012-11-27 | Stats Chippac, Ltd. | Flip chip interconnection having narrow interconnection sites on the substrate |
US8841779B2 (en) | 2005-03-25 | 2014-09-23 | Stats Chippac, Ltd. | Semiconductor device and method of forming high routing density BOL BONL and BONP interconnect sites on substrate |
WO2006105015A3 (en) * | 2005-03-25 | 2007-11-22 | Stats Chippac Ltd | Flip chip interconnection having narrow interconnection sites on the substrate |
US20060216860A1 (en) * | 2005-03-25 | 2006-09-28 | Stats Chippac, Ltd. | Flip chip interconnection having narrow interconnection sites on the substrate |
US10580749B2 (en) | 2005-03-25 | 2020-03-03 | STATS ChipPAC Pte. Ltd. | Semiconductor device and method of forming high routing density interconnect sites on substrate |
US9159665B2 (en) | 2005-03-25 | 2015-10-13 | Stats Chippac, Ltd. | Flip chip interconnection having narrow interconnection sites on the substrate |
WO2006105015A2 (en) * | 2005-03-25 | 2006-10-05 | Stats Chippac Ltd. | Flip chip interconnection having narrow interconnection sites on the substrate |
US20100193947A1 (en) * | 2005-03-25 | 2010-08-05 | Stats Chippac, Ltd. | Flip Chip Interconnection Having Narrow Interconnection Sites on the Substrate |
DE102005014665A1 (en) * | 2005-03-29 | 2006-11-02 | Infineon Technologies Ag | Substrate for producing a solder joint with a second substrate |
US20060237855A1 (en) * | 2005-03-29 | 2006-10-26 | Steffen Kroehnert | Substrate for producing a soldering connection to a second substrate |
US8492657B2 (en) * | 2006-05-25 | 2013-07-23 | Fujikura Ltd. | Printed wiring board, method for forming the printed wiring board, and board interconnection structure |
US20100282501A1 (en) * | 2006-05-25 | 2010-11-11 | Fujikura Ltd. | Printed wiring board, method for forming the printed wiring board, and board interconnection structure |
US20100073022A1 (en) * | 2006-06-26 | 2010-03-25 | Schnetker Ted R | In-situ monitoring and method to determine accumulated printed wiring board thermal and/or vibration stress fatigue using a mirrored monitor chip and continuity circuit |
US7648847B2 (en) | 2006-06-26 | 2010-01-19 | Hamilton Sundstrand Corporation | In-situ monitoring and method to determine accumulated printed wiring board thermal and/or vibration stress fatigue using a mirrored monitor chip and continuity circuit |
US8461588B2 (en) | 2006-06-26 | 2013-06-11 | Hamilton Sundstrand Corporation | In-situ monitoring and method to determine accumulated printed wiring board thermal and/or vibration stress fatigue using a mirrored monitor chip and continuity circuit |
US20070296068A1 (en) * | 2006-06-26 | 2007-12-27 | Hamilton Sundstrand Corporation | In-situ monitoring and method to determine accumulated printed wiring board thermal and/or vibration stress fatigue using a mirrored monitor chip and continuity circuit |
US20100065966A1 (en) * | 2006-12-14 | 2010-03-18 | Stats Chippac, Ltd. | Solder Joint Flip Chip Interconnection |
US8129841B2 (en) | 2006-12-14 | 2012-03-06 | Stats Chippac, Ltd. | Solder joint flip chip interconnection |
US20110203935A1 (en) * | 2007-09-10 | 2011-08-25 | Hynix Semiconductor Inc. | Apparatus for detecting pattern alignment error |
US20090065772A1 (en) * | 2007-09-10 | 2009-03-12 | Park Jeong Hyun | Apparatus for detecting pattern alignment error |
US8315064B2 (en) | 2007-09-10 | 2012-11-20 | Hynix Semiconductor Inc. | Apparatus for detecting pattern alignment error |
US20090174069A1 (en) * | 2008-01-04 | 2009-07-09 | National Semiconductor Corporation | I/o pad structure for enhancing solder joint reliability in integrated circuit devices |
US20110121464A1 (en) * | 2009-11-24 | 2011-05-26 | Stats Chippac, Ltd. | Semiconductor Device and Method of Forming Electrical Interconnect with Stress Relief Void |
US8350384B2 (en) | 2009-11-24 | 2013-01-08 | Stats Chippac, Ltd. | Semiconductor device and method of forming electrical interconnect with stress relief void |
US20130187269A1 (en) * | 2012-01-24 | 2013-07-25 | Taiwan Semiconductor Manufacturing Company, Ltd. | Package assembly and method of forming the same |
US9780064B2 (en) | 2012-01-24 | 2017-10-03 | Taiwan Semiconductor Manufacturing Co., Ltd. | Method of forming package assembly |
CN103219316B (en) * | 2012-01-24 | 2016-04-06 | 台湾积体电路制造股份有限公司 | Package assembling and forming method thereof |
US10192848B2 (en) | 2012-01-24 | 2019-01-29 | Taiwan Semiconductor Manufacturing Co., Ltd. | Package assembly |
US9059109B2 (en) * | 2012-01-24 | 2015-06-16 | Taiwan Semiconductor Manufacturing Company, Ltd. | Package assembly and method of forming the same |
CN103219316A (en) * | 2012-01-24 | 2013-07-24 | 台湾积体电路制造股份有限公司 | Package assembly and method of forming the same |
US10665565B2 (en) * | 2012-01-24 | 2020-05-26 | Taiwan Semiconductor Manufacturing Co., Ltd. | Package assembly |
US11626370B2 (en) | 2020-09-23 | 2023-04-11 | Samsung Electronics Co., Ltd. | Interconnection structure of a semiconductor chip and semiconductor package including the interconnection structure |
Also Published As
Publication number | Publication date |
---|---|
KR100287393B1 (en) | 2001-04-16 |
KR19980079438A (en) | 1998-11-25 |
TW368708B (en) | 1999-09-01 |
JPH10256315A (en) | 1998-09-25 |
US6002172A (en) | 1999-12-14 |
US6251766B1 (en) | 2001-06-26 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
US6281581B1 (en) | Substrate structure for improving attachment reliability of semiconductor chips and modules | |
KR100326347B1 (en) | A C4 SUBSTRATE CONTACT PAD WHICH HAS A LAYER OF Ni-B PLATING | |
US5912505A (en) | Semiconductor package and semiconductor device | |
KR101530896B1 (en) | Multilayer wiring element having pin interface | |
US6559527B2 (en) | Process for forming cone shaped solder for chip interconnection | |
US6319751B1 (en) | Bumpless flip chip assembly with solder via | |
TWI404114B (en) | Flip chip interconnection having narrow interconnection sites on the substrate | |
US5872400A (en) | High melting point solder ball coated with a low melting point solder | |
US6199273B1 (en) | Method of forming connector structure for a ball-grid array | |
JP3393755B2 (en) | Interconnection structure by reflow solder ball with low melting point metal cap | |
US6316830B1 (en) | Bumpless flip chip assembly with strips and via-fill | |
US6514845B1 (en) | Solder ball contact and method | |
JP2000077471A (en) | Substrate and structure for flip-chip mounting | |
JP2001060645A (en) | Interposer for mounting semiconductor die on board | |
US6050481A (en) | Method of making a high melting point solder ball coated with a low melting point solder | |
US6472305B1 (en) | Method of manufacturing bonded structure of film substrate and semiconductor chip | |
JPH10135613A (en) | Wiring board | |
US6059172A (en) | Method for establishing electrical communication between a first object having a solder ball and a second object | |
JP3424526B2 (en) | Electronic component mounting method | |
JP3180041B2 (en) | Connection terminal and method of forming the same | |
JP2893634B2 (en) | Connection structure of electronic components | |
JP3742732B2 (en) | Mounting board and mounting structure | |
JP3719806B2 (en) | Wiring board | |
JP2827965B2 (en) | Ball grid array mounting method | |
JP2930763B2 (en) | Intermediate board for mounting circuit components and method of manufacturing the same |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
STCF | Information on status: patent grant |
Free format text: PATENTED CASE |
|
FPAY | Fee payment |
Year of fee payment: 4 |
|
FEPP | Fee payment procedure |
Free format text: PAYOR NUMBER ASSIGNED (ORIGINAL EVENT CODE: ASPN); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY |
|
FPAY | Fee payment |
Year of fee payment: 8 |
|
AS | Assignment |
Owner name: TESSERA INTELLECTUAL PROPERTIES, INC., CALIFORNIA Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:INTERNATIONAL BUSINESS MACHINES CORPORATION;REEL/FRAME:022990/0023 Effective date: 20090604 |
|
AS | Assignment |
Owner name: INVENSAS CORPORATION, CALIFORNIA Free format text: CHANGE OF NAME;ASSIGNOR:TESSERA INTELLECTUAL PROPERTIES, INC.;REEL/FRAME:026423/0286 Effective date: 20110425 |
|
FPAY | Fee payment |
Year of fee payment: 12 |
|
AS | Assignment |
Owner name: ROYAL BANK OF CANADA, AS COLLATERAL AGENT, CANADA Free format text: SECURITY INTEREST;ASSIGNORS:INVENSAS CORPORATION;TESSERA, INC.;TESSERA ADVANCED TECHNOLOGIES, INC.;AND OTHERS;REEL/FRAME:040797/0001 Effective date: 20161201 |
|
AS | Assignment |
Owner name: IBIQUITY DIGITAL CORPORATION, MARYLAND Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:ROYAL BANK OF CANADA;REEL/FRAME:052920/0001 Effective date: 20200601 Owner name: INVENSAS BONDING TECHNOLOGIES, INC. (F/K/A ZIPTRONIX, INC.), CALIFORNIA Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:ROYAL BANK OF CANADA;REEL/FRAME:052920/0001 Effective date: 20200601 Owner name: INVENSAS CORPORATION, CALIFORNIA Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:ROYAL BANK OF CANADA;REEL/FRAME:052920/0001 Effective date: 20200601 Owner name: TESSERA ADVANCED TECHNOLOGIES, INC, CALIFORNIA Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:ROYAL BANK OF CANADA;REEL/FRAME:052920/0001 Effective date: 20200601 Owner name: PHORUS, INC., CALIFORNIA Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:ROYAL BANK OF CANADA;REEL/FRAME:052920/0001 Effective date: 20200601 Owner name: DTS LLC, CALIFORNIA Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:ROYAL BANK OF CANADA;REEL/FRAME:052920/0001 Effective date: 20200601 Owner name: TESSERA, INC., CALIFORNIA Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:ROYAL BANK OF CANADA;REEL/FRAME:052920/0001 Effective date: 20200601 Owner name: FOTONATION CORPORATION (F/K/A DIGITALOPTICS CORPORATION AND F/K/A DIGITALOPTICS CORPORATION MEMS), CALIFORNIA Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:ROYAL BANK OF CANADA;REEL/FRAME:052920/0001 Effective date: 20200601 Owner name: DTS, INC., CALIFORNIA Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:ROYAL BANK OF CANADA;REEL/FRAME:052920/0001 Effective date: 20200601 |