US20200027413A1 - Liquid crystal device, method for driving liquid crystal device, and electronic apparatus - Google Patents
Liquid crystal device, method for driving liquid crystal device, and electronic apparatus Download PDFInfo
- Publication number
- US20200027413A1 US20200027413A1 US16/517,773 US201916517773A US2020027413A1 US 20200027413 A1 US20200027413 A1 US 20200027413A1 US 201916517773 A US201916517773 A US 201916517773A US 2020027413 A1 US2020027413 A1 US 2020027413A1
- Authority
- US
- United States
- Prior art keywords
- electrode
- signal
- liquid crystal
- substrate
- pixel
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Granted
Links
- 239000004973 liquid crystal related substance Substances 0.000 title claims abstract description 138
- 238000000034 method Methods 0.000 title claims description 16
- 239000000758 substrate Substances 0.000 claims abstract description 107
- 239000003566 sealing material Substances 0.000 claims abstract description 37
- 230000007704 transition Effects 0.000 claims description 38
- 239000010408 film Substances 0.000 description 76
- 239000012535 impurity Substances 0.000 description 72
- 239000010410 layer Substances 0.000 description 61
- 239000012071 phase Substances 0.000 description 57
- 238000010586 diagram Methods 0.000 description 31
- 238000010408 sweeping Methods 0.000 description 29
- 238000005040 ion trap Methods 0.000 description 25
- 239000003990 capacitor Substances 0.000 description 23
- 239000011229 interlayer Substances 0.000 description 15
- 230000005684 electric field Effects 0.000 description 14
- 230000000694 effects Effects 0.000 description 12
- VYPSYNLAJGMNEJ-UHFFFAOYSA-N silicon dioxide Inorganic materials O=[Si]=O VYPSYNLAJGMNEJ-UHFFFAOYSA-N 0.000 description 11
- 229910052814 silicon oxide Inorganic materials 0.000 description 10
- 238000007689 inspection Methods 0.000 description 8
- 238000000151 deposition Methods 0.000 description 6
- 150000002500 ions Chemical class 0.000 description 6
- 230000007246 mechanism Effects 0.000 description 6
- 230000003287 optical effect Effects 0.000 description 6
- 239000004065 semiconductor Substances 0.000 description 6
- 230000008021 deposition Effects 0.000 description 5
- 230000003111 delayed effect Effects 0.000 description 4
- 238000005516 engineering process Methods 0.000 description 4
- 238000003860 storage Methods 0.000 description 4
- 230000007547 defect Effects 0.000 description 3
- 238000005286 illumination Methods 0.000 description 3
- 229910010272 inorganic material Inorganic materials 0.000 description 3
- 239000011147 inorganic material Substances 0.000 description 3
- 239000000463 material Substances 0.000 description 3
- 239000011159 matrix material Substances 0.000 description 3
- 230000010363 phase shift Effects 0.000 description 3
- 101000685663 Homo sapiens Sodium/nucleoside cotransporter 1 Proteins 0.000 description 2
- 101000821827 Homo sapiens Sodium/nucleoside cotransporter 2 Proteins 0.000 description 2
- 101000822028 Homo sapiens Solute carrier family 28 member 3 Proteins 0.000 description 2
- 102100023116 Sodium/nucleoside cotransporter 1 Human genes 0.000 description 2
- 102100021541 Sodium/nucleoside cotransporter 2 Human genes 0.000 description 2
- 102100021470 Solute carrier family 28 member 3 Human genes 0.000 description 2
- PNEYBMLMFCGWSK-UHFFFAOYSA-N aluminium oxide Inorganic materials [O-2].[O-2].[O-2].[Al+3].[Al+3] PNEYBMLMFCGWSK-UHFFFAOYSA-N 0.000 description 2
- 239000011651 chromium Substances 0.000 description 2
- 238000004519 manufacturing process Methods 0.000 description 2
- 229910052751 metal Inorganic materials 0.000 description 2
- 239000002184 metal Substances 0.000 description 2
- 230000002093 peripheral effect Effects 0.000 description 2
- 230000008569 process Effects 0.000 description 2
- 239000007787 solid Substances 0.000 description 2
- 239000010936 titanium Substances 0.000 description 2
- 238000002834 transmittance Methods 0.000 description 2
- VYZAMTAEIAYCRO-UHFFFAOYSA-N Chromium Chemical compound [Cr] VYZAMTAEIAYCRO-UHFFFAOYSA-N 0.000 description 1
- ZOKXTWBITQBERF-UHFFFAOYSA-N Molybdenum Chemical compound [Mo] ZOKXTWBITQBERF-UHFFFAOYSA-N 0.000 description 1
- 239000004642 Polyimide Substances 0.000 description 1
- 229910052581 Si3N4 Inorganic materials 0.000 description 1
- RTAQQCXQSZGOHL-UHFFFAOYSA-N Titanium Chemical compound [Ti] RTAQQCXQSZGOHL-UHFFFAOYSA-N 0.000 description 1
- NRTOMJZYCJJWKI-UHFFFAOYSA-N Titanium nitride Chemical compound [Ti]#N NRTOMJZYCJJWKI-UHFFFAOYSA-N 0.000 description 1
- 239000000853 adhesive Substances 0.000 description 1
- 230000001070 adhesive effect Effects 0.000 description 1
- 229910052782 aluminium Inorganic materials 0.000 description 1
- XAGFODPZIPBFFR-UHFFFAOYSA-N aluminium Chemical compound [Al] XAGFODPZIPBFFR-UHFFFAOYSA-N 0.000 description 1
- 230000008859 change Effects 0.000 description 1
- 238000006243 chemical reaction Methods 0.000 description 1
- 229910052804 chromium Inorganic materials 0.000 description 1
- 229910052593 corundum Inorganic materials 0.000 description 1
- 238000000354 decomposition reaction Methods 0.000 description 1
- 230000001419 dependent effect Effects 0.000 description 1
- 230000006866 deterioration Effects 0.000 description 1
- 239000003822 epoxy resin Substances 0.000 description 1
- 230000004907 flux Effects 0.000 description 1
- 239000011521 glass Substances 0.000 description 1
- CJNBYAVZURUTKZ-UHFFFAOYSA-N hafnium(iv) oxide Chemical compound O=[Hf]=O CJNBYAVZURUTKZ-UHFFFAOYSA-N 0.000 description 1
- 229910052736 halogen Inorganic materials 0.000 description 1
- 150000002367 halogens Chemical class 0.000 description 1
- AMGQUBHHOARCQH-UHFFFAOYSA-N indium;oxotin Chemical compound [In].[Sn]=O AMGQUBHHOARCQH-UHFFFAOYSA-N 0.000 description 1
- 230000002401 inhibitory effect Effects 0.000 description 1
- 238000009413 insulation Methods 0.000 description 1
- QSHDDOUJBYECFT-UHFFFAOYSA-N mercury Chemical compound [Hg] QSHDDOUJBYECFT-UHFFFAOYSA-N 0.000 description 1
- 229910052753 mercury Inorganic materials 0.000 description 1
- 229910044991 metal oxide Inorganic materials 0.000 description 1
- 150000004706 metal oxides Chemical class 0.000 description 1
- 229910052750 molybdenum Inorganic materials 0.000 description 1
- 239000011733 molybdenum Substances 0.000 description 1
- BPUBBGLMJRNUCC-UHFFFAOYSA-N oxygen(2-);tantalum(5+) Chemical compound [O-2].[O-2].[O-2].[O-2].[O-2].[Ta+5].[Ta+5] BPUBBGLMJRNUCC-UHFFFAOYSA-N 0.000 description 1
- 238000000059 patterning Methods 0.000 description 1
- 238000006552 photochemical reaction Methods 0.000 description 1
- 238000010672 photosynthesis Methods 0.000 description 1
- 230000029553 photosynthesis Effects 0.000 description 1
- 230000010287 polarization Effects 0.000 description 1
- 238000005498 polishing Methods 0.000 description 1
- 229910021420 polycrystalline silicon Inorganic materials 0.000 description 1
- 229920000647 polyepoxide Polymers 0.000 description 1
- 229920001721 polyimide Polymers 0.000 description 1
- 239000010453 quartz Substances 0.000 description 1
- 238000005070 sampling Methods 0.000 description 1
- 238000007789 sealing Methods 0.000 description 1
- 238000000926 separation method Methods 0.000 description 1
- HQVNEWCFYHHQES-UHFFFAOYSA-N silicon nitride Chemical compound N12[Si]34N5[Si]62N3[Si]51N64 HQVNEWCFYHHQES-UHFFFAOYSA-N 0.000 description 1
- 125000006850 spacer group Chemical group 0.000 description 1
- 239000000126 substance Substances 0.000 description 1
- 229910052715 tantalum Inorganic materials 0.000 description 1
- GUVRBAGPIYLISA-UHFFFAOYSA-N tantalum atom Chemical compound [Ta] GUVRBAGPIYLISA-UHFFFAOYSA-N 0.000 description 1
- 229920001187 thermosetting polymer Polymers 0.000 description 1
- 239000010409 thin film Substances 0.000 description 1
- 229910052719 titanium Inorganic materials 0.000 description 1
- WFKWXMTUELFFGS-UHFFFAOYSA-N tungsten Chemical compound [W] WFKWXMTUELFFGS-UHFFFAOYSA-N 0.000 description 1
- 229910052721 tungsten Inorganic materials 0.000 description 1
- 239000010937 tungsten Substances 0.000 description 1
- 238000001947 vapour-phase growth Methods 0.000 description 1
- 229910001845 yogo sapphire Inorganic materials 0.000 description 1
Images
Classifications
-
- G—PHYSICS
- G09—EDUCATION; CRYPTOGRAPHY; DISPLAY; ADVERTISING; SEALS
- G09G—ARRANGEMENTS OR CIRCUITS FOR CONTROL OF INDICATING DEVICES USING STATIC MEANS TO PRESENT VARIABLE INFORMATION
- G09G3/00—Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes
- G09G3/20—Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes for presentation of an assembly of a number of characters, e.g. a page, by composing the assembly by combination of individual elements arranged in a matrix no fixed position being assigned to or needed to be assigned to the individual characters or partial characters
- G09G3/34—Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes for presentation of an assembly of a number of characters, e.g. a page, by composing the assembly by combination of individual elements arranged in a matrix no fixed position being assigned to or needed to be assigned to the individual characters or partial characters by control of light from an independent source
- G09G3/36—Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes for presentation of an assembly of a number of characters, e.g. a page, by composing the assembly by combination of individual elements arranged in a matrix no fixed position being assigned to or needed to be assigned to the individual characters or partial characters by control of light from an independent source using liquid crystals
- G09G3/3611—Control of matrices with row and column drivers
- G09G3/3614—Control of polarity reversal in general
-
- G—PHYSICS
- G02—OPTICS
- G02F—OPTICAL DEVICES OR ARRANGEMENTS FOR THE CONTROL OF LIGHT BY MODIFICATION OF THE OPTICAL PROPERTIES OF THE MEDIA OF THE ELEMENTS INVOLVED THEREIN; NON-LINEAR OPTICS; FREQUENCY-CHANGING OF LIGHT; OPTICAL LOGIC ELEMENTS; OPTICAL ANALOGUE/DIGITAL CONVERTERS
- G02F1/00—Devices or arrangements for the control of the intensity, colour, phase, polarisation or direction of light arriving from an independent light source, e.g. switching, gating or modulating; Non-linear optics
- G02F1/01—Devices or arrangements for the control of the intensity, colour, phase, polarisation or direction of light arriving from an independent light source, e.g. switching, gating or modulating; Non-linear optics for the control of the intensity, phase, polarisation or colour
- G02F1/13—Devices or arrangements for the control of the intensity, colour, phase, polarisation or direction of light arriving from an independent light source, e.g. switching, gating or modulating; Non-linear optics for the control of the intensity, phase, polarisation or colour based on liquid crystals, e.g. single liquid crystal display cells
- G02F1/133—Constructional arrangements; Operation of liquid crystal cells; Circuit arrangements
- G02F1/1333—Constructional arrangements; Manufacturing methods
- G02F1/1343—Electrodes
-
- G—PHYSICS
- G02—OPTICS
- G02F—OPTICAL DEVICES OR ARRANGEMENTS FOR THE CONTROL OF LIGHT BY MODIFICATION OF THE OPTICAL PROPERTIES OF THE MEDIA OF THE ELEMENTS INVOLVED THEREIN; NON-LINEAR OPTICS; FREQUENCY-CHANGING OF LIGHT; OPTICAL LOGIC ELEMENTS; OPTICAL ANALOGUE/DIGITAL CONVERTERS
- G02F1/00—Devices or arrangements for the control of the intensity, colour, phase, polarisation or direction of light arriving from an independent light source, e.g. switching, gating or modulating; Non-linear optics
- G02F1/01—Devices or arrangements for the control of the intensity, colour, phase, polarisation or direction of light arriving from an independent light source, e.g. switching, gating or modulating; Non-linear optics for the control of the intensity, phase, polarisation or colour
- G02F1/13—Devices or arrangements for the control of the intensity, colour, phase, polarisation or direction of light arriving from an independent light source, e.g. switching, gating or modulating; Non-linear optics for the control of the intensity, phase, polarisation or colour based on liquid crystals, e.g. single liquid crystal display cells
- G02F1/133—Constructional arrangements; Operation of liquid crystal cells; Circuit arrangements
- G02F1/1333—Constructional arrangements; Manufacturing methods
- G02F1/1335—Structural association of cells with optical devices, e.g. polarisers or reflectors
- G02F1/133509—Filters, e.g. light shielding masks
- G02F1/133512—Light shielding layers, e.g. black matrix
-
- G—PHYSICS
- G02—OPTICS
- G02F—OPTICAL DEVICES OR ARRANGEMENTS FOR THE CONTROL OF LIGHT BY MODIFICATION OF THE OPTICAL PROPERTIES OF THE MEDIA OF THE ELEMENTS INVOLVED THEREIN; NON-LINEAR OPTICS; FREQUENCY-CHANGING OF LIGHT; OPTICAL LOGIC ELEMENTS; OPTICAL ANALOGUE/DIGITAL CONVERTERS
- G02F1/00—Devices or arrangements for the control of the intensity, colour, phase, polarisation or direction of light arriving from an independent light source, e.g. switching, gating or modulating; Non-linear optics
- G02F1/01—Devices or arrangements for the control of the intensity, colour, phase, polarisation or direction of light arriving from an independent light source, e.g. switching, gating or modulating; Non-linear optics for the control of the intensity, phase, polarisation or colour
- G02F1/13—Devices or arrangements for the control of the intensity, colour, phase, polarisation or direction of light arriving from an independent light source, e.g. switching, gating or modulating; Non-linear optics for the control of the intensity, phase, polarisation or colour based on liquid crystals, e.g. single liquid crystal display cells
- G02F1/133—Constructional arrangements; Operation of liquid crystal cells; Circuit arrangements
- G02F1/1333—Constructional arrangements; Manufacturing methods
- G02F1/1343—Electrodes
- G02F1/134309—Electrodes characterised by their geometrical arrangement
- G02F1/134336—Matrix
-
- G—PHYSICS
- G09—EDUCATION; CRYPTOGRAPHY; DISPLAY; ADVERTISING; SEALS
- G09G—ARRANGEMENTS OR CIRCUITS FOR CONTROL OF INDICATING DEVICES USING STATIC MEANS TO PRESENT VARIABLE INFORMATION
- G09G3/00—Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes
- G09G3/001—Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes using specific devices not provided for in groups G09G3/02 - G09G3/36, e.g. using an intermediate record carrier such as a film slide; Projection systems; Display of non-alphanumerical information, solely or in combination with alphanumerical information, e.g. digital display on projected diapositive as background
-
- G—PHYSICS
- G09—EDUCATION; CRYPTOGRAPHY; DISPLAY; ADVERTISING; SEALS
- G09G—ARRANGEMENTS OR CIRCUITS FOR CONTROL OF INDICATING DEVICES USING STATIC MEANS TO PRESENT VARIABLE INFORMATION
- G09G3/00—Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes
- G09G3/20—Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes for presentation of an assembly of a number of characters, e.g. a page, by composing the assembly by combination of individual elements arranged in a matrix no fixed position being assigned to or needed to be assigned to the individual characters or partial characters
- G09G3/34—Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes for presentation of an assembly of a number of characters, e.g. a page, by composing the assembly by combination of individual elements arranged in a matrix no fixed position being assigned to or needed to be assigned to the individual characters or partial characters by control of light from an independent source
- G09G3/36—Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes for presentation of an assembly of a number of characters, e.g. a page, by composing the assembly by combination of individual elements arranged in a matrix no fixed position being assigned to or needed to be assigned to the individual characters or partial characters by control of light from an independent source using liquid crystals
- G09G3/3611—Control of matrices with row and column drivers
- G09G3/3648—Control of matrices with row and column drivers using an active matrix
-
- G—PHYSICS
- G02—OPTICS
- G02F—OPTICAL DEVICES OR ARRANGEMENTS FOR THE CONTROL OF LIGHT BY MODIFICATION OF THE OPTICAL PROPERTIES OF THE MEDIA OF THE ELEMENTS INVOLVED THEREIN; NON-LINEAR OPTICS; FREQUENCY-CHANGING OF LIGHT; OPTICAL LOGIC ELEMENTS; OPTICAL ANALOGUE/DIGITAL CONVERTERS
- G02F1/00—Devices or arrangements for the control of the intensity, colour, phase, polarisation or direction of light arriving from an independent light source, e.g. switching, gating or modulating; Non-linear optics
- G02F1/01—Devices or arrangements for the control of the intensity, colour, phase, polarisation or direction of light arriving from an independent light source, e.g. switching, gating or modulating; Non-linear optics for the control of the intensity, phase, polarisation or colour
- G02F1/13—Devices or arrangements for the control of the intensity, colour, phase, polarisation or direction of light arriving from an independent light source, e.g. switching, gating or modulating; Non-linear optics for the control of the intensity, phase, polarisation or colour based on liquid crystals, e.g. single liquid crystal display cells
- G02F1/133—Constructional arrangements; Operation of liquid crystal cells; Circuit arrangements
- G02F1/1333—Constructional arrangements; Manufacturing methods
- G02F1/133388—Constructional arrangements; Manufacturing methods with constructional differences between the display region and the peripheral region
-
- G—PHYSICS
- G02—OPTICS
- G02F—OPTICAL DEVICES OR ARRANGEMENTS FOR THE CONTROL OF LIGHT BY MODIFICATION OF THE OPTICAL PROPERTIES OF THE MEDIA OF THE ELEMENTS INVOLVED THEREIN; NON-LINEAR OPTICS; FREQUENCY-CHANGING OF LIGHT; OPTICAL LOGIC ELEMENTS; OPTICAL ANALOGUE/DIGITAL CONVERTERS
- G02F1/00—Devices or arrangements for the control of the intensity, colour, phase, polarisation or direction of light arriving from an independent light source, e.g. switching, gating or modulating; Non-linear optics
- G02F1/01—Devices or arrangements for the control of the intensity, colour, phase, polarisation or direction of light arriving from an independent light source, e.g. switching, gating or modulating; Non-linear optics for the control of the intensity, phase, polarisation or colour
- G02F1/13—Devices or arrangements for the control of the intensity, colour, phase, polarisation or direction of light arriving from an independent light source, e.g. switching, gating or modulating; Non-linear optics for the control of the intensity, phase, polarisation or colour based on liquid crystals, e.g. single liquid crystal display cells
- G02F1/133—Constructional arrangements; Operation of liquid crystal cells; Circuit arrangements
- G02F1/1333—Constructional arrangements; Manufacturing methods
- G02F1/133397—Constructional arrangements; Manufacturing methods for suppressing after-image or image-sticking
-
- G—PHYSICS
- G02—OPTICS
- G02F—OPTICAL DEVICES OR ARRANGEMENTS FOR THE CONTROL OF LIGHT BY MODIFICATION OF THE OPTICAL PROPERTIES OF THE MEDIA OF THE ELEMENTS INVOLVED THEREIN; NON-LINEAR OPTICS; FREQUENCY-CHANGING OF LIGHT; OPTICAL LOGIC ELEMENTS; OPTICAL ANALOGUE/DIGITAL CONVERTERS
- G02F1/00—Devices or arrangements for the control of the intensity, colour, phase, polarisation or direction of light arriving from an independent light source, e.g. switching, gating or modulating; Non-linear optics
- G02F1/01—Devices or arrangements for the control of the intensity, colour, phase, polarisation or direction of light arriving from an independent light source, e.g. switching, gating or modulating; Non-linear optics for the control of the intensity, phase, polarisation or colour
- G02F1/13—Devices or arrangements for the control of the intensity, colour, phase, polarisation or direction of light arriving from an independent light source, e.g. switching, gating or modulating; Non-linear optics for the control of the intensity, phase, polarisation or colour based on liquid crystals, e.g. single liquid crystal display cells
- G02F1/133—Constructional arrangements; Operation of liquid crystal cells; Circuit arrangements
- G02F1/136—Liquid crystal cells structurally associated with a semi-conducting layer or substrate, e.g. cells forming part of an integrated circuit
- G02F1/1362—Active matrix addressed cells
- G02F1/1368—Active matrix addressed cells in which the switching element is a three-electrode device
-
- G02F2001/133397—
-
- G—PHYSICS
- G02—OPTICS
- G02F—OPTICAL DEVICES OR ARRANGEMENTS FOR THE CONTROL OF LIGHT BY MODIFICATION OF THE OPTICAL PROPERTIES OF THE MEDIA OF THE ELEMENTS INVOLVED THEREIN; NON-LINEAR OPTICS; FREQUENCY-CHANGING OF LIGHT; OPTICAL LOGIC ELEMENTS; OPTICAL ANALOGUE/DIGITAL CONVERTERS
- G02F2201/00—Constructional arrangements not provided for in groups G02F1/00 - G02F7/00
- G02F2201/12—Constructional arrangements not provided for in groups G02F1/00 - G02F7/00 electrode
- G02F2201/121—Constructional arrangements not provided for in groups G02F1/00 - G02F7/00 electrode common or background
-
- G—PHYSICS
- G02—OPTICS
- G02F—OPTICAL DEVICES OR ARRANGEMENTS FOR THE CONTROL OF LIGHT BY MODIFICATION OF THE OPTICAL PROPERTIES OF THE MEDIA OF THE ELEMENTS INVOLVED THEREIN; NON-LINEAR OPTICS; FREQUENCY-CHANGING OF LIGHT; OPTICAL LOGIC ELEMENTS; OPTICAL ANALOGUE/DIGITAL CONVERTERS
- G02F2201/00—Constructional arrangements not provided for in groups G02F1/00 - G02F7/00
- G02F2201/12—Constructional arrangements not provided for in groups G02F1/00 - G02F7/00 electrode
- G02F2201/123—Constructional arrangements not provided for in groups G02F1/00 - G02F7/00 electrode pixel
-
- G—PHYSICS
- G09—EDUCATION; CRYPTOGRAPHY; DISPLAY; ADVERTISING; SEALS
- G09G—ARRANGEMENTS OR CIRCUITS FOR CONTROL OF INDICATING DEVICES USING STATIC MEANS TO PRESENT VARIABLE INFORMATION
- G09G2300/00—Aspects of the constitution of display devices
- G09G2300/04—Structural and physical details of display devices
- G09G2300/0421—Structural details of the set of electrodes
- G09G2300/0426—Layout of electrodes and connections
-
- G—PHYSICS
- G09—EDUCATION; CRYPTOGRAPHY; DISPLAY; ADVERTISING; SEALS
- G09G—ARRANGEMENTS OR CIRCUITS FOR CONTROL OF INDICATING DEVICES USING STATIC MEANS TO PRESENT VARIABLE INFORMATION
- G09G2300/00—Aspects of the constitution of display devices
- G09G2300/04—Structural and physical details of display devices
- G09G2300/0469—Details of the physics of pixel operation
- G09G2300/0478—Details of the physics of pixel operation related to liquid crystal pixels
-
- G—PHYSICS
- G09—EDUCATION; CRYPTOGRAPHY; DISPLAY; ADVERTISING; SEALS
- G09G—ARRANGEMENTS OR CIRCUITS FOR CONTROL OF INDICATING DEVICES USING STATIC MEANS TO PRESENT VARIABLE INFORMATION
- G09G2320/00—Control of display operating conditions
- G09G2320/02—Improving the quality of display appearance
- G09G2320/0257—Reduction of after-image effects
-
- G—PHYSICS
- G09—EDUCATION; CRYPTOGRAPHY; DISPLAY; ADVERTISING; SEALS
- G09G—ARRANGEMENTS OR CIRCUITS FOR CONTROL OF INDICATING DEVICES USING STATIC MEANS TO PRESENT VARIABLE INFORMATION
- G09G2320/00—Control of display operating conditions
- G09G2320/04—Maintaining the quality of display appearance
- G09G2320/043—Preventing or counteracting the effects of ageing
- G09G2320/046—Dealing with screen burn-in prevention or compensation of the effects thereof
Definitions
- the present disclosure relates to a liquid crystal device, a method for driving the liquid crystal device, and an electronic apparatus.
- a liquid crystal device includes a liquid crystal panel in which a liquid crystal layer is held between a pair of substrates, and when light is incident on the liquid crystal panel, a liquid crystal material or the like used in the liquid crystal layer may undergo a photochemical reaction, and ionic impurities may be generated. Further, in a manufacturing process of the liquid crystal device, ionic impurities may also enter the liquid crystal layer from a sealing material or the like. Meanwhile, when the liquid crystal device is driven, causing an alignment state of liquid crystal molecules to change and flow to occur in the liquid crystal layer, the ionic impurities aggregate at end portions of a pixel region, and display quality deterioration arises as a result of image sticking or the like.
- JP 2015-111247 A a technology is proposed in which an AC voltage is applied to a plurality of pixel electrodes in a pixel region, and ionic impurities are swept to end portions of the pixel region overlapping with a demarcation portion.
- a technology is proposed in which a first electrode is provided between a pixel region and a sealing material, a second electrode is provided between the first electrode and the sealing material, and an electric field generated between the first electrode and the second electrode is used to sweep out ionic impurities to the outside of the pixel region.
- the ion impurities are not efficiently swept at a boundary between the inside and the outside of the pixel region, and there is a problem that the ionic impurities easily accumulate in the end portions of the pixel region.
- an object of the present disclosure is to provide a liquid crystal device, a method for driving a liquid crystal device, and an electronic apparatus capable of efficiently sweeping out ionic impurities from a pixel region to the outside.
- a liquid crystal device includes a first substrate, a second substrate adhered to the first substrate via a sealing material, a liquid crystal layer disposed in a space enclosed by the sealing material between the first substrate and the second substrate, a plurality of pixel electrodes provided at a pixel region of the first substrate.
- a first electrode is provided at one of the substrates, of the first substrate and the second substrate, and positioned between the pixel region and the sealing material in a plan view
- a second electrode is provided at the one of the substrates and positioned between the first electrode and the sealing material in a plan view.
- a first signal of a first phase is supplied to a first pixel electrode, of the plurality of pixel electrodes, adjacent to the first electrode, a second signal of a second phase having a phase delay with respect to the first signal is supplied to the first electrode, and a third signal of a third phase having a phase delay with respect to the second signal is supplied to the second electrode.
- a driving method of a liquid crystal device including a first substrate, a second substrate adhered to the first substrate via a sealing material, a liquid crystal layer disposed in a space enclosed by the sealing material between the first substrate and the second substrate, and a plurality of pixel electrodes provided at a pixel region of the first substrate
- a first electrode is provided at one of the substrates, of the first substrate and the second substrate, and positioned between the pixel region and the sealing material in a plan view
- a second electrode is provided between the first electrode and the sealing material in a plan view
- the method including supplying a first signal of a first phase to a first pixel electrode, of the plurality of pixel electrodes, adjacent to the first electrode, supplying a second signal of a second phase having a phase delay with respect to the first signal to the first electrode, and supplying a third signal of a third phase having a phase delay with respect to the second signal to the second electrode.
- the first electrode is provided between the pixel region and the sealing material
- the second electrode is provided between the first electrode and the sealing material.
- the first signal of the first phase is supplied to the first pixel electrode, of the plurality of pixel electrodes at the pixel region, adjacent to the first electrode, the second signal of the second phase having a phase delay with respect to the first signal is applied to the first electrode, and the third signal of the third phase having a phase delay with respect to the second signal is applied to the second electrode.
- ionic impurities in the pixel region are swept toward the first electrode by an electric field between the pixel electrode and the first electrode, and then swept toward the second electrode by an electric field between the first electrode and the second electrode.
- FIG. 1 is an explanatory diagram schematically illustrating a plan view configuration of a liquid crystal device according to Exemplary Embodiment 1 of the present disclosure.
- FIG. 2 is a cross-sectional view schematically illustrating a state in which the liquid crystal device illustrated in FIG. 1 is cut along a line H-H′.
- FIG. 3 is an equivalent circuit diagram illustrating an electrical configuration of the liquid crystal device illustrated in FIG. 1 .
- FIG. 4 is a cross-sectional view schematically illustrating a structure of a pixel illustrated in FIG. 3 .
- FIG. 5 is an explanatory diagram schematically illustrating behavior of ionic impurities in the liquid crystal device illustrated in FIG. 1 .
- FIG. 6 is an explanatory diagram of a pixel region in the liquid crystal device illustrated in FIG. 1 .
- FIG. 7 is a cross-sectional view schematically illustrating a state in which a liquid crystal panel is cut along a line A-A′ in FIG. 6 .
- FIG. 8 is an explanatory diagram illustrating an operation of sweeping the ionic impurities in the pixel region illustrated in FIG. 6 to end portions of the pixel region.
- FIG. 9 is an explanatory diagram of signals for performing the sweeping illustrated in FIG. 8 .
- FIG. 10 is an explanatory diagram of the liquid crystal device according to Exemplary Embodiment 2 of the present disclosure.
- FIG. 11 is a cross-sectional view schematically illustrating a state in which the liquid crystal panel is cut along a line A-A′ in FIG. 10 .
- FIG. 12 is an explanatory diagram of the liquid crystal device according to Exemplary Embodiment 3 of the present disclosure.
- FIG. 13 is a cross-sectional view schematically illustrating a state in which the liquid crystal panel is cut along a line A-A′ in FIG. 12 .
- FIG. 14 is an explanatory diagram of signals used in the liquid crystal device according to Exemplary Embodiment 4 of the present disclosure.
- FIG. 15 is an explanatory diagram of the liquid crystal device according to Exemplary Embodiment 5 of the present disclosure.
- FIG. 16 is an explanatory diagram of the liquid crystal device according to Exemplary Embodiment 6 of the present disclosure.
- FIG. 17 is an explanatory diagram illustrating a relationship between a configuration of ion trap electrodes illustrated in FIG. 16 and an effect of sweeping the ionic impurities.
- FIG. 18 is a graph illustrating a relationship between mobility and temperature of the ionic impurities.
- FIG. 19 is an equivalent circuit diagram illustrating an electrical configuration of the liquid crystal device according to Exemplary Embodiment 8 of the present disclosure.
- FIG. 20 is an explanatory diagram of the liquid crystal device according to Exemplary Embodiment 9 of the present disclosure.
- FIG. 21 is an explanatory diagram illustrating a configuration example of an electronic apparatus to which the present disclosure is applied.
- an upper layer refers to a side opposite to the first substrate 10
- a lower layer refers to a side of the first substrate 10
- an upper layer refers to a side opposite to the second substrate 20
- a lower layer refers to a side of the second substrate 20 .
- a plan view means a state as viewed from a normal direction with respect to the first substrate 10 and the second substrate 20 .
- an active matrix type liquid crystal device 100 which is provided with a thin film transistor (a TFT) 30 as a pixel switching element, will be mainly described.
- a liquid crystal device 100 can be suitably used as a light modulation unit of a projection-type display device, which will be described below, or the like.
- FIG. 1 is an explanatory diagram schematically illustrating a plan view configuration of the liquid crystal device 100 according to Exemplary Embodiment 1 of the present disclosure.
- FIG. 2 is a cross-sectional view illustrating a state in which the liquid crystal device 100 illustrated in FIG. 1 is cut along a line H-H′.
- the liquid crystal device 100 illustrated in FIG. 1 and FIG. 2 includes the first substrate 10 and the second substrate 20 facing the first substrate 10 , and the first substrate 10 and the second substrate 20 are adhered together being intervene by a frame-shaped sealing material 40 . Further, of a space between the first substrate 10 and the second substrate 20 , a liquid crystal layer 50 is held in a space surrounded by the sealing material 40 .
- the first substrate 10 and the second substrate 20 are formed by a light-transmissive substrate, such as a quartz substrate or a glass substrate, for example.
- the first substrate 10 is larger than the second substrate 20 , and the sealing material 40 is disposed along an outer edge of the second substrate 20 .
- the liquid crystal layer 50 is formed by a liquid crystal material having positive or negative dielectric anisotropy.
- the sealing material 40 is formed from an adhesive such as a thermosetting or ultraviolet-curable epoxy resin, and includes a spacer (not illustrated) for maintaining a constant spacing between the first substrate 10 and the second substrate 20 .
- a pixel region E is provided in which a plurality of pixels P are arranged in a matrix shape
- the second substrate 20 is provided with a demarcation portion 21 surrounding the pixel region E at least between the sealing material 40 and the pixel region E.
- the demarcation portion 21 is configured by a light shielding layer made from metal, metal oxide, or the like.
- the light-shielding layer may be configured as a black matrix that overlaps with boundary portions of the adjacent pixels P in a plan view, with respect to the second substrate 20 .
- a plurality of terminals 104 are arranged along one side between the sealing material 40 and the pixel region E, and a data line driving circuit 101 is provided between the terminals 104 and the pixel region E.
- a scanning line driving circuit 102 is provided between the sealing material 40 and the pixel region E along each of two sides adjacent to the side on which the terminals 104 are arranged, and an inspection circuit 103 is provided along a side opposite to the side on which the terminals 104 are arranged.
- a plurality of wiring lines 105 that couple the two scanning line driving circuits 102 are provided on the one surface 10 s of the first substrate 10 , between the sealing material 40 and the inspection circuit 103 .
- the data line driving circuit 101 and each of a plurality of wiring lines coupled to the scanning line driving circuits 102 are coupled to the plurality of terminals 104 .
- a direction in which the terminals 104 are arranged is referred to as an X direction (a first direction)
- a direction orthogonal to the X direction is referred to as a Y direction (a second direction).
- the dimension of the pixel region E in the X direction is greater than the dimension of the pixel region E in the Y direction.
- the inspection circuit 103 may be provided between the data line driving circuit 101 and the pixel region E.
- a pixel electrode 15 arranged for each of the plurality of pixels P and a first alignment film 18 covering the pixel electrodes 15 are provided on the one surface 10 s side of the first substrate 10 .
- a pixel switching element, wiring lines, and the like which will be described below, are provided on the one surface 10 s side on the liquid crystal layer 50 side of the first substrate 10 .
- the pixel electrode 15 is formed from a light-transmissive conductive film, such as indium tin oxide (ITO).
- the demarcation portion 21 , a flattening film 22 covering the demarcation portion 21 , a common electrode 23 covering the flattening film 22 , and a second alignment film 24 covering the common electrode 23 are provided on the one surface 20 s side of the second substrate 20 that faces the first substrate 10 .
- the flattening film 22 is formed from an inorganic material, such as silicon oxide, for example.
- the demarcation portion 21 surrounds the pixel region E and overlaps with the scanning line driving circuit 102 and the inspection circuit 103 . Therefore, an erroneous operation due to light is prevented by shielding light that may be incident on the scanning line driving circuit 102 and the like from the second substrate 20 side.
- the common electrode 23 is formed of a light-transmissive conductive film, such as ITO, and is electrically coupled to a vertical conduction portion 106 provided on the second substrate 20 .
- the vertical conduction portion 106 is electrically coupled to the terminals 104 via wiring lines provided on the first substrate 10 .
- the first alignment film 18 and the second alignment film 24 are selected based on an optical design of the liquid crystal device 100 .
- the first alignment film 18 and the second alignment film 24 are each formed of an inorganic alignment film, such as silicon oxide (SiOx) formed by a vapor-phase growth method, and aligns liquid crystal molecules having negative dielectric anisotropy to be substantially vertical.
- the first alignment film 18 and the second alignment film 24 may be formed of an organic alignment film, such as polyimide having a surface that has been rubbed, and the organic alignment film aligns liquid crystal molecules having positive dielectric anisotropy to be substantially horizontal.
- the liquid crystal device 100 is a transmissive type, and in accordance with an optical design of a polarizing element disposed on each of an incident side and an emission side of light with respect to the liquid crystal panel 110 , the liquid crystal device 100 is configured as a liquid crystal device of a normally-white mode in which transmittance of the pixel P is maximum in a no voltage applied state, or as a liquid crystal device of a normally-black mode in which the transmittance of the pixel P is minimum in the no voltage applied state.
- FIG. 3 is an equivalent circuit diagram illustrating an electrical configuration of the liquid crystal device 100 illustrated in FIG. 1 .
- the liquid crystal device 100 includes a plurality of scanning lines 3 a extending in the X direction (the first direction: a row direction) at least in the pixel region E, and a plurality of data lines 6 a extending in the Y direction (the second direction: a column direction).
- the scanning lines 3 a and the data lines 6 a are in an insulated state from each other in the first substrate 10 .
- the first substrate 10 includes capacitor lines 3 b that extend along the data lines 6 a .
- the pixel P is provided to correspond to each of intersections between the plurality of scanning lines 3 a and the plurality of data lines 6 a .
- Each of the plurality of pixels P includes the pixel electrode 15 , the TFT 30 , and a storage capacitor 16 .
- the scanning line 3 a is electrically coupled to a gate of the TFT 30
- the data line 6 a is electrically coupled to a source of the TFT 30 .
- the pixel electrode 15 is electrically coupled to a drain of the TFT 30 .
- the data lines 6 a are coupled to the data line driving circuit 101 illustrated in FIG. 1 , and supply image signals D 1 , D 2 , . . . , and Dn supplied from the data line driving circuit 101 to the pixels P.
- the scanning lines 3 a are coupled to the scanning line driving circuit 102 illustrated in FIG. 1 , and sequentially supply scanning signals SC 1 , SC 2 , . . . , and SCm supplied from the scanning line driving circuit 102 to the pixels P.
- the image signals D 1 to Dn supplied from the data line driving circuit 101 to the data lines 6 a may be line-sequentially supplied in this order, or may be supplied to the plurality of data lines 6 a adjacent to one another in groups.
- the scanning line driving circuit 102 line-sequentially supplies the scan signals SC 1 to SCm to the scanning lines 3 at predetermined timings. In the present exemplary embodiment, a line inversion driving method is used.
- the image signals D 1 to Dn supplied from the data lines 6 a are written into the pixel electrodes 15 at predetermined timings.
- the image signals D 1 to Dn of a predetermined level written into the liquid crystal layer 50 via the pixel electrodes 15 are maintained for a certain period between the pixel electrodes 15 and the common electrode 23 , which are arranged to face the pixel electrodes 15 being intervened by the liquid crystal layer 50 .
- the frequency of the image signals D 1 to Dn is 60 Hz, for example.
- the storage capacitor 16 is coupled in parallel with a liquid crystal capacitor formed between the pixel electrode 15 and the common electrode 23 .
- the storage capacitor 16 is provided between the drain of the TFT 30 and the capacitor line 3 b.
- the data lines 6 a are coupled to the inspection circuit 103 illustrated in FIG. 1 , and the inspection circuit 103 is used to verify operational defects and the like of the liquid crystal device 100 by detecting the above-described image signals in a manufacturing process of the liquid crystal device 100 . Therefore, in FIG. 3 , an illustration of the inspection circuit 103 is omitted. Note that in FIG. 1 , the data line driving circuit 101 , the scanning line driving circuit 102 , and the inspection circuit 103 are illustrated as peripheral circuits formed on the outer side of the pixel region E.
- a sampling circuit that is configured to sample the above-described image signals and supply the sampled image signals to the data lines 6 a
- a pre-charge circuit that is configured to supply pre-charge signals of a predetermined voltage level to the data lines 6 a in advance of the above-described image signals D 1 to Dn, and the like may be provided as the peripheral circuits in some cases.
- FIG. 4 is a cross-sectional view schematically illustrating a structure of the pixel P illustrated in FIG. 3 .
- the scanning line 3 a is formed on the one surface 10 s of the first substrate 10 .
- the scanning line 3 a is formed by a light shielding layer such as aluminum (Al), titanium (Ti), chromium (Cr), tungsten (W), tantalum (Ta), molybdenum (Mo), or the like.
- a first insulating film 11 a (an underlying insulating film) formed of silicon oxide or the like is formed on an upper layer of the scanning line 3 a , and a semiconductor layer 30 a is formed on an upper layer of the first insulating film 11 a .
- the semiconductor layer 30 a is formed by a polycrystalline silicon film.
- the semiconductor layer 30 a is covered by a second insulating film (a gate insulating film) 11 b formed of silicon oxide or the like, and a gate electrode 30 g is formed on an upper layer of the second insulating film 11 b.
- a third insulating film 11 c formed of silicon oxide or the like is formed on an upper layer of the gate electrode 30 g , and contact holes CNT 1 and CNT 2 extending to a source region and a drain region of the semiconductor layer 30 a are formed in the second insulating film 11 b and the third insulating film 11 c .
- the data line 6 a (a source electrode) coupled to the semiconductor layer 30 a through the contact holes CNT 1 and CNT 2 , and a first relay electrode 6 b (a drain electrode) are formed on an upper layer of the third insulating film 11 c .
- the TFT 30 is configured in this manner.
- the TFT 30 has a lightly doped drain (LDD) structure.
- a first interlayer insulating film 12 a formed of silicon oxide or the like is formed on the upper layer side of the data line 6 a and the first relay electrode 6 b .
- the surface of the first interlayer insulating film 12 a is flattened by chemical mechanical polishing (CMP) processing or the like.
- a contact hole CNT 3 extending to the first relay electrode 6 b is formed in the first interlayer insulating film 12 a , and a wiring line 7 a and a second relay electrode 7 b electrically coupled to the first relay electrode 6 b through the contact hole CNT 3 are formed on an upper layer of the first interlayer insulating film 12 a .
- the wiring line 7 a is formed to overlap with the semiconductor layer 30 a of the TFT 30 and the data line 6 a in a plan view, and functions as a shield layer to which a fixed potential is applied.
- a second interlayer insulating film 13 a formed of silicon oxide or the like is formed on the upper layer side of the wiring line 7 a and the second relay electrode 7 b .
- the surface of the second interlayer insulating film 13 a is flattened by the CMP processing or the like.
- a contact hole CNT 4 extending to the second relay electrode 7 b is formed in the second interlayer insulating film 13 a.
- a first capacitor electrode 16 a and a third relay electrode 16 d are formed on an upper layer of the second interlayer insulating film 13 a .
- the first capacitor electrode 16 a is the capacitor line 3 b formed to extend across the plurality of pixels P, and a fixed potential is supplied to the first capacitor electrode 16 a .
- An insulating film 13 b is formed on an upper layer of the first capacitor electrode 16 a and the third relay electrode 16 d , to cover an outer edge of the first capacitor electrode 16 a , an outer edge of the third relay electrode 16 d , and the like.
- a dielectric layer 16 b is formed on the upper layer side of the first capacitor electrode 16 a and the insulating film 13 b .
- the dielectric layer 16 b is formed by a silicon nitride film, hafnium oxide (HfO 2 ), alumina (Al 2 O 3 ), tantalum oxide (Ta 2 O 5 ), or the like.
- a second capacitor electrode 16 c formed of titanium nitride (TiN) or the like is formed on an upper layer of the dielectric layer 16 b , and the storage capacitor 16 is configured by the first capacitor electrode 16 a , the dielectric layer 16 b , and the second capacitor electrode 16 c .
- the second capacitor electrode 16 c is electrically coupled to the third relay electrode 16 d through a removed portion of the dielectric layer 16 b and the insulating film 13 b.
- a fourth interlayer insulating film 14 a formed of silicon oxide or the like is formed on the upper layer side of the second capacitor electrode 16 c , and the surface of the fourth interlayer insulating film 14 a is flattened by the CMP processing or the like.
- a contact hole CNT 5 extending to the second capacitor electrode 16 c is formed in the fourth interlayer insulating film 14 a .
- the pixel electrodes 15 formed by a light-transmissive conductive film such as ITO are formed on an upper layer of the fourth interlayer insulating film 14 a , and the pixel electrodes 15 are electrically coupled to the second capacitor electrode 16 c through the contact hole CNT 5 .
- a plurality of wiring lines are formed on the one surface 10 s side of the first substrate 10 , and a wiring portion is indicated using reference signs of the insulating films and the interlayer insulating films that perform insulation between the wiring lines.
- the first insulating film 11 a , the second insulating film 11 b , and the third insulating film 11 c are collectively referred to as a wiring layer 11 .
- a representative wiring line of the wiring layer 11 is the scanning line 3 a .
- a representative wiring line of a wiring layer 12 is the data line 6 a .
- the second interlayer insulating film 13 a , the insulating film 13 b , and the dielectric layer 16 b are collectively referred to as a wiring layer 13 , and a representative wiring line of the wiring layer 13 is the wiring line 7 a .
- a representative wiring line of a wiring layer 14 is the capacitor line 3 b as the first capacitor electrode 16 a.
- the first alignment film 18 and the second alignment film 24 are the inorganic alignment films, and are respectively formed of an aggregate of columns 18 a and 24 a , which are obtained by diagonally depositing and growing an inorganic material such as silicon oxide in a columnar shape.
- liquid crystal molecules LC have a pre-tilt angle ⁇ p of 3° to 5° with respect to the normal direction with respect to the first substrate 10 and the second substrate 20 , and are substantially aligned vertically (VA: Vertical Alignment).
- VA Vertical Alignment
- FIG. 5 is an explanatory diagram schematically illustrating the behavior of the ionic impurities in the liquid crystal device 100 illustrated in FIG. 1 .
- FIG. 5 illustrates a state in which the liquid crystal device 100 is viewed from the second substrate 20 side.
- a diagonal deposition direction applied when forming the first alignment film 18 on the first substrate 10 is, for example, a direction indicated by a dashed arrow A 1 , and is a direction that forms an angle ⁇ a in the Y direction.
- a diagonal deposition direction applied when forming the second alignment film 24 on the second substrate 20 is, for example, a direction indicated by a solid arrow A 2 , and is a direction that forms the angle ⁇ a in the Y direction.
- the angle ⁇ a is 45 degrees, for example.
- the diagonal deposition direction applied when forming the first alignment film 18 on the first substrate 10 is opposite to the diagonal deposition direction applied when forming the second alignment film 24 on the second substrate 20 .
- the liquid crystal device 100 configured in this manner, when the liquid crystal layer 50 is driven, the liquid crystal molecules LC vibrate, as indicated by arrows B in FIG. 4 , and a flow of the liquid crystal molecules LC occurs in the diagonal deposition directions indicated by the dashed arrow A 1 and the solid arrow A 2 illustrated in FIG. 5 . Therefore, when the ionic impurities are included in the liquid crystal layer 50 , the ionic impurities move toward corners E 0 of the pixel region E along the flow of the liquid crystal molecules LC, and become unevenly distributed. In a region where the ionic impurities are unevenly distributed, the insulating resistance of the liquid crystal layer 50 deteriorates, which leads to a decrease in driving potential.
- an ion trap mechanism 130 is provided, and using the ion trap mechanism 130 , the ionic impurities in the pixel region E are swept in directions away from the pixel region E.
- FIG. 6 is an explanatory diagram of the pixel region E in the liquid crystal device 100 illustrated in FIG. 1 .
- FIG. 7 is a cross-sectional view schematically illustrating a state in which the liquid crystal panel 110 is cut along a line A-A′ in FIG. 6 .
- the plurality of pixels P are arranged in the X direction and the Y direction in the pixel region E of the liquid crystal device 100 of the present exemplary embodiment, and each of the plurality of pixels P includes the pixel electrode 15 electrically coupled to the TFT 30 .
- the pixel P and the pixel electrode 15 have the same planar shape, size, arrangement pitch, and the like.
- a dimension of one side of the pixel electrode 15 is 7.5 ⁇ m, for example, and a gap between the two adjacent pixel electrodes 15 is 0.5 ⁇ m, for example.
- the pixel region E includes a display region E 1 in which, of the plurality of pixels P, display pixels P 0 that directly contribute to display are arranged, and, around the display region E 1 , a dummy pixel region E 2 that includes a plurality of dummy pixels DP that do not directly contribute to the display.
- each of the pixel electrodes 15 provided in the display pixels P 0 is an effective pixel electrode
- each of the pixel electrodes 15 provided in the dummy pixels DP is a dummy pixel electrode.
- the number of dummy pixels DP arranged in the dummy pixel region E 2 is not limited to this example, and it is sufficient that at least one pair of the dummy pixels DP is arranged in each of the X direction and the Y direction with the display region E 1 interposed between the one pair of the dummy pixels DP.
- the number of dummy pixels DP may be three or more, and the number of dummy pixels DP arranged in the X direction and the Y direction may be different.
- the demarcation portion 21 is provided to overlap with the dummy pixel region E 2 in a plan view, and contrast of a displayed image is increased by inhibiting unwanted stray light from being incident the display region E 1 .
- a first electrode 131 interposed between the pixel region E and the sealing material 40 in a plan view and a second electrode 132 interposed by the first electrode 131 and the sealing material 40 in a plan view are provided on one of the first substrate 10 and the second substrate 20 .
- a third electrode 133 interposed between the second electrode 132 and the sealing material 40 in a plan view is provided on the one substrate.
- the first electrode 131 , the second electrode 132 , and the third electrode 133 are each formed in a quadrangular frame shape surrounding the pixel region E in a plan view, on the first substrate 10 side.
- first ends of a pair of routing wiring lines 135 extending in the Y direction are electrically coupled in the proximity of both end portions, of the first electrode 131 , extending in the X direction, and the second ends of the routing wiring lines 135 are electrically coupled to the terminals 104 formed on the first substrate 10 .
- the terminals 104 to which the pair of routing wiring lines 135 are electrically coupled are referred to as terminals 104 (It 1 ) to distinguish them from the other terminals 104 .
- First ends of a pair of routing wiring lines 136 extending in the Y direction are electrically coupled in the proximity of both end portions, of the second electrode 132 , extending in the X direction, and the second ends of the routing wiring lines 136 are electrically coupled to the terminals 104 formed on the first substrate 10 .
- the terminals 104 to which the pair of routing wiring lines 136 are electrically coupled are referred to as terminals 104 (It 2 ) to distinguish them from the other terminals 104 .
- First ends of a pair of routing wiring lines 137 extending in the Y direction are electrically coupled in the proximity of both end portions, of the third electrode 133 , extending in the X direction, and the second ends of the routing wiring lines 137 are electrically coupled to the terminals 104 formed on the first substrate 10 .
- the terminals 104 to which the pair of routing wiring lines 137 are electrically coupled are referred to as terminals 104 (It 3 ) to distinguish them from the other terminals 104 .
- the ion trap mechanism 130 is configured by the first electrode 131 , the second electrode 132 , the third electrode 133 , the routing wiring lines 135 , 136 , and 137 , and the terminals 104 (It 1 , It 2 , and It 3 ).
- the present exemplary embodiment to suppress a variation in signals supplied to the first electrode 131 , the second electrode 132 , and the third electrode 133 depending on positions of the first electrode 131 , the second electrode 132 , and the third electrode 133 , a configuration is adopted in which the signal is supplied from two of the terminals 104 (It 1 , It 2 , and It 3 ), but the present disclosure is not limited to this configuration.
- Each of the terminals 104 may be one or may be three or more. Further, each of the first electrode 131 , the second electrode 132 , and the third electrode 133 is not limited to an aspect of the electrically closed quadrangular electrode in a plan view, and may be a state (open state) in which one end is electrically coupled to the routing wiring lines 135 , 136 , and 137 with the other end is opened.
- the plurality of wiring layers 11 to 14 are provided on the one surface 10 s side of the first substrate 10 , and the pixel electrodes 15 , the first electrode 131 , the second electrode 132 , and the third electrode 133 are each formed on the upper layer of the fourth interlayer insulating film 14 a . More specifically, the pixel electrodes 15 , the first electrode 131 , the second electrode 132 , and the third electrode 133 are formed by patterning the same light-transmissive conductive film in a process of forming the pixel electrode 15 . Further, the routing wiring lines 135 , 136 , and 137 are electrically coupled to the terminals 104 (It 1 , It 2 , and It 3 ) using a similar configuration to that of the wiring layers 11 to 14 .
- FIG. 8 is an explanatory diagram illustrating an operation of sweeping the ionic impurities in the pixel region E illustrated in FIG. 6 to the end portions of the pixel region E, and the like.
- FIG. 9 is an explanatory diagram of signals for performing the sweeping illustrated in FIG. 8 .
- the scanning signals SC 1 , SC 2 , . . . , and SCm are supplied from the scanning line driving circuit 102 illustrated in FIG. 1 to each of the plurality of scanning lines 3 a , and the TFTs 30 are sequentially turned on for a fixed period.
- data signals are simultaneously supplied from the data line driving circuit 101 to all of the data lines 6 a , and the voltage of the plurality of pixel electrodes 15 in the pixel region E is controlled. Further, signals are supplied to the terminals 104 (It 1 , It 2 , and It 3 ) illustrated in FIG. 6 , and the voltage of the ion trap electrodes (the first electrode 131 , the second electrode 132 , and the third electrode 133 ) is controlled.
- the ionic impurities in the pixel region E are swept to end portions of the pixel region E in the Y direction, from the center in the Y direction toward both of the end portions in the Y direction, by all of the pixel electrodes 15 in the pixel region E during a period in which image display is being paused.
- the ion impurities in the pixel region E are swept in the direction away from the pixel region E by the pixel electrodes 15 (the dummy pixel electrodes) of the dummy pixel region E 2 and by the ion trap electrodes (the first electrode 131 , the second electrode 132 , and the third electrode 133 ).
- image signals are supplied to the pixel electrodes 15 (the effective pixel electrodes) in the display region E 1 .
- a first signal V 11 of a first phase Va is supplied to a first pixel electrode 151 (a dummy pixel electrode) adjacent to the first electrode 131 .
- a second signal V 21 of a second phase Vb whose phase is delayed with respect to the first signal V 11 is supplied to the first electrode 131
- a third signal V 22 of a third phase Vc whose phase is delayed with respect to the second signal V 21 is supplied to the second electrode 132
- a signal V 23 whose phase is delayed with respect to the third signal V 22 is supplied to the third electrode 133 .
- a fourth signal V 12 whose phase is advanced with respect to the first signal V 11 is supplied to a second pixel electrode 152 (a dummy pixel electrode), which is adjacent to the first pixel electrode 151 on the opposite side to the first electrode 131 .
- the first signal V 11 , the second signal V 21 , and the third signal V 22 are AC signals having the same frequency, and the first phase Va, the second phase Vb, and the third phase Vc have a phase shift of 120° with respect to each other, as illustrated in FIG. 9 .
- a phase of the signal V 23 applied to the third electrode 133 is the first phase Va
- a phase of the signal V 12 applied to the second pixel electrode 152 is the third phase Vc.
- signals, such as the first signal V 11 , the second signal V 21 , and the third signal V 22 which are used to sweep the ion impurities, are AC signals having the same waveform and also having the same amplitudes.
- each of the above-described signals is a signal that transitions between a high potential and a low potential with a common potential (LCCOM) applied to the common electrode 23 being a reference potential.
- the frequency of the first signal V 11 , the second signal V 21 , and the third signal V 22 is 10 mHz to 50 mHz, for example. When the frequency is 50 mHz, a duration of one cycle of the AC signal is 20 seconds.
- a maximum voltage difference in the driving signal applied between the pixel electrodes 15 (the effective pixel electrodes) of the display region E 1 and the common electrode 23 is equal to a voltage corresponding to 1 ⁇ 2 of a maximum amplitude voltage of the first signal V 11 , the second signal V 21 , and the third signal V 22 .
- the AC signals illustrated in FIG. 9 are AC signals of a rectangular wave, and along with times t 0 , t 1 , t 2 . . . , the first signal V 11 of the first phase Va transitions from a positive polarity (+) or the reference potential to a negative polarity ( ⁇ ), and then, before the first signal V 11 of the first phase Va transitions to the reference potential or the positive polarity (+), the second signal V 21 of the second phase Vb transitions from the positive polarity (+) or the reference potential to the negative polarity ( ⁇ ).
- the third signal V 22 of the third phase Vc transitions from the positive polarity (+) or the reference potential to the negative polarity ( ⁇ ).
- the first signal V 11 of the first phase Va transitions from the negative polarity ( ⁇ ) or the reference potential to the positive polarity (+)
- the second signal V 21 of the second phase Vb transitions from the negative polarity ( ⁇ ) or the reference potential to the positive polarity (+).
- the third signal V 22 of the third phase Vc transitions from the negative polarity ( ⁇ ) or the reference potential to the positive polarity (+).
- the AC signals of the rectangular wave illustrated in FIG. 9 transition between a high potential (5V) and a low potential ( ⁇ 5V) with the reference potential being 0V, but the setting of the reference potential, the high potential, and the low potential is not limited to this example.
- the above-described signals are supplied to the ion trap electrodes (the first electrode 131 , the second electrode 132 , and the third electrode 133 ), and as illustrated in FIG. 8 , with respect to all the pixel electrodes 15 in the pixel region E 1 , the signals of the first phase Va, the second phase Vb, and the third phase Vc are applied to each column of the pixel electrodes 15 corresponding to each of the scanning lines 3 a from the center in the Y direction toward both of the end portions in the Y direction. Therefore, as illustrated in FIG.
- the signal V 13 whose phase is advanced with respect to the first signal V 11 is applied to a third pixel electrode 153 (an effective pixel electrode), which is adjacent to the second pixel electrode 152 (the dummy pixel electrode) on the opposite side to the first electrode 131 , where a phase of the signal V 13 is the second phase Vb.
- ionic impurities 60 in the pixel region E that have the positive polarity (+) and the negative polarity ( ⁇ ) are each swept from the center in the Y direction toward both of the end portions in the Y direction by an electric field generated between each of the adjacent pixel electrodes 15 , as indicated by arrows I 1 and 12 .
- the ionic impurities 60 that have the positive polarity (+) and the negative polarity ( ⁇ ) and that have been swept to both of the end portions of the pixel region E in the Y direction are each swept in the direction away from the pixel region E in the Y direction by an electric field generated between each of the adjacent electrodes of the first pixel electrode 151 (the dummy pixel electrode) and the ion trap electrodes (the first electrode 131 , the second electrode 132 , and the third electrode 133 ), as indicated by arrows 13 and 14 .
- the frequency of the signals for sweeping the ions is preferably 10 mHz to 50 mHz, but when the frequency is too low, a state similar to that in which a direct current is applied between the pixel electrodes 15 and the common electrode 23 may be obtained, and there is a risk that a display defect, such as liquid crystal decomposition, image sticking, stain, and the like arises.
- the frequency is higher than the above-described range, the ionic impurities cannot follow a scrolling velocity of the electric field, and there is a risk that the ionic impurities cannot be swept away.
- a difference between a time average voltage of each of the signals and a reference potential is substantially 0V. Specifically, the difference is preferably 100 mV or less. When the difference is 100 mV or more, the image sticking may be generated. When the difference is 100 mV or less, the image sticking is less likely to be generated.
- the first electrode 131 is provided between the pixel region E and the sealing material 40
- the second electrode 132 is provided between the first electrode 131 and the sealing material 40 .
- the first signal V 11 of the first phase Va is supplied to the first pixel electrode 151 adjacent to the first electrode 131
- the second signal V 21 of the second phase Vb that has a phase delay with respect to the first signal V 11 is applied to the first electrode 131
- the third signal V 22 of the third phase Vc that has a phase delay with respect to the second signal V 21 is applied to the second electrode 132 .
- the ionic impurities in the pixel region E are swept toward the first electrode 131 by the electric field between the first pixel electrodes 15 and the first electrode 131 , and the ionic impurities in the pixel region E are then swept toward the second electrode 132 by the electric field between the first electrode 131 and the second electrode 132 . Therefore, the ionic impurities in the pixel region E can be efficiently swept out from the pixel region E, and the ionic impurities are therefore less likely to affect the display quality.
- the ionic impurities swept to the end portions of the pixel region E are then swept toward the first electrode 131 , using the electric field between the first pixel electrodes 15 and the first electrode 131 . Therefore, the ionic impurities of the pixel region E are less likely to be unevenly distributed in the pixel region E, and the ionic impurities are therefore less likely to affect the display quality.
- the sweeping of the ionic impurities is performed in the Y direction, which is the smaller dimension of the pixel region E, the sweeping of the ionic impurities from the pixel region E can be efficiently carried out.
- the sweeping of the ionic impurities is performed in the Y direction in which the scanning lines 3 a are aligned, the sweeping of the ionic impurities can be performed using a normal circuit configuration of the liquid crystal device 100 by varying the driving method.
- the ionic impurities tend to be easily absorbed, but even in this case, according to the present exemplary embodiment, the ionic impurities are less likely to affect the display quality.
- FIG. 10 is an explanatory diagram of the liquid crystal device 100 according to Exemplary Embodiment 2 of the present disclosure, and is a plan view schematically illustrating a plan view configuration of the display region E and the like.
- FIG. 11 is a cross-sectional view schematically illustrating a state in which the liquid crystal panel 110 is cut along the line A-A′ in FIG. 10 . Accordingly, FIG. 10 corresponds to FIG. 6 referenced in Exemplary Embodiment 1, and FIG. 11 corresponds to FIG. 7 referenced in Exemplary Embodiment 1. Note that the basic configuration of this exemplary embodiment and exemplary embodiments to be described later is the same as the configuration of Exemplary Embodiment 1, and thus the same reference symbols are assigned to common portions and a description of the common portions will be omitted.
- the demarcation portion 21 overlaps with the dummy pixel electrodes (the first pixel electrode 151 and the second pixel electrode 152 ) in a plan view, but as illustrated in FIG. 10 and FIG. 11 , in the present exemplary embodiment, the demarcation portion 21 does not overlap with the dummy pixel electrodes (the first pixel electrode 151 and the second pixel electrode 152 ), and the dummy pixel region E 2 configures a light shielding demarcation along with the demarcation portion 21 , as an electronic demarcation 120 . Therefore, the ion trap electrodes (the first electrode 131 , the second electrode 132 , and the third electrode 133 ) are supplied with signals having an amplitude of ⁇ 5V.
- signals that perform black display even at its maximum voltage value are applied to the dummy pixel electrodes (the first pixel electrode 151 and the second pixel electrode 152 ).
- ⁇ 0.5V signals are supplied to the dummy pixel electrodes (the first pixel electrode 151 and the second pixel electrode 152 ).
- FIG. 12 is an explanatory diagram of the liquid crystal device 100 according to Exemplary Embodiment 3 of the present disclosure, and is a cross-sectional view schematically illustrating a plan view configuration of the pixel region E and the like.
- FIG. 13 is a cross-sectional view schematically illustrating a state in which the liquid crystal panel 110 is cut along a line A-A′ in FIG. 12 . Accordingly, FIG. 12 corresponds to FIG. 6 referenced in Exemplary Embodiment 1, and FIG. 13 corresponds to FIG. 7 referenced in Exemplary Embodiment 1.
- the dummy pixel electrodes (the first pixel electrode 151 and the second pixel electrode 152 ) are provided in the pixel region E, but, as illustrated in FIG. 12 and FIG. 13 , in the present exemplary embodiment, the dummy pixel electrodes (the first pixel electrode 151 and the second pixel electrode 152 ) are not provided in the pixel region E. Therefore, the entire pixel region E is the display region E 1 .
- the sweeping of the ionic impurities is performed only during the period of time in which the image is not displayed, for example. Note that the sweeping of the ionic impurities can be constantly performed.
- the signals of ⁇ 5.0V may be supplied to the ion trap electrodes (the first electrode 131 , the second electrode 132 , and the third electrode 133 ) and the pixel electrodes 15 .
- FIG. 14 is an explanatory diagram of signals used in the liquid crystal device 100 according to Exemplary Embodiment 4 of the present disclosure, and FIG. 14 corresponds to FIG. 9 referenced in Exemplary Embodiment 1.
- signals applied to the ion trap electrodes (the first electrode 131 , the second electrode 132 , and the third electrode 133 ) and the dummy pixel electrodes (the first pixel electrode 151 and the second pixel electrode 152 ) are rectangular waves, but, as illustrated in FIG. 14 , sine waves having different phases to one another may be utilized in a time period of one cycle.
- the maximum potential of the positive polarity and the maximum potential of the negative polarity need not necessarily be the same with respect to the reference potential.
- an AC signal that has 0V as the reference potential and that oscillates between 5V and ⁇ 5V an AC signal that has 0V as the reference potential and that oscillates between 7.5V and ⁇ 7.5V, and an AC signal that has 0V as the reference potential and that oscillates between 10V and ⁇ 10V may be used.
- FIG. 15 is an explanatory diagram of the liquid crystal device 100 according to Exemplary Embodiment 5 of the present disclosure, and is a cross-sectional view schematically illustrating a state in which the liquid crystal panel 110 is cut. Accordingly, FIG. 15 corresponds to FIG. 7 referenced in Exemplary Embodiment 1. Note that the basic configuration of this exemplary embodiment and exemplary embodiments to be described later is the same as the configuration of Exemplary Embodiment 1, and thus the same reference symbols are assigned to common portions and a description of the common portions will be omitted.
- the common electrode 23 provided on the second substrate 20 is provided covering an entire region overlapping with the pixel region E in a plan view, and the outer edge of the common electrode 23 is positioned between the pixel region E and the first electrode 131 in a plan view. Therefore, there is almost no common electrode 23 in a portion overlapping in a plan view with the ion trap electrodes (the first electrode 131 , the second electrode 132 , and the third electrode 133 ).
- the electric field is not easily generated between the ion trap electrodes (the first electrode 131 , the second electrode 132 , and the third electrode 133 ) and the common electrode 23 , and the ionic impurities can be efficiently swept out to a demarcation region E 3 on the outside of the pixel region E by the scrolling of the electric field generated between the first electrode 131 , the second electrode 132 , and the third electrode 133 .
- a partial cut-out portion may be provided in the first electrode 131 , the second electrode 132 , and the third electrode 133 , and the draw-out wiring line may be caused to extend in a portion overlapping with the cut-out portion in a plan view.
- an insulating film of an appropriate thickness may be provided on an upper layer of a portion of the common electrode 23 that is formed in the region where the first electrode 131 , the second electrode 132 , and the third electrode 133 are provided, as an aspect in which the electric field is not easily generated between the ion trap electrodes (the first electrode 131 , the second electrode 132 , and the third electrode 133 ) and the common electrode 23 .
- FIG. 16 is an explanatory diagram of the liquid crystal device 100 according to Exemplary Embodiment 6 of the present disclosure, and is a cross-sectional view schematically illustrating a state in which the liquid crystal panel 110 is cut. Accordingly, FIG. 16 corresponds to FIG. 7 referenced in Exemplary Embodiment 1.
- FIG. 17 is an explanatory diagram illustrating a relationship between the configuration of the ion trap electrodes illustrated in FIG. 16 and an effect of the sweeping of the ionic impurities, and FIG. 17 illustrates a ratio of a distance between the electrodes, and the effect of the sweeping of the ionic impurities when the frequency of the signal is changed. More specifically, FIG.
- FIG. 17 illustrates the results of evaluating the effect of the sweeping of the ionic impurities with an electrophoretic simulator when a value obtained by dividing an interval S 0 between the first electrode 131 and the pixel electrode 15 by an interval S 1 between the first electrode 131 and the second electrode 132 is changed from 0.5 to 4, and the frequency of the signal is changed from 0.1 Hz to 10 Hz.
- conditions in which a sufficient sweeping effect is obtained with respect to the ionic impurities are indicated by white circle ( ⁇ ), and conditions in which an insufficient sweeping effect with respect to the ionic impurities is obtained are indicated by cross mark (x).
- the arrangement pitch of the ion trap electrodes (the first electrode 131 , the second electrode 132 , and the third electrode 133 ) is 4 ⁇ m, and the width of each of the ion trap electrodes and the interval between the ion trap electrodes are both 2 ⁇ m.
- the first electrode 131 , the second electrode 132 , and the third electrode 133 are arranged at equal intervals in the Y direction.
- a width L 1 of the first electrode 131 , the second electrode 132 , and the third electrode 133 in the Y direction is 4 ⁇ m, for example, and the pitch in the Y direction in a plan view of the first electrode 131 , the second electrode 132 , and the third electrode 133 is 8 ⁇ m, for example.
- both the interval S 1 (a second interval) between the first electrode 131 and the second electrode 132 in the Y direction in a plan view, and an interval S 2 (a third interval) between the second electrode 132 and the third electrode 133 in the Y direction in a plan view are 4 ⁇ m.
- the ratio S 0 /S 1 is between 0.5 to 1.0, the sufficient sweeping effect can be obtained with a signal frequency of 0.1 Hz to 5 Hz, whereas if the ratio S 0 /S 1 is 2.0, the sufficient sweeping effect can only be obtained with a signal frequency of 0.1 Hz to 2 Hz, and if the ratio S 0 /S 1 is 4.0, the sufficient sweeping effect can only be obtained with a signal frequency of 0.1 Hz. Therefore, if the ratio S 0 /S 1 is 1 or less, the sufficient sweeping effect can be obtained even at a relatively high frequency.
- the interval S 0 in the Y direction in a plan view between the first electrode 131 and the pixel electrode 15 (the first pixel electrode 151 ) adjacent to the first electrode 131 in the Y direction, of the plurality of pixel electrodes 15 is set to be equal to or less than the interval S 1 in the Y direction in a plan view between the first electrode 131 and the second electrode 132 (that is equal to the interval S 2 in the Y direction in a plan view between the second electrode 132 and the third electrode 133 ).
- the interval S 0 in the Y direction in a plan view between the pixel electrode 15 and the first electrode 131 is equal to the interval S 1 in the Y direction in a plan view between the first electrode 131 and the second electrode 132 (that is equal to the interval S 2 in the Y direction in a plan view between the second electrode 132 and the third electrode 133 ).
- the interval is equal means that design values are equal, and the interval is defined as being equal even if there is a difference of ⁇ 10%, taking variations within a process into account.
- the interval S 0 in the Y direction in a plan view between the pixel electrode 15 and the first electrode 131 is wider than an interval S 3 between the pixel electrodes 15 adjacent to each other in the Y direction.
- the interval S 0 (the first interval) between the first electrode 131 and the pixel electrode 15 is 1 ⁇ m
- the interval S 1 between the first electrode 131 and the second electrode 132 and the interval S 2 between the second electrode 132 and the third electrode 133 are also 1 ⁇ m
- the interval between the adjacent pixel electrodes 15 is 0.5 ⁇ m.
- the ionic impurities having low mobility are drawn from the pixel region E to the first electrode 131 . Therefore, the ionic impurities can be appropriately swept out from the pixel region E, and the ionic impurities are therefore less likely to cause the display quality to deteriorate.
- FIG. 18 is a graph illustrating the relationship between mobility p and the temperature of the ionic impurities.
- the horizontal axis is the temperature of the ionic impurities and the temperature increases as it goes to the right.
- the vertical axis is the mobility of the ionic impurities and is indicated by a log p value.
- the mobility ⁇ (a movement velocity v) of the ionic impurities is dependent on the temperature, and the logarithm of the mobility ⁇ (that is, log ⁇ ) can be determined by the following equation.
- T is a temperature ° C.
- the ionic impurities can be properly swept even when the frequency (10 mHz to 50 mHz) of the signal is increased.
- the value of the mobility ⁇ of the ionic impurities when the temperature is at room temperature is approximately ⁇ 9.6 as a value of log p.
- the value of the mobility ⁇ of the ionic impurities when the temperature is 60° C. is ⁇ 8.7 as a value of log p. That is, the mobility ⁇ of the ionic impurities at 60° C. is approximately 10 times greater than at 25° C.
- the temperature when the liquid crystal device 100 is used as the light valve of the projection-type display device is considered.
- the mobility of the ionic impurities also increases.
- the sweeping can be performed, for example, even by applying an AC signal of 500 mHz. That is, the frequency of the AC signal can be increased, and the ionic impurities can be efficiently swept. Further, a risk of the image sticking can be reduced.
- a temperature sensor configured to measure the temperature of the liquid crystal device 100
- a controller appropriately sets the frequency of the signals for sweeping the ionic impurities based on information obtained by the temperature sensor.
- FIG. 19 is an equivalent circuit diagram illustrating an electrical configuration of the liquid crystal device 100 according to Exemplary Embodiment 8 of the present disclosure. Accordingly, FIG. 19 corresponds to FIG. 3 referenced in Exemplary Embodiment 1.
- the liquid crystal device 100 of the present exemplary embodiment includes a plurality of selection wiring lines 80 , a plurality of writing wiring lines (a first writing wiring line 81 , a second writing wiring line 82 , and a third writing wiring line 83 ) insulated and orthogonal to the selection wiring lines 80 in at least the pixel region E, and a switching element 33 .
- Selection wiring lines 80 are electrically coupled to gates of TFTs 33 a , 33 b , and 33 c used as the switching elements 33 .
- the selection wiring lines 80 are electrically coupled to a selection terminal 90 . By applying a voltage to the selection terminal 90 , all the TFTs 33 a , 33 b , and 33 c coupled to the plurality of selection wiring lines 80 can be selected.
- the plurality of writing wiring lines (the first writing wiring line 81 , the second writing wiring line 82 , and the third writing wiring line 83 ) are each electrically coupled to the pixel electrodes 15 via the TFTs 33 a , 33 b , and 33 c . Accordingly, when the ionic impurities are swept, signals can be supplied to the pixel electrodes 15 via the TFTs 33 a , 33 b , and 33 c from the plurality of writing wiring lines (the first writing wiring line 81 , the second writing wiring line 82 , and the third writing wiring line 83 ).
- FIG. 20 is an explanatory diagram of the liquid crystal device 100 according to Exemplary Embodiment 9 of the present disclosure, and is an explanatory diagram illustrating the operation of sweeping the ionic impurities in the pixel region E to the end portions of the pixel region E. Accordingly, FIG. 20 corresponds to FIG. 8 referenced in Exemplary Embodiment 1.
- the combination of electrodes located on both sides in the Y direction and the applied signals are symmetrical, but, if an aspect is adopted in which the signals having the delayed phases are supplied from the electrodes positioned on the inside of the pixel region E to the electrodes arranged toward the sealing member 40 , as illustrated in FIG. 20 , the combination of electrodes located on both sides in the Y direction and the applied signals may be asymmetrical.
- the order of the signals applied to the ion trap electrodes (the electrode 134 , 135 , and 136 ) arranged on the second side in the Y direction of the pixel region E may be different to that of the first side in the Y direction.
- the phase of each signal is shifted by 120°, but the amount of the phase shift may be a value other than 120°.
- a value obtained by dividing 360° by the amount of the phase shift be an integer.
- the present disclosure is applied to the transmissive type liquid crystal device 100
- the present disclosure may also be applied to a reflective type liquid crystal device.
- the ion trap electrodes (the first electrode 131 , the second electrode 132 , and the third electrode 133 ) are provided on the first substrate 10 , but an aspect may be adopted in which the ion trap electrodes (the first electrode 131 , the second electrode 132 , and the third electrode 133 ) are provided on the second substrate 20 .
- the common electrode 23 is provided on the second substrate 20 , but the present disclosure may be applied to an in-plane switching (IPS) mode liquid crystal device in which the common electrode 23 is provided on the first substrate 10 .
- IPS in-plane switching
- FIG. 21 is an explanatory diagram illustrating a configuration example of an electronic apparatus to which the present disclosure is applied.
- a projection-type display device 1000 as an electronic apparatus according to the present exemplary embodiment includes a polarized light illumination device 1100 disposed along a system optical axis L, two dichroic mirrors 1104 and 1105 as light separation elements, three reflection mirrors 1106 , 1107 , and 1108 , five relay lenses 1201 , 1202 , 1203 , 1204 , and 1205 , three transmissive liquid crystal light valves 1210 , 1220 , and 1230 as optical modulation units, a cross dichroic prism 1206 as a photosynthesis element, and a projection lens 1207 .
- the polarized light illumination device 1100 is generally configured by a lamp unit 1101 as a light source formed from a white light source such as an extra-high pressure mercury lamp or a halogen lamp, an integrator lens 1102 , and a polarization conversion element 1103 .
- the dichroic mirror 1104 reflects red light (R) of a polarized light flux emitted from the polarized light illumination device 1100 and transmits green light (G) and blue light (B).
- the other dichroic mirror 1105 reflects the green light (G) transmitted by the dichroic mirror 1104 and transmits the blue light (B).
- the red light (R) reflected by the dichroic mirror 1104 is reflected by the reflection mirror 1106 and subsequently is incident on the liquid crystal light valve 1210 via the relay lens 1205 .
- the green light (G) reflected by the dichroic mirror 1105 is incident on the liquid crystal light valve 1220 via the relay lens 1204 .
- the blue light (B) transmitted by the dichroic mirror 1105 is incident on the liquid crystal light valve 1230 via a light guide system formed of the three relay lenses 1201 , 1202 , and 1203 and the two reflection mirrors 1107 and 1108 .
- the liquid crystal light valves 1210 , 1220 , and 1230 are each disposed to face an incident surface of each type of color light of the cross dichroic prism 1206 .
- the color light incident on the liquid crystal light valves 1210 , 1220 , and 1230 is modulated based on a video signal and is emitted toward the cross dichroic prism 1206 .
- the cross dichroic prism 1206 four right-angle prisms are bonded together, and on inner surfaces of the prisms, a dielectric multilayer film configured to reflect the red light and a dielectric multilayer film configured to reflect the blue light are formed in a cross shape.
- Three types of color light are synthesized by these dielectric multilayer films, and light representing a color image is synthesized.
- the synthesized light is projected onto a screen 1300 by the projection lens 1207 as a projection optical system, and an image is enlarged and displayed.
- the liquid crystal device 100 including the ion trap mechanism 130 described above is used as the liquid crystal light valve 1210 , and a pair of light-polarizing elements are disposed in a crossed-Nicol state with a gap on the incident side and the emission side of the color light of the liquid crystal panel 110 .
- the liquid crystal device 100 according to Exemplary Embodiment 1 and the like is used as the liquid crystal light valves 1210 , 1220 , and 1230 , and thus, a display defect caused by ionic impurities is improved, and the projection-type display device 1000 having an excellent display quality can be provided.
- the electronic apparatus to which the liquid crystal device 100 according to the present disclosure can be applied is not limited to the projection-type display device, and may be suitably used as a display unit of a projection-type head-up display (HUD), a direct view type head-mounted display (HMD), an electronic book, a personal computer, a digital still camera, a liquid crystal television, a view finder-type or monitor direct view-type video recorder, a car navigation system, an electronic diary, an information terminal device such as POS, or the like.
- HUD projection-type head-up display
- HMD direct view type head-mounted display
- an electronic book a personal computer
- a digital still camera a liquid crystal television
- a view finder-type or monitor direct view-type video recorder a car navigation system
- an electronic diary such as POS, or the like.
Landscapes
- Physics & Mathematics (AREA)
- Nonlinear Science (AREA)
- General Physics & Mathematics (AREA)
- Engineering & Computer Science (AREA)
- Chemical & Material Sciences (AREA)
- Crystallography & Structural Chemistry (AREA)
- Mathematical Physics (AREA)
- Optics & Photonics (AREA)
- Computer Hardware Design (AREA)
- Theoretical Computer Science (AREA)
- Geometry (AREA)
- Liquid Crystal (AREA)
- Liquid Crystal Display Device Control (AREA)
- Control Of Indicators Other Than Cathode Ray Tubes (AREA)
Abstract
Description
- The present application is based on and claims priority from JP Application Serial Number 2018-137483, filed Jul. 23, 2018, the disclosure of which is hereby incorporated by reference herein in its entirety.
- The present disclosure relates to a liquid crystal device, a method for driving the liquid crystal device, and an electronic apparatus.
- A liquid crystal device includes a liquid crystal panel in which a liquid crystal layer is held between a pair of substrates, and when light is incident on the liquid crystal panel, a liquid crystal material or the like used in the liquid crystal layer may undergo a photochemical reaction, and ionic impurities may be generated. Further, in a manufacturing process of the liquid crystal device, ionic impurities may also enter the liquid crystal layer from a sealing material or the like. Meanwhile, when the liquid crystal device is driven, causing an alignment state of liquid crystal molecules to change and flow to occur in the liquid crystal layer, the ionic impurities aggregate at end portions of a pixel region, and display quality deterioration arises as a result of image sticking or the like. Thus, in JP 2015-111247 A, a technology is proposed in which an AC voltage is applied to a plurality of pixel electrodes in a pixel region, and ionic impurities are swept to end portions of the pixel region overlapping with a demarcation portion. In addition, in JP 2015-111247 A and JP 2015-1634 A, a technology is proposed in which a first electrode is provided between a pixel region and a sealing material, a second electrode is provided between the first electrode and the sealing material, and an electric field generated between the first electrode and the second electrode is used to sweep out ionic impurities to the outside of the pixel region.
- In the technology described in JP 2015-111247 A, when simply applying the AC voltage to the pixel electrodes in the pixel region, the ionic impurities are only swept to the end portions of the pixel region, and when the ion impurities accumulated at the end portions are diffused into a display region, there is a problem that display quality is affected. Further, with the method for sweeping out the ionic impurities to the outside of the pixel region by using the electric field generated between the first electrode provided outside the pixel region and the second electrode, as in the technology described in JP 2015-111247 A and JP 2015-1634 A, the ion impurities are not efficiently swept at a boundary between the inside and the outside of the pixel region, and there is a problem that the ionic impurities easily accumulate in the end portions of the pixel region.
- In light of the problems described above, an object of the present disclosure is to provide a liquid crystal device, a method for driving a liquid crystal device, and an electronic apparatus capable of efficiently sweeping out ionic impurities from a pixel region to the outside.
- In order to solve the problems described above, a liquid crystal device according to the present disclosure includes a first substrate, a second substrate adhered to the first substrate via a sealing material, a liquid crystal layer disposed in a space enclosed by the sealing material between the first substrate and the second substrate, a plurality of pixel electrodes provided at a pixel region of the first substrate. A first electrode is provided at one of the substrates, of the first substrate and the second substrate, and positioned between the pixel region and the sealing material in a plan view, and a second electrode is provided at the one of the substrates and positioned between the first electrode and the sealing material in a plan view. A first signal of a first phase is supplied to a first pixel electrode, of the plurality of pixel electrodes, adjacent to the first electrode, a second signal of a second phase having a phase delay with respect to the first signal is supplied to the first electrode, and a third signal of a third phase having a phase delay with respect to the second signal is supplied to the second electrode.
- Further, according to another aspect of the present disclosure, in a driving method of a liquid crystal device including a first substrate, a second substrate adhered to the first substrate via a sealing material, a liquid crystal layer disposed in a space enclosed by the sealing material between the first substrate and the second substrate, and a plurality of pixel electrodes provided at a pixel region of the first substrate, a first electrode is provided at one of the substrates, of the first substrate and the second substrate, and positioned between the pixel region and the sealing material in a plan view, and a second electrode is provided between the first electrode and the sealing material in a plan view, the method including supplying a first signal of a first phase to a first pixel electrode, of the plurality of pixel electrodes, adjacent to the first electrode, supplying a second signal of a second phase having a phase delay with respect to the first signal to the first electrode, and supplying a third signal of a third phase having a phase delay with respect to the second signal to the second electrode.
- In the present disclosure, the first electrode is provided between the pixel region and the sealing material, and the second electrode is provided between the first electrode and the sealing material. The first signal of the first phase is supplied to the first pixel electrode, of the plurality of pixel electrodes at the pixel region, adjacent to the first electrode, the second signal of the second phase having a phase delay with respect to the first signal is applied to the first electrode, and the third signal of the third phase having a phase delay with respect to the second signal is applied to the second electrode. Thus, ionic impurities in the pixel region are swept toward the first electrode by an electric field between the pixel electrode and the first electrode, and then swept toward the second electrode by an electric field between the first electrode and the second electrode.
-
FIG. 1 is an explanatory diagram schematically illustrating a plan view configuration of a liquid crystal device according toExemplary Embodiment 1 of the present disclosure. -
FIG. 2 is a cross-sectional view schematically illustrating a state in which the liquid crystal device illustrated inFIG. 1 is cut along a line H-H′. -
FIG. 3 is an equivalent circuit diagram illustrating an electrical configuration of the liquid crystal device illustrated inFIG. 1 . -
FIG. 4 is a cross-sectional view schematically illustrating a structure of a pixel illustrated inFIG. 3 . -
FIG. 5 is an explanatory diagram schematically illustrating behavior of ionic impurities in the liquid crystal device illustrated inFIG. 1 . -
FIG. 6 is an explanatory diagram of a pixel region in the liquid crystal device illustrated inFIG. 1 . -
FIG. 7 is a cross-sectional view schematically illustrating a state in which a liquid crystal panel is cut along a line A-A′ inFIG. 6 . -
FIG. 8 is an explanatory diagram illustrating an operation of sweeping the ionic impurities in the pixel region illustrated inFIG. 6 to end portions of the pixel region. -
FIG. 9 is an explanatory diagram of signals for performing the sweeping illustrated inFIG. 8 . -
FIG. 10 is an explanatory diagram of the liquid crystal device according toExemplary Embodiment 2 of the present disclosure. -
FIG. 11 is a cross-sectional view schematically illustrating a state in which the liquid crystal panel is cut along a line A-A′ inFIG. 10 . -
FIG. 12 is an explanatory diagram of the liquid crystal device according toExemplary Embodiment 3 of the present disclosure. -
FIG. 13 is a cross-sectional view schematically illustrating a state in which the liquid crystal panel is cut along a line A-A′ inFIG. 12 . -
FIG. 14 is an explanatory diagram of signals used in the liquid crystal device according toExemplary Embodiment 4 of the present disclosure. -
FIG. 15 is an explanatory diagram of the liquid crystal device according to Exemplary Embodiment 5 of the present disclosure. -
FIG. 16 is an explanatory diagram of the liquid crystal device according to Exemplary Embodiment 6 of the present disclosure. -
FIG. 17 is an explanatory diagram illustrating a relationship between a configuration of ion trap electrodes illustrated inFIG. 16 and an effect of sweeping the ionic impurities. -
FIG. 18 is a graph illustrating a relationship between mobility and temperature of the ionic impurities. -
FIG. 19 is an equivalent circuit diagram illustrating an electrical configuration of the liquid crystal device according to Exemplary Embodiment 8 of the present disclosure. -
FIG. 20 is an explanatory diagram of the liquid crystal device according to Exemplary Embodiment 9 of the present disclosure. -
FIG. 21 is an explanatory diagram illustrating a configuration example of an electronic apparatus to which the present disclosure is applied. - Exemplary embodiments of the present disclosure will be described below with reference to the accompanying drawings. Note that in the drawings referred to below, parts described are illustrated in an enlarged or reduced state as appropriate, so that those parts can be easily recognized. Further, in the description below, when describing films or the like formed on a one
surface 10 s of afirst substrate 10, an upper layer refers to a side opposite to thefirst substrate 10, and a lower layer refers to a side of thefirst substrate 10. When describing films or the like formed on a onesurface 20 s of the second 20, an upper layer refers to a side opposite to thesecond substrate 20, and a lower layer refers to a side of thesecond substrate 20. Further, a plan view means a state as viewed from a normal direction with respect to thefirst substrate 10 and thesecond substrate 20. Furthermore, in the description below, as an example of a transistor, an active matrix typeliquid crystal device 100, which is provided with a thin film transistor (a TFT) 30 as a pixel switching element, will be mainly described. Such aliquid crystal device 100 can be suitably used as a light modulation unit of a projection-type display device, which will be described below, or the like. -
FIG. 1 is an explanatory diagram schematically illustrating a plan view configuration of theliquid crystal device 100 according toExemplary Embodiment 1 of the present disclosure.FIG. 2 is a cross-sectional view illustrating a state in which theliquid crystal device 100 illustrated inFIG. 1 is cut along a line H-H′. Theliquid crystal device 100 illustrated inFIG. 1 andFIG. 2 includes thefirst substrate 10 and thesecond substrate 20 facing thefirst substrate 10, and thefirst substrate 10 and thesecond substrate 20 are adhered together being intervene by a frame-shaped sealing material 40. Further, of a space between thefirst substrate 10 and thesecond substrate 20, aliquid crystal layer 50 is held in a space surrounded by the sealingmaterial 40. Thefirst substrate 10 and thesecond substrate 20 are formed by a light-transmissive substrate, such as a quartz substrate or a glass substrate, for example. - The
first substrate 10 is larger than thesecond substrate 20, and the sealingmaterial 40 is disposed along an outer edge of thesecond substrate 20. Theliquid crystal layer 50 is formed by a liquid crystal material having positive or negative dielectric anisotropy. The sealingmaterial 40 is formed from an adhesive such as a thermosetting or ultraviolet-curable epoxy resin, and includes a spacer (not illustrated) for maintaining a constant spacing between thefirst substrate 10 and thesecond substrate 20. - In a region surrounded by the sealing
material 40, a pixel region E is provided in which a plurality of pixels P are arranged in a matrix shape, and thesecond substrate 20 is provided with ademarcation portion 21 surrounding the pixel region E at least between the sealingmaterial 40 and the pixel region E. Thedemarcation portion 21 is configured by a light shielding layer made from metal, metal oxide, or the like. Although not illustrated, the light-shielding layer may be configured as a black matrix that overlaps with boundary portions of the adjacent pixels P in a plan view, with respect to thesecond substrate 20. - On the one
surface 10 s of thefirst substrate 10, which faces thesecond substrate 20, a plurality ofterminals 104 are arranged along one side between thesealing material 40 and the pixel region E, and a dataline driving circuit 101 is provided between theterminals 104 and the pixel region E. On the onesurface 10 s of thefirst substrate 10, a scanningline driving circuit 102 is provided between thesealing material 40 and the pixel region E along each of two sides adjacent to the side on which theterminals 104 are arranged, and aninspection circuit 103 is provided along a side opposite to the side on which theterminals 104 are arranged. On the onesurface 10 s of thefirst substrate 10, between the sealingmaterial 40 and theinspection circuit 103, a plurality ofwiring lines 105 that couple the two scanningline driving circuits 102 are provided. The data line drivingcircuit 101 and each of a plurality of wiring lines coupled to the scanningline driving circuits 102 are coupled to the plurality ofterminals 104. Hereinafter, a direction in which theterminals 104 are arranged is referred to as an X direction (a first direction), and a direction orthogonal to the X direction is referred to as a Y direction (a second direction). Thus, the dimension of the pixel region E in the X direction is greater than the dimension of the pixel region E in the Y direction. Note that theinspection circuit 103 may be provided between the data line drivingcircuit 101 and the pixel region E. - A
pixel electrode 15 arranged for each of the plurality of pixels P and afirst alignment film 18 covering thepixel electrodes 15 are provided on the onesurface 10 s side of thefirst substrate 10. In addition, although not illustrated, a pixel switching element, wiring lines, and the like, which will be described below, are provided on the onesurface 10 s side on theliquid crystal layer 50 side of thefirst substrate 10. Thepixel electrode 15 is formed from a light-transmissive conductive film, such as indium tin oxide (ITO). - The
demarcation portion 21, a flatteningfilm 22 covering thedemarcation portion 21, acommon electrode 23 covering the flatteningfilm 22, and asecond alignment film 24 covering thecommon electrode 23 are provided on the onesurface 20 s side of thesecond substrate 20 that faces thefirst substrate 10. The flatteningfilm 22 is formed from an inorganic material, such as silicon oxide, for example. In a plan view, thedemarcation portion 21 surrounds the pixel region E and overlaps with the scanningline driving circuit 102 and theinspection circuit 103. Therefore, an erroneous operation due to light is prevented by shielding light that may be incident on the scanningline driving circuit 102 and the like from thesecond substrate 20 side. - The
common electrode 23 is formed of a light-transmissive conductive film, such as ITO, and is electrically coupled to avertical conduction portion 106 provided on thesecond substrate 20. Thevertical conduction portion 106 is electrically coupled to theterminals 104 via wiring lines provided on thefirst substrate 10. - The
first alignment film 18 and thesecond alignment film 24 are selected based on an optical design of theliquid crystal device 100. Thefirst alignment film 18 and thesecond alignment film 24 are each formed of an inorganic alignment film, such as silicon oxide (SiOx) formed by a vapor-phase growth method, and aligns liquid crystal molecules having negative dielectric anisotropy to be substantially vertical. Thefirst alignment film 18 and thesecond alignment film 24 may be formed of an organic alignment film, such as polyimide having a surface that has been rubbed, and the organic alignment film aligns liquid crystal molecules having positive dielectric anisotropy to be substantially horizontal. - The
liquid crystal device 100 according to the present exemplary embodiment is a transmissive type, and in accordance with an optical design of a polarizing element disposed on each of an incident side and an emission side of light with respect to theliquid crystal panel 110, theliquid crystal device 100 is configured as a liquid crystal device of a normally-white mode in which transmittance of the pixel P is maximum in a no voltage applied state, or as a liquid crystal device of a normally-black mode in which the transmittance of the pixel P is minimum in the no voltage applied state. In the present exemplary embodiment, an example is described in which the optical design of the normally-black mode is applied, using the inorganic alignment films as thefirst alignment film 18 and thesecond alignment film 24, and using the liquid crystal material having the negative dielectric anisotropy for theliquid crystal layer 50. - Electrical Configuration
-
FIG. 3 is an equivalent circuit diagram illustrating an electrical configuration of theliquid crystal device 100 illustrated inFIG. 1 . As illustrated inFIG. 3 , theliquid crystal device 100 includes a plurality ofscanning lines 3 a extending in the X direction (the first direction: a row direction) at least in the pixel region E, and a plurality ofdata lines 6 a extending in the Y direction (the second direction: a column direction). Thescanning lines 3 a and thedata lines 6 a are in an insulated state from each other in thefirst substrate 10. In the present exemplary embodiment, thefirst substrate 10 includescapacitor lines 3 b that extend along thedata lines 6 a. In addition, the pixel P is provided to correspond to each of intersections between the plurality ofscanning lines 3 a and the plurality ofdata lines 6 a. Each of the plurality of pixels P includes thepixel electrode 15, theTFT 30, and astorage capacitor 16. Thescanning line 3 a is electrically coupled to a gate of theTFT 30, and thedata line 6 a is electrically coupled to a source of theTFT 30. Thepixel electrode 15 is electrically coupled to a drain of theTFT 30. - The data lines 6 a are coupled to the data line driving
circuit 101 illustrated inFIG. 1 , and supply image signals D1, D2, . . . , and Dn supplied from the data line drivingcircuit 101 to the pixels P. Thescanning lines 3 a are coupled to the scanningline driving circuit 102 illustrated inFIG. 1 , and sequentially supply scanning signals SC1, SC2, . . . , and SCm supplied from the scanningline driving circuit 102 to the pixels P. The image signals D1 to Dn supplied from the data line drivingcircuit 101 to thedata lines 6 a may be line-sequentially supplied in this order, or may be supplied to the plurality ofdata lines 6 a adjacent to one another in groups. The scanningline driving circuit 102 line-sequentially supplies the scan signals SC1 to SCm to thescanning lines 3 at predetermined timings. In the present exemplary embodiment, a line inversion driving method is used. - In the
liquid crystal device 100, during a period in which theTFT 30, which is a switching element, is turned on by an input of the scanning signals SC1 to SCm, the image signals D1 to Dn supplied from thedata lines 6 a are written into thepixel electrodes 15 at predetermined timings. The image signals D1 to Dn of a predetermined level written into theliquid crystal layer 50 via thepixel electrodes 15 are maintained for a certain period between thepixel electrodes 15 and thecommon electrode 23, which are arranged to face thepixel electrodes 15 being intervened by theliquid crystal layer 50. The frequency of the image signals D1 to Dn is 60 Hz, for example. In the present exemplary embodiment, to inhibit the image signals D1 to Dn maintained between thepixel electrodes 15 and theliquid crystal layer 15 from leaking, thestorage capacitor 16 is coupled in parallel with a liquid crystal capacitor formed between thepixel electrode 15 and thecommon electrode 23. Thestorage capacitor 16 is provided between the drain of theTFT 30 and thecapacitor line 3 b. - The data lines 6 a are coupled to the
inspection circuit 103 illustrated inFIG. 1 , and theinspection circuit 103 is used to verify operational defects and the like of theliquid crystal device 100 by detecting the above-described image signals in a manufacturing process of theliquid crystal device 100. Therefore, inFIG. 3 , an illustration of theinspection circuit 103 is omitted. Note that inFIG. 1 , the dataline driving circuit 101, the scanningline driving circuit 102, and theinspection circuit 103 are illustrated as peripheral circuits formed on the outer side of the pixel region E. However, a sampling circuit that is configured to sample the above-described image signals and supply the sampled image signals to thedata lines 6 a, a pre-charge circuit that is configured to supply pre-charge signals of a predetermined voltage level to thedata lines 6 a in advance of the above-described image signals D1 to Dn, and the like may be provided as the peripheral circuits in some cases. - Configuration of Pixel P
-
FIG. 4 is a cross-sectional view schematically illustrating a structure of the pixel P illustrated inFIG. 3 . As illustrated inFIG. 4 , thescanning line 3 a is formed on the onesurface 10 s of thefirst substrate 10. Thescanning line 3 a is formed by a light shielding layer such as aluminum (Al), titanium (Ti), chromium (Cr), tungsten (W), tantalum (Ta), molybdenum (Mo), or the like. - A first insulating film 11 a (an underlying insulating film) formed of silicon oxide or the like is formed on an upper layer of the
scanning line 3 a, and asemiconductor layer 30 a is formed on an upper layer of the first insulating film 11 a. Thesemiconductor layer 30 a is formed by a polycrystalline silicon film. Thesemiconductor layer 30 a is covered by a second insulating film (a gate insulating film) 11 b formed of silicon oxide or the like, and agate electrode 30 g is formed on an upper layer of the second insulating film 11 b. - A third insulating film 11 c formed of silicon oxide or the like is formed on an upper layer of the
gate electrode 30 g, and contact holes CNT1 and CNT2 extending to a source region and a drain region of thesemiconductor layer 30 a are formed in the second insulating film 11 b and the third insulating film 11 c. Thedata line 6 a (a source electrode) coupled to thesemiconductor layer 30 a through the contact holes CNT1 and CNT2, and afirst relay electrode 6 b (a drain electrode) are formed on an upper layer of the third insulating film 11 c. TheTFT 30 is configured in this manner. In the present exemplary embodiment, theTFT 30 has a lightly doped drain (LDD) structure. - A first
interlayer insulating film 12 a formed of silicon oxide or the like is formed on the upper layer side of thedata line 6 a and thefirst relay electrode 6 b. The surface of the firstinterlayer insulating film 12 a is flattened by chemical mechanical polishing (CMP) processing or the like. A contact hole CNT3 extending to thefirst relay electrode 6 b is formed in the firstinterlayer insulating film 12 a, and awiring line 7 a and asecond relay electrode 7 b electrically coupled to thefirst relay electrode 6 b through the contact hole CNT3 are formed on an upper layer of the firstinterlayer insulating film 12 a. Thewiring line 7 a is formed to overlap with thesemiconductor layer 30 a of theTFT 30 and thedata line 6 a in a plan view, and functions as a shield layer to which a fixed potential is applied. - A second
interlayer insulating film 13 a formed of silicon oxide or the like is formed on the upper layer side of thewiring line 7 a and thesecond relay electrode 7 b. The surface of the secondinterlayer insulating film 13 a is flattened by the CMP processing or the like. A contact hole CNT4 extending to thesecond relay electrode 7 b is formed in the secondinterlayer insulating film 13 a. - Using a light shielding metal or the like, a
first capacitor electrode 16 a and athird relay electrode 16 d are formed on an upper layer of the secondinterlayer insulating film 13 a. Thefirst capacitor electrode 16 a is thecapacitor line 3 b formed to extend across the plurality of pixels P, and a fixed potential is supplied to thefirst capacitor electrode 16 a. An insulatingfilm 13 b is formed on an upper layer of thefirst capacitor electrode 16 a and thethird relay electrode 16 d, to cover an outer edge of thefirst capacitor electrode 16 a, an outer edge of thethird relay electrode 16 d, and the like. Adielectric layer 16 b is formed on the upper layer side of thefirst capacitor electrode 16 a and the insulatingfilm 13 b. Thedielectric layer 16 b is formed by a silicon nitride film, hafnium oxide (HfO2), alumina (Al2O3), tantalum oxide (Ta2O5), or the like. Asecond capacitor electrode 16 c formed of titanium nitride (TiN) or the like is formed on an upper layer of thedielectric layer 16 b, and thestorage capacitor 16 is configured by thefirst capacitor electrode 16 a, thedielectric layer 16 b, and thesecond capacitor electrode 16 c. Thesecond capacitor electrode 16 c is electrically coupled to thethird relay electrode 16 d through a removed portion of thedielectric layer 16 b and the insulatingfilm 13 b. - A fourth interlayer insulating film 14 a formed of silicon oxide or the like is formed on the upper layer side of the
second capacitor electrode 16 c, and the surface of the fourth interlayer insulating film 14 a is flattened by the CMP processing or the like. A contact hole CNT5 extending to thesecond capacitor electrode 16 c is formed in the fourth interlayer insulating film 14 a. Thepixel electrodes 15 formed by a light-transmissive conductive film such as ITO are formed on an upper layer of the fourth interlayer insulating film 14 a, and thepixel electrodes 15 are electrically coupled to thesecond capacitor electrode 16 c through the contact hole CNT5. - In the
liquid crystal device 100 configured in this manner, a plurality of wiring lines are formed on the onesurface 10 s side of thefirst substrate 10, and a wiring portion is indicated using reference signs of the insulating films and the interlayer insulating films that perform insulation between the wiring lines. In other words, the first insulating film 11 a, the second insulating film 11 b, and the third insulating film 11 c are collectively referred to as awiring layer 11. A representative wiring line of thewiring layer 11 is thescanning line 3 a. A representative wiring line of awiring layer 12 is thedata line 6 a. The secondinterlayer insulating film 13 a, the insulatingfilm 13 b, and thedielectric layer 16 b are collectively referred to as awiring layer 13, and a representative wiring line of thewiring layer 13 is thewiring line 7 a. Similarly, a representative wiring line of awiring layer 14 is thecapacitor line 3 b as thefirst capacitor electrode 16 a. - Configuration of
Liquid Crystal Layer 50 and the Like - The
first alignment film 18 and thesecond alignment film 24 are the inorganic alignment films, and are respectively formed of an aggregate ofcolumns liquid crystal layer 50, liquid crystal molecules LC have a pre-tilt angle θp of 3° to 5° with respect to the normal direction with respect to thefirst substrate 10 and thesecond substrate 20, and are substantially aligned vertically (VA: Vertical Alignment). When a driving signal is applied between thepixel electrodes 15 and thecommon electrode 23, an inclination of the liquid crystal molecules LC changes in accordance with an electric field direction generated between thepixel electrodes 15 and thecommon electrode 23. - Behavior of Ionic Impurities
-
FIG. 5 is an explanatory diagram schematically illustrating the behavior of the ionic impurities in theliquid crystal device 100 illustrated inFIG. 1 .FIG. 5 illustrates a state in which theliquid crystal device 100 is viewed from thesecond substrate 20 side. InFIG. 5 , a diagonal deposition direction applied when forming thefirst alignment film 18 on thefirst substrate 10 is, for example, a direction indicated by a dashed arrow A1, and is a direction that forms an angle θa in the Y direction. A diagonal deposition direction applied when forming thesecond alignment film 24 on thesecond substrate 20 is, for example, a direction indicated by a solid arrow A2, and is a direction that forms the angle θa in the Y direction. The angle θa is 45 degrees, for example. The diagonal deposition direction applied when forming thefirst alignment film 18 on thefirst substrate 10 is opposite to the diagonal deposition direction applied when forming thesecond alignment film 24 on thesecond substrate 20. - In the
liquid crystal device 100 configured in this manner, when theliquid crystal layer 50 is driven, the liquid crystal molecules LC vibrate, as indicated by arrows B inFIG. 4 , and a flow of the liquid crystal molecules LC occurs in the diagonal deposition directions indicated by the dashed arrow A1 and the solid arrow A2 illustrated inFIG. 5 . Therefore, when the ionic impurities are included in theliquid crystal layer 50, the ionic impurities move toward corners E0 of the pixel region E along the flow of the liquid crystal molecules LC, and become unevenly distributed. In a region where the ionic impurities are unevenly distributed, the insulating resistance of theliquid crystal layer 50 deteriorates, which leads to a decrease in driving potential. As a result, display unevenness or an image sticking phenomenon due to energization is generated at the corners E0. In particular, when inorganic alignment films are used for thefirst alignment film 18 and thesecond alignment film 24, since the inorganic alignment films easily adsorb the ionic impurities, the display unevenness or the image sticking phenomenon are more likely to be generated in comparison with organic alignment films. Thus, as will be described below, in theliquid crystal device 100 of the present exemplary embodiment, while the ionic impurities in the pixel region E are swept to end portions of the pixel region E by the voltage applied to thepixel electrodes 15, anion trap mechanism 130 is provided, and using theion trap mechanism 130, the ionic impurities in the pixel region E are swept in directions away from the pixel region E. - Explanation of
Ion Trap Mechanism 130 and the Like -
FIG. 6 is an explanatory diagram of the pixel region E in theliquid crystal device 100 illustrated inFIG. 1 .FIG. 7 is a cross-sectional view schematically illustrating a state in which theliquid crystal panel 110 is cut along a line A-A′ inFIG. 6 . As illustrated inFIG. 6 andFIG. 7 , the plurality of pixels P are arranged in the X direction and the Y direction in the pixel region E of theliquid crystal device 100 of the present exemplary embodiment, and each of the plurality of pixels P includes thepixel electrode 15 electrically coupled to theTFT 30. The pixel P and thepixel electrode 15 have the same planar shape, size, arrangement pitch, and the like. In the present exemplary embodiment, a dimension of one side of thepixel electrode 15 is 7.5 μm, for example, and a gap between the twoadjacent pixel electrodes 15 is 0.5 μm, for example. - In the present exemplary embodiment, the pixel region E includes a display region E1 in which, of the plurality of pixels P, display pixels P0 that directly contribute to display are arranged, and, around the display region E1, a dummy pixel region E2 that includes a plurality of dummy pixels DP that do not directly contribute to the display. In the following description, of the plurality of
pixel electrodes 15, each of thepixel electrodes 15 provided in the display pixels P0 is an effective pixel electrode, and each of thepixel electrodes 15 provided in the dummy pixels DP is a dummy pixel electrode. In the aspect illustrated inFIG. 6 , two pairs of columns of the dummy pixels DP are arranged in the dummy pixel region E2 with the display region E1 interposed between each pair of columns of the dummy pixels D in the X direction, and two pairs of rows of the dummy pixels DP are arranged with the display region E1 interposed between each pair of rows of the dummy pixels DP in the Y direction. However, the number of dummy pixels DP arranged in the dummy pixel region E2 is not limited to this example, and it is sufficient that at least one pair of the dummy pixels DP is arranged in each of the X direction and the Y direction with the display region E1 interposed between the one pair of the dummy pixels DP. In addition, the number of dummy pixels DP may be three or more, and the number of dummy pixels DP arranged in the X direction and the Y direction may be different. - In the present exemplary embodiment, the
demarcation portion 21 is provided to overlap with the dummy pixel region E2 in a plan view, and contrast of a displayed image is increased by inhibiting unwanted stray light from being incident the display region E1. - When configuring the
ion trap mechanism 130 on theliquid crystal device 100 configured in this manner, afirst electrode 131 interposed between the pixel region E and the sealingmaterial 40 in a plan view and asecond electrode 132 interposed by thefirst electrode 131 and the sealingmaterial 40 in a plan view are provided on one of thefirst substrate 10 and thesecond substrate 20. In addition, athird electrode 133 interposed between thesecond electrode 132 and the sealingmaterial 40 in a plan view is provided on the one substrate. In the present exemplary embodiment, thefirst electrode 131, thesecond electrode 132, and thethird electrode 133 are each formed in a quadrangular frame shape surrounding the pixel region E in a plan view, on thefirst substrate 10 side. - To supply power to the
first electrode 131, thesecond electrode 132, and thethird electrode 133, for example, first ends of a pair ofrouting wiring lines 135 extending in the Y direction are electrically coupled in the proximity of both end portions, of thefirst electrode 131, extending in the X direction, and the second ends of therouting wiring lines 135 are electrically coupled to theterminals 104 formed on thefirst substrate 10. Theterminals 104 to which the pair ofrouting wiring lines 135 are electrically coupled are referred to as terminals 104 (It1) to distinguish them from theother terminals 104. First ends of a pair ofrouting wiring lines 136 extending in the Y direction are electrically coupled in the proximity of both end portions, of thesecond electrode 132, extending in the X direction, and the second ends of therouting wiring lines 136 are electrically coupled to theterminals 104 formed on thefirst substrate 10. Theterminals 104 to which the pair ofrouting wiring lines 136 are electrically coupled are referred to as terminals 104 (It2) to distinguish them from theother terminals 104. First ends of a pair ofrouting wiring lines 137 extending in the Y direction are electrically coupled in the proximity of both end portions, of thethird electrode 133, extending in the X direction, and the second ends of therouting wiring lines 137 are electrically coupled to theterminals 104 formed on thefirst substrate 10. Theterminals 104 to which the pair ofrouting wiring lines 137 are electrically coupled are referred to as terminals 104 (It3) to distinguish them from theother terminals 104. - In this manner, the
ion trap mechanism 130 is configured by thefirst electrode 131, thesecond electrode 132, thethird electrode 133, therouting wiring lines first electrode 131, thesecond electrode 132, and thethird electrode 133 depending on positions of thefirst electrode 131, thesecond electrode 132, and thethird electrode 133, a configuration is adopted in which the signal is supplied from two of the terminals 104 (It1, It2, and It3), but the present disclosure is not limited to this configuration. Each of the terminals 104 (It1, It2, and It3) may be one or may be three or more. Further, each of thefirst electrode 131, thesecond electrode 132, and thethird electrode 133 is not limited to an aspect of the electrically closed quadrangular electrode in a plan view, and may be a state (open state) in which one end is electrically coupled to therouting wiring lines - As illustrated in
FIG. 7 , in the present exemplary embodiment, the plurality of wiring layers 11 to 14 are provided on the onesurface 10 s side of thefirst substrate 10, and thepixel electrodes 15, thefirst electrode 131, thesecond electrode 132, and thethird electrode 133 are each formed on the upper layer of the fourth interlayer insulating film 14 a. More specifically, thepixel electrodes 15, thefirst electrode 131, thesecond electrode 132, and thethird electrode 133 are formed by patterning the same light-transmissive conductive film in a process of forming thepixel electrode 15. Further, therouting wiring lines - Method for Driving
Liquid Crystal Device 100FIG. 8 is an explanatory diagram illustrating an operation of sweeping the ionic impurities in the pixel region E illustrated inFIG. 6 to the end portions of the pixel region E, and the like.FIG. 9 is an explanatory diagram of signals for performing the sweeping illustrated inFIG. 8 . In the present exemplary embodiment, inFIG. 3 , the scanning signals SC1, SC2, . . . , and SCm are supplied from the scanningline driving circuit 102 illustrated inFIG. 1 to each of the plurality ofscanning lines 3 a, and theTFTs 30 are sequentially turned on for a fixed period. Then, data signals are simultaneously supplied from the data line drivingcircuit 101 to all of thedata lines 6 a, and the voltage of the plurality ofpixel electrodes 15 in the pixel region E is controlled. Further, signals are supplied to the terminals 104 (It1, It2, and It3) illustrated inFIG. 6 , and the voltage of the ion trap electrodes (thefirst electrode 131, thesecond electrode 132, and the third electrode 133) is controlled. - As illustrated in
FIG. 7 , in the present exemplary embodiment, the ionic impurities in the pixel region E are swept to end portions of the pixel region E in the Y direction, from the center in the Y direction toward both of the end portions in the Y direction, by all of thepixel electrodes 15 in the pixel region E during a period in which image display is being paused. Further, during the period in which the image display is being paused and during a period in which an image is being displayed, the ion impurities in the pixel region E are swept in the direction away from the pixel region E by the pixel electrodes 15 (the dummy pixel electrodes) of the dummy pixel region E2 and by the ion trap electrodes (thefirst electrode 131, thesecond electrode 132, and the third electrode 133). - More specifically, during the period in which the image is being displayed, image signals are supplied to the pixel electrodes 15 (the effective pixel electrodes) in the display region E1. Meanwhile, when the
liquid crystal panel 110 is cut in the Y direction, of the plurality ofpixel electrodes 15, a first signal V11 of a first phase Va is supplied to a first pixel electrode 151 (a dummy pixel electrode) adjacent to thefirst electrode 131. Further, a second signal V21 of a second phase Vb whose phase is delayed with respect to the first signal V11 is supplied to thefirst electrode 131, a third signal V22 of a third phase Vc whose phase is delayed with respect to the second signal V21 is supplied to thesecond electrode 132, and a signal V23 whose phase is delayed with respect to the third signal V22 is supplied to thethird electrode 133. Furthermore, of the plurality ofpixel electrodes 15, a fourth signal V12 whose phase is advanced with respect to the first signal V11 is supplied to a second pixel electrode 152 (a dummy pixel electrode), which is adjacent to the first pixel electrode 151 on the opposite side to thefirst electrode 131. - Here, the first signal V11, the second signal V21, and the third signal V22 are AC signals having the same frequency, and the first phase Va, the second phase Vb, and the third phase Vc have a phase shift of 120° with respect to each other, as illustrated in
FIG. 9 . Thus, a phase of the signal V23 applied to thethird electrode 133 is the first phase Va, and a phase of the signal V12 applied to the second pixel electrode 152 is the third phase Vc. Further, signals, such as the first signal V11, the second signal V21, and the third signal V22, which are used to sweep the ion impurities, are AC signals having the same waveform and also having the same amplitudes. In the present exemplary embodiment, each of the above-described signals is a signal that transitions between a high potential and a low potential with a common potential (LCCOM) applied to thecommon electrode 23 being a reference potential. The frequency of the first signal V11, the second signal V21, and the third signal V22 is 10 mHz to 50 mHz, for example. When the frequency is 50 mHz, a duration of one cycle of the AC signal is 20 seconds. In the present exemplary embodiment, a maximum voltage difference in the driving signal applied between the pixel electrodes 15 (the effective pixel electrodes) of the display region E1 and thecommon electrode 23 is equal to a voltage corresponding to ½ of a maximum amplitude voltage of the first signal V11, the second signal V21, and the third signal V22. - The AC signals illustrated in
FIG. 9 are AC signals of a rectangular wave, and along with times t0, t1, t2 . . . , the first signal V11 of the first phase Va transitions from a positive polarity (+) or the reference potential to a negative polarity (−), and then, before the first signal V11 of the first phase Va transitions to the reference potential or the positive polarity (+), the second signal V21 of the second phase Vb transitions from the positive polarity (+) or the reference potential to the negative polarity (−). Further, after the second signal V21 of the second phase Vb transitions to the negative polarity (−), and before the second signal V21 of the second phase Vb transitions to the reference potential or the positive polarity (+), the third signal V22 of the third phase Vc transitions from the positive polarity (+) or the reference potential to the negative polarity (−). Further, after the first signal V11 of the first phase Va transitions from the negative polarity (−) or the reference potential to the positive polarity (+), and before the first signal V11 of the first phase Va transitions to the negative polarity (−), the second signal V21 of the second phase Vb transitions from the negative polarity (−) or the reference potential to the positive polarity (+). Furthermore, after the second signal V21 of the second phase Vb transitions from the negative polarity (−) or the reference potential to the positive polarity (+), and before the second signal V21 of the second phase Vb transitions to the reference potential or the negative polarity (−), the third signal V22 of the third phase Vc transitions from the negative polarity (−) or the reference potential to the positive polarity (+). Note that the AC signals of the rectangular wave illustrated inFIG. 9 transition between a high potential (5V) and a low potential (−5V) with the reference potential being 0V, but the setting of the reference potential, the high potential, and the low potential is not limited to this example. - Meanwhile, during the period in which the image display is being paused, the above-described signals are supplied to the ion trap electrodes (the
first electrode 131, thesecond electrode 132, and the third electrode 133), and as illustrated inFIG. 8 , with respect to all thepixel electrodes 15 in the pixel region E1, the signals of the first phase Va, the second phase Vb, and the third phase Vc are applied to each column of thepixel electrodes 15 corresponding to each of thescanning lines 3 a from the center in the Y direction toward both of the end portions in the Y direction. Therefore, as illustrated inFIG. 7 , of the plurality ofpixel electrodes 15, the signal V13 whose phase is advanced with respect to the first signal V11 is applied to a third pixel electrode 153 (an effective pixel electrode), which is adjacent to the second pixel electrode 152 (the dummy pixel electrode) on the opposite side to thefirst electrode 131, where a phase of the signal V13 is the second phase Vb. - Thus, as illustrated in
FIG. 8 andFIG. 9 , during the period in which the image display is being paused,ionic impurities 60 in the pixel region E that have the positive polarity (+) and the negative polarity (−) are each swept from the center in the Y direction toward both of the end portions in the Y direction by an electric field generated between each of theadjacent pixel electrodes 15, as indicated by arrows I1 and 12. In addition, theionic impurities 60 that have the positive polarity (+) and the negative polarity (−) and that have been swept to both of the end portions of the pixel region E in the Y direction are each swept in the direction away from the pixel region E in the Y direction by an electric field generated between each of the adjacent electrodes of the first pixel electrode 151 (the dummy pixel electrode) and the ion trap electrodes (thefirst electrode 131, thesecond electrode 132, and the third electrode 133), as indicated byarrows - Note that the frequency of the signals for sweeping the ions is preferably 10 mHz to 50 mHz, but when the frequency is too low, a state similar to that in which a direct current is applied between the
pixel electrodes 15 and thecommon electrode 23 may be obtained, and there is a risk that a display defect, such as liquid crystal decomposition, image sticking, stain, and the like arises. In addition, when the frequency is higher than the above-described range, the ionic impurities cannot follow a scrolling velocity of the electric field, and there is a risk that the ionic impurities cannot be swept away. Further, in the present exemplary embodiment, a difference between a time average voltage of each of the signals and a reference potential is substantially 0V. Specifically, the difference is preferably 100 mV or less. When the difference is 100 mV or more, the image sticking may be generated. When the difference is 100 mV or less, the image sticking is less likely to be generated. - As described above, in the present exemplary embodiment, the
first electrode 131 is provided between the pixel region E and the sealingmaterial 40, and thesecond electrode 132 is provided between thefirst electrode 131 and the sealingmaterial 40. In addition, of the plurality ofpixel electrodes 15 in the pixel region E, the first signal V11 of the first phase Va is supplied to the first pixel electrode 151 adjacent to thefirst electrode 131, the second signal V21 of the second phase Vb that has a phase delay with respect to the first signal V11 is applied to thefirst electrode 131, and the third signal V22 of the third phase Vc that has a phase delay with respect to the second signal V21 is applied to thesecond electrode 132. Thus, the ionic impurities in the pixel region E are swept toward thefirst electrode 131 by the electric field between thefirst pixel electrodes 15 and thefirst electrode 131, and the ionic impurities in the pixel region E are then swept toward thesecond electrode 132 by the electric field between thefirst electrode 131 and thesecond electrode 132. Therefore, the ionic impurities in the pixel region E can be efficiently swept out from the pixel region E, and the ionic impurities are therefore less likely to affect the display quality. - In addition, after sweeping the ionic impurities in the pixel region E to the end portions of the pixel region E using the signals applied to the
pixel electrodes 15 in the pixel region E, the ion impurities swept to the end portions of the pixel region E are then swept toward thefirst electrode 131, using the electric field between thefirst pixel electrodes 15 and thefirst electrode 131. Therefore, the ionic impurities of the pixel region E are less likely to be unevenly distributed in the pixel region E, and the ionic impurities are therefore less likely to affect the display quality. In addition, since the sweeping of the ionic impurities is performed in the Y direction, which is the smaller dimension of the pixel region E, the sweeping of the ionic impurities from the pixel region E can be efficiently carried out. In addition, since the sweeping of the ionic impurities is performed in the Y direction in which thescanning lines 3 a are aligned, the sweeping of the ionic impurities can be performed using a normal circuit configuration of theliquid crystal device 100 by varying the driving method. - In particular, when the
first alignment film 18 and thesecond alignment film 24 are provided using an inorganic material, the ionic impurities tend to be easily absorbed, but even in this case, according to the present exemplary embodiment, the ionic impurities are less likely to affect the display quality. -
FIG. 10 is an explanatory diagram of theliquid crystal device 100 according toExemplary Embodiment 2 of the present disclosure, and is a plan view schematically illustrating a plan view configuration of the display region E and the like.FIG. 11 is a cross-sectional view schematically illustrating a state in which theliquid crystal panel 110 is cut along the line A-A′ inFIG. 10 . Accordingly,FIG. 10 corresponds toFIG. 6 referenced inExemplary Embodiment 1, andFIG. 11 corresponds toFIG. 7 referenced inExemplary Embodiment 1. Note that the basic configuration of this exemplary embodiment and exemplary embodiments to be described later is the same as the configuration ofExemplary Embodiment 1, and thus the same reference symbols are assigned to common portions and a description of the common portions will be omitted. - In
Exemplary Embodiment 1, thedemarcation portion 21 overlaps with the dummy pixel electrodes (the first pixel electrode 151 and the second pixel electrode 152) in a plan view, but as illustrated inFIG. 10 andFIG. 11 , in the present exemplary embodiment, thedemarcation portion 21 does not overlap with the dummy pixel electrodes (the first pixel electrode 151 and the second pixel electrode 152), and the dummy pixel region E2 configures a light shielding demarcation along with thedemarcation portion 21, as anelectronic demarcation 120. Therefore, the ion trap electrodes (thefirst electrode 131, thesecond electrode 132, and the third electrode 133) are supplied with signals having an amplitude of ±5V. However, during the display of the image, signals that perform black display even at its maximum voltage value are applied to the dummy pixel electrodes (the first pixel electrode 151 and the second pixel electrode 152). For example, ±0.5V signals are supplied to the dummy pixel electrodes (the first pixel electrode 151 and the second pixel electrode 152). -
FIG. 12 is an explanatory diagram of theliquid crystal device 100 according toExemplary Embodiment 3 of the present disclosure, and is a cross-sectional view schematically illustrating a plan view configuration of the pixel region E and the like.FIG. 13 is a cross-sectional view schematically illustrating a state in which theliquid crystal panel 110 is cut along a line A-A′ inFIG. 12 . Accordingly,FIG. 12 corresponds toFIG. 6 referenced inExemplary Embodiment 1, andFIG. 13 corresponds toFIG. 7 referenced inExemplary Embodiment 1. - In Exemplary Embodiments 1 and 2, the dummy pixel electrodes (the first pixel electrode 151 and the second pixel electrode 152) are provided in the pixel region E, but, as illustrated in
FIG. 12 andFIG. 13 , in the present exemplary embodiment, the dummy pixel electrodes (the first pixel electrode 151 and the second pixel electrode 152) are not provided in the pixel region E. Therefore, the entire pixel region E is the display region E1. In the present exemplary embodiment, the sweeping of the ionic impurities is performed only during the period of time in which the image is not displayed, for example. Note that the sweeping of the ionic impurities can be constantly performed. Thus, when performing the sweeping of the ionic impurities, the signals of ±5.0V may be supplied to the ion trap electrodes (thefirst electrode 131, thesecond electrode 132, and the third electrode 133) and thepixel electrodes 15. -
FIG. 14 is an explanatory diagram of signals used in theliquid crystal device 100 according toExemplary Embodiment 4 of the present disclosure, andFIG. 14 corresponds toFIG. 9 referenced inExemplary Embodiment 1. In the first embodiment, signals applied to the ion trap electrodes (thefirst electrode 131, thesecond electrode 132, and the third electrode 133) and the dummy pixel electrodes (the first pixel electrode 151 and the second pixel electrode 152) are rectangular waves, but, as illustrated inFIG. 14 , sine waves having different phases to one another may be utilized in a time period of one cycle. - Note that in both the rectangular wave and the sine wave, the maximum potential of the positive polarity and the maximum potential of the negative polarity need not necessarily be the same with respect to the reference potential. For example, an AC signal that has 0V as the reference potential and that oscillates between 5V and −5V, an AC signal that has 0V as the reference potential and that oscillates between 7.5V and −7.5V, and an AC signal that has 0V as the reference potential and that oscillates between 10V and −10V may be used.
-
FIG. 15 is an explanatory diagram of theliquid crystal device 100 according to Exemplary Embodiment 5 of the present disclosure, and is a cross-sectional view schematically illustrating a state in which theliquid crystal panel 110 is cut. Accordingly,FIG. 15 corresponds toFIG. 7 referenced inExemplary Embodiment 1. Note that the basic configuration of this exemplary embodiment and exemplary embodiments to be described later is the same as the configuration ofExemplary Embodiment 1, and thus the same reference symbols are assigned to common portions and a description of the common portions will be omitted. - As illustrated in
FIG. 15 , in the present exemplary embodiment, thecommon electrode 23 provided on thesecond substrate 20 is provided covering an entire region overlapping with the pixel region E in a plan view, and the outer edge of thecommon electrode 23 is positioned between the pixel region E and thefirst electrode 131 in a plan view. Therefore, there is almost nocommon electrode 23 in a portion overlapping in a plan view with the ion trap electrodes (thefirst electrode 131, thesecond electrode 132, and the third electrode 133). Therefore, the electric field is not easily generated between the ion trap electrodes (thefirst electrode 131, thesecond electrode 132, and the third electrode 133) and thecommon electrode 23, and the ionic impurities can be efficiently swept out to a demarcation region E3 on the outside of the pixel region E by the scrolling of the electric field generated between thefirst electrode 131, thesecond electrode 132, and thethird electrode 133. - In this case, although not illustrated, for example, if a configuration is adopted in which a draw-out wiring line extending from a portion of the outer edge of the
common electrode 23 is provided, and thecommon electrode 23 is electrically coupled to thevertical conduction portion 106 via the draw-out wiring line, an area over which the ion trap electrodes (thefirst electrode 131, thesecond electrode 132, and the third electrode 133) overlap with thecommon electrode 23 in a plan view can be largely reduced. - In addition, a partial cut-out portion may be provided in the
first electrode 131, thesecond electrode 132, and thethird electrode 133, and the draw-out wiring line may be caused to extend in a portion overlapping with the cut-out portion in a plan view. Further, an insulating film of an appropriate thickness may be provided on an upper layer of a portion of thecommon electrode 23 that is formed in the region where thefirst electrode 131, thesecond electrode 132, and thethird electrode 133 are provided, as an aspect in which the electric field is not easily generated between the ion trap electrodes (thefirst electrode 131, thesecond electrode 132, and the third electrode 133) and thecommon electrode 23. -
FIG. 16 is an explanatory diagram of theliquid crystal device 100 according to Exemplary Embodiment 6 of the present disclosure, and is a cross-sectional view schematically illustrating a state in which theliquid crystal panel 110 is cut. Accordingly,FIG. 16 corresponds toFIG. 7 referenced inExemplary Embodiment 1.FIG. 17 is an explanatory diagram illustrating a relationship between the configuration of the ion trap electrodes illustrated inFIG. 16 and an effect of the sweeping of the ionic impurities, andFIG. 17 illustrates a ratio of a distance between the electrodes, and the effect of the sweeping of the ionic impurities when the frequency of the signal is changed. More specifically,FIG. 17 illustrates the results of evaluating the effect of the sweeping of the ionic impurities with an electrophoretic simulator when a value obtained by dividing an interval S0 between thefirst electrode 131 and thepixel electrode 15 by an interval S1 between thefirst electrode 131 and thesecond electrode 132 is changed from 0.5 to 4, and the frequency of the signal is changed from 0.1 Hz to 10 Hz. InFIG. 16 , conditions in which a sufficient sweeping effect is obtained with respect to the ionic impurities are indicated by white circle (∘), and conditions in which an insufficient sweeping effect with respect to the ionic impurities is obtained are indicated by cross mark (x). Here, the arrangement pitch of the ion trap electrodes (thefirst electrode 131, thesecond electrode 132, and the third electrode 133) is 4 μm, and the width of each of the ion trap electrodes and the interval between the ion trap electrodes are both 2 μm. - As illustrated in
FIG. 16 , in the present exemplary embodiment, thefirst electrode 131, thesecond electrode 132, and thethird electrode 133 are arranged at equal intervals in the Y direction. A width L1 of thefirst electrode 131, thesecond electrode 132, and thethird electrode 133 in the Y direction is 4 μm, for example, and the pitch in the Y direction in a plan view of thefirst electrode 131, thesecond electrode 132, and thethird electrode 133 is 8 μm, for example. Accordingly, both the interval S1 (a second interval) between thefirst electrode 131 and thesecond electrode 132 in the Y direction in a plan view, and an interval S2 (a third interval) between thesecond electrode 132 and thethird electrode 133 in the Y direction in a plan view are 4 μm. - Further, as illustrated in
FIG. 17 , when the signal frequency is changed from 0.1 Hz to 10 Hz, and the value obtained by dividing the interval S0 (a first interval) between thefirst electrode 131 and thepixel electrode 15 by the interval S1 between thefirst electrode 131 and the second electrode 132 (that is equal to the interval S2 between thesecond electrode 132 and the third electrode 133) is changed from 0.5 to 4, the smaller the ratio S0/S1, the higher an upper limit of the frequency at which the sufficient sweeping effect can be obtained. For example, if the ratio S0/S1 is between 0.5 to 1.0, the sufficient sweeping effect can be obtained with a signal frequency of 0.1 Hz to 5 Hz, whereas if the ratio S0/S1 is 2.0, the sufficient sweeping effect can only be obtained with a signal frequency of 0.1 Hz to 2 Hz, and if the ratio S0/S1 is 4.0, the sufficient sweeping effect can only be obtained with a signal frequency of 0.1 Hz. Therefore, if the ratio S0/S1 is 1 or less, the sufficient sweeping effect can be obtained even at a relatively high frequency. - Thus, in the present exemplary embodiment, as illustrated in
FIG. 16 , the interval S0 in the Y direction in a plan view between thefirst electrode 131 and the pixel electrode 15 (the first pixel electrode 151) adjacent to thefirst electrode 131 in the Y direction, of the plurality ofpixel electrodes 15, is set to be equal to or less than the interval S1 in the Y direction in a plan view between thefirst electrode 131 and the second electrode 132 (that is equal to the interval S2 in the Y direction in a plan view between thesecond electrode 132 and the third electrode 133). In the present exemplary embodiment, the interval S0 in the Y direction in a plan view between thepixel electrode 15 and thefirst electrode 131 is equal to the interval S1 in the Y direction in a plan view between thefirst electrode 131 and the second electrode 132 (that is equal to the interval S2 in the Y direction in a plan view between thesecond electrode 132 and the third electrode 133). Here, the interval is equal means that design values are equal, and the interval is defined as being equal even if there is a difference of ±10%, taking variations within a process into account. Furthermore, the interval S0 in the Y direction in a plan view between thepixel electrode 15 and thefirst electrode 131 is wider than an interval S3 between thepixel electrodes 15 adjacent to each other in the Y direction. - For example, the interval S0 (the first interval) between the
first electrode 131 and thepixel electrode 15 is 1 μm, and the interval S1 between thefirst electrode 131 and thesecond electrode 132 and the interval S2 between thesecond electrode 132 and thethird electrode 133 are also 1 μm. The interval between theadjacent pixel electrodes 15 is 0.5 μm. - According to this aspect, even the ionic impurities having low mobility are drawn from the pixel region E to the
first electrode 131. Therefore, the ionic impurities can be appropriately swept out from the pixel region E, and the ionic impurities are therefore less likely to cause the display quality to deteriorate. -
FIG. 18 is a graph illustrating the relationship between mobility p and the temperature of the ionic impurities. In the graph illustrated inFIG. 18 , the horizontal axis is the temperature of the ionic impurities and the temperature increases as it goes to the right. The vertical axis is the mobility of the ionic impurities and is indicated by a log p value. As can be seen fromFIG. 18 , the mobility μ (a movement velocity v) of the ionic impurities is dependent on the temperature, and the logarithm of the mobility μ (that is, log μ) can be determined by the following equation. Note that T is a temperature ° C. -
log μ=0.0282 T−10.357 - Therefore, if the temperature at which the
liquid crystal device 100 is actually driven is higher than room temperature, the ionic impurities can be properly swept even when the frequency (10 mHz to 50 mHz) of the signal is increased. For example, the value of the mobility μ of the ionic impurities when the temperature is at room temperature (25° C., for example) is approximately −9.6 as a value of log p. In contrast, the value of the mobility μ of the ionic impurities when the temperature is 60° C. is −8.7 as a value of log p. That is, the mobility μ of the ionic impurities at 60° C. is approximately 10 times greater than at 25° C. Here, the temperature of 60° C. is focused on because the temperature when theliquid crystal device 100 is used as the light valve of the projection-type display device is considered. Thus, when the temperature of the projection-type display device increases, the mobility of the ionic impurities also increases. Specifically, although an AC signal of 50 mHz is applied at room temperature, the sweeping can be performed, for example, even by applying an AC signal of 500 mHz. That is, the frequency of the AC signal can be increased, and the ionic impurities can be efficiently swept. Further, a risk of the image sticking can be reduced. - Thus, for example, an aspect may be adopted in which a temperature sensor configured to measure the temperature of the
liquid crystal device 100 is provided, and a controller appropriately sets the frequency of the signals for sweeping the ionic impurities based on information obtained by the temperature sensor. -
FIG. 19 is an equivalent circuit diagram illustrating an electrical configuration of theliquid crystal device 100 according to Exemplary Embodiment 8 of the present disclosure. Accordingly,FIG. 19 corresponds toFIG. 3 referenced inExemplary Embodiment 1. As illustrated inFIG. 19 , theliquid crystal device 100 of the present exemplary embodiment includes a plurality ofselection wiring lines 80, a plurality of writing wiring lines (a firstwriting wiring line 81, a secondwriting wiring line 82, and a third writing wiring line 83) insulated and orthogonal to theselection wiring lines 80 in at least the pixel region E, and a switching element 33.Selection wiring lines 80 are electrically coupled to gates ofTFTs selection wiring lines 80 are electrically coupled to aselection terminal 90. By applying a voltage to theselection terminal 90, all the TFTs 33 a, 33 b, and 33 c coupled to the plurality ofselection wiring lines 80 can be selected. - The plurality of writing wiring lines (the first
writing wiring line 81, the secondwriting wiring line 82, and the third writing wiring line 83) are each electrically coupled to thepixel electrodes 15 via theTFTs pixel electrodes 15 via theTFTs writing wiring line 81, the secondwriting wiring line 82, and the third writing wiring line 83). -
FIG. 20 is an explanatory diagram of theliquid crystal device 100 according to Exemplary Embodiment 9 of the present disclosure, and is an explanatory diagram illustrating the operation of sweeping the ionic impurities in the pixel region E to the end portions of the pixel region E. Accordingly,FIG. 20 corresponds toFIG. 8 referenced inExemplary Embodiment 1. - In
Exemplary Embodiment 1, the combination of electrodes located on both sides in the Y direction and the applied signals are symmetrical, but, if an aspect is adopted in which the signals having the delayed phases are supplied from the electrodes positioned on the inside of the pixel region E to the electrodes arranged toward the sealingmember 40, as illustrated inFIG. 20 , the combination of electrodes located on both sides in the Y direction and the applied signals may be asymmetrical. For example, when the signal of the first phase Va is supplied to thepixel electrode 15 located at the end on a first side in the Y direction of the pixel region E, and the signal of the third phase Vc is supplied to thepixel electrode 15 located at the end on a second side in the Y direction of the pixel region E, the order of the signals applied to the ion trap electrodes (theelectrode - In the exemplary embodiments described above, the phase of each signal is shifted by 120°, but the amount of the phase shift may be a value other than 120°. However, from the perspective of simplifying the configuration of the circuit that produces the signals, it is preferable that a value obtained by dividing 360° by the amount of the phase shift be an integer.
- In the exemplary embodiments described above, although the present disclosure is applied to the transmissive type
liquid crystal device 100, the present disclosure may also be applied to a reflective type liquid crystal device. - In the exemplary embodiments described above, the ion trap electrodes (the
first electrode 131, thesecond electrode 132, and the third electrode 133) are provided on thefirst substrate 10, but an aspect may be adopted in which the ion trap electrodes (thefirst electrode 131, thesecond electrode 132, and the third electrode 133) are provided on thesecond substrate 20. - In the exemplary embodiments described above, the
common electrode 23 is provided on thesecond substrate 20, but the present disclosure may be applied to an in-plane switching (IPS) mode liquid crystal device in which thecommon electrode 23 is provided on thefirst substrate 10. - Configuration Example of Electronic Apparatus
- Configuration Examples of Projection-type Display Device
-
FIG. 21 is an explanatory diagram illustrating a configuration example of an electronic apparatus to which the present disclosure is applied. As illustrated inFIG. 21 , a projection-type display device 1000 as an electronic apparatus according to the present exemplary embodiment includes a polarizedlight illumination device 1100 disposed along a system optical axis L, twodichroic mirrors reflection mirrors relay lenses crystal light valves dichroic prism 1206 as a photosynthesis element, and aprojection lens 1207. The polarizedlight illumination device 1100 is generally configured by alamp unit 1101 as a light source formed from a white light source such as an extra-high pressure mercury lamp or a halogen lamp, anintegrator lens 1102, and apolarization conversion element 1103. - The
dichroic mirror 1104 reflects red light (R) of a polarized light flux emitted from the polarizedlight illumination device 1100 and transmits green light (G) and blue light (B). The otherdichroic mirror 1105 reflects the green light (G) transmitted by thedichroic mirror 1104 and transmits the blue light (B). The red light (R) reflected by thedichroic mirror 1104 is reflected by thereflection mirror 1106 and subsequently is incident on the liquidcrystal light valve 1210 via therelay lens 1205. The green light (G) reflected by thedichroic mirror 1105 is incident on the liquidcrystal light valve 1220 via therelay lens 1204. The blue light (B) transmitted by thedichroic mirror 1105 is incident on the liquidcrystal light valve 1230 via a light guide system formed of the threerelay lenses reflection mirrors - The liquid
crystal light valves dichroic prism 1206. The color light incident on the liquidcrystal light valves dichroic prism 1206. In the crossdichroic prism 1206, four right-angle prisms are bonded together, and on inner surfaces of the prisms, a dielectric multilayer film configured to reflect the red light and a dielectric multilayer film configured to reflect the blue light are formed in a cross shape. Three types of color light are synthesized by these dielectric multilayer films, and light representing a color image is synthesized. The synthesized light is projected onto ascreen 1300 by theprojection lens 1207 as a projection optical system, and an image is enlarged and displayed. - The
liquid crystal device 100 including theion trap mechanism 130 described above is used as the liquidcrystal light valve 1210, and a pair of light-polarizing elements are disposed in a crossed-Nicol state with a gap on the incident side and the emission side of the color light of theliquid crystal panel 110. The same applies to the other liquidcrystal light valves - According to this type of the projection-
type display device 1000, theliquid crystal device 100 according toExemplary Embodiment 1 and the like is used as the liquidcrystal light valves type display device 1000 having an excellent display quality can be provided. - The present disclosure is not limited to the embodiments described above, and may be modified as appropriate insofar that it does not depart from the scope of the claims and the spirit or concepts of the disclosure as inferred from the entire specification, and a driving method of the liquid crystal device according to such changes, and the electronic apparatus to which the liquid crystal device is applied are also included within the technical scope of the present disclosure. In addition, the electronic apparatus to which the
liquid crystal device 100 according to the present disclosure can be applied is not limited to the projection-type display device, and may be suitably used as a display unit of a projection-type head-up display (HUD), a direct view type head-mounted display (HMD), an electronic book, a personal computer, a digital still camera, a liquid crystal television, a view finder-type or monitor direct view-type video recorder, a car navigation system, an electronic diary, an information terminal device such as POS, or the like.
Claims (14)
Applications Claiming Priority (2)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
JP2018-137483 | 2018-07-23 | ||
JP2018137483A JP2020016681A (en) | 2018-07-23 | 2018-07-23 | Liquid crystal device, method for driving liquid crystal device, and electronic apparatus |
Publications (2)
Publication Number | Publication Date |
---|---|
US20200027413A1 true US20200027413A1 (en) | 2020-01-23 |
US10762861B2 US10762861B2 (en) | 2020-09-01 |
Family
ID=69162964
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US16/517,773 Active US10762861B2 (en) | 2018-07-23 | 2019-07-22 | Liquid crystal device, method for driving liquid crystal device, and electronic apparatus |
Country Status (2)
Country | Link |
---|---|
US (1) | US10762861B2 (en) |
JP (1) | JP2020016681A (en) |
Cited By (2)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US10762861B2 (en) * | 2018-07-23 | 2020-09-01 | Seiko Epson Corporation | Liquid crystal device, method for driving liquid crystal device, and electronic apparatus |
US10867567B2 (en) * | 2018-05-17 | 2020-12-15 | Seiko Epson Corporation | Liquid crystal device, liquid crystal device driving method, and electronic apparatus |
Citations (6)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US9202420B2 (en) * | 2010-12-01 | 2015-12-01 | Seiko Epson Corporation | Driving method of electrophoretic display device, electrophoretic display device and electronic apparatus |
US20160284302A1 (en) * | 2013-11-08 | 2016-09-29 | Seiko Epson Corporation | Driving method of electro-optical device, electro-optical device and electronic apparatus |
US9858875B2 (en) * | 2013-06-17 | 2018-01-02 | Seiko Epson Corporation | Driving method for liquid crystal device, liquid crystal device, and electronic device |
US20190058106A1 (en) * | 2017-08-17 | 2019-02-21 | Boe Technology Group Co., Ltd. | Piezoelectric sensor, pressure detecting device, manufacturing methods and detection method |
US10453890B2 (en) * | 2014-11-05 | 2019-10-22 | Sony Semiconductor Solutions Corporation | Solid-state image sensor with separated electrode, method of manufacturing the same, and electronic device |
US20200026131A1 (en) * | 2018-07-23 | 2020-01-23 | Seiko Epson Corporation | Liquid crystal device and electronic apparatus |
Family Cites Families (8)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JP4544809B2 (en) * | 2001-07-18 | 2010-09-15 | 三星電子株式会社 | Liquid crystal display |
JP2008089938A (en) * | 2006-09-30 | 2008-04-17 | Citizen Miyota Co Ltd | Liquid crystal display device, method of driving same, and projection device using same |
CN101650499B (en) * | 2008-08-15 | 2012-10-10 | 奇美电子股份有限公司 | LCD panel |
TWI439776B (en) * | 2010-11-30 | 2014-06-01 | Chunghwa Picture Tubes Ltd | Liquid crystal display device |
JP2016133634A (en) | 2015-01-20 | 2016-07-25 | セイコーエプソン株式会社 | Liquid crystal device, method of driving liquid crystal device, and electronic apparatus |
JP6394438B2 (en) | 2015-02-27 | 2018-09-26 | セイコーエプソン株式会社 | Liquid crystal device and electronic device |
JP6299900B2 (en) * | 2017-02-28 | 2018-03-28 | セイコーエプソン株式会社 | Liquid crystal device driving method, liquid crystal device, and electronic apparatus |
JP2020016681A (en) * | 2018-07-23 | 2020-01-30 | セイコーエプソン株式会社 | Liquid crystal device, method for driving liquid crystal device, and electronic apparatus |
-
2018
- 2018-07-23 JP JP2018137483A patent/JP2020016681A/en active Pending
-
2019
- 2019-07-22 US US16/517,773 patent/US10762861B2/en active Active
Patent Citations (6)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US9202420B2 (en) * | 2010-12-01 | 2015-12-01 | Seiko Epson Corporation | Driving method of electrophoretic display device, electrophoretic display device and electronic apparatus |
US9858875B2 (en) * | 2013-06-17 | 2018-01-02 | Seiko Epson Corporation | Driving method for liquid crystal device, liquid crystal device, and electronic device |
US20160284302A1 (en) * | 2013-11-08 | 2016-09-29 | Seiko Epson Corporation | Driving method of electro-optical device, electro-optical device and electronic apparatus |
US10453890B2 (en) * | 2014-11-05 | 2019-10-22 | Sony Semiconductor Solutions Corporation | Solid-state image sensor with separated electrode, method of manufacturing the same, and electronic device |
US20190058106A1 (en) * | 2017-08-17 | 2019-02-21 | Boe Technology Group Co., Ltd. | Piezoelectric sensor, pressure detecting device, manufacturing methods and detection method |
US20200026131A1 (en) * | 2018-07-23 | 2020-01-23 | Seiko Epson Corporation | Liquid crystal device and electronic apparatus |
Cited By (2)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US10867567B2 (en) * | 2018-05-17 | 2020-12-15 | Seiko Epson Corporation | Liquid crystal device, liquid crystal device driving method, and electronic apparatus |
US10762861B2 (en) * | 2018-07-23 | 2020-09-01 | Seiko Epson Corporation | Liquid crystal device, method for driving liquid crystal device, and electronic apparatus |
Also Published As
Publication number | Publication date |
---|---|
JP2020016681A (en) | 2020-01-30 |
US10762861B2 (en) | 2020-09-01 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
US9858875B2 (en) | Driving method for liquid crystal device, liquid crystal device, and electronic device | |
JP6394438B2 (en) | Liquid crystal device and electronic device | |
US20140307190A1 (en) | Driving method for liquid crystal device, liquid crystal device, and electronic device | |
JP6428079B2 (en) | Electro-optical device driving method, electro-optical device, and electronic apparatus | |
US9875703B2 (en) | Liquid crystal apparatus and electronic equipment | |
US20160209685A1 (en) | Liquid crystal device, method of driving liquid crystal device, and electronic apparatus | |
JP2013142851A (en) | Liquid crystal device, and electronic apparatus | |
US20200026131A1 (en) | Liquid crystal device and electronic apparatus | |
US10762861B2 (en) | Liquid crystal device, method for driving liquid crystal device, and electronic apparatus | |
US10026370B2 (en) | Liquid crystal apparatus and electronic equipment | |
JP6579161B2 (en) | Liquid crystal device driving method, liquid crystal device, and electronic apparatus | |
JP2007199191A (en) | Liquid crystal apparatus, manufacturing method thereof and electronic apparatus | |
JP6299900B2 (en) | Liquid crystal device driving method, liquid crystal device, and electronic apparatus | |
US10884294B1 (en) | Electro-optical device and electronic apparatus | |
JP2018180428A (en) | Liquid crystal device, and electronic apparatus | |
JP2020201398A (en) | Electro-optical device and electronic apparatus | |
JP6897118B2 (en) | Liquid crystal device, electronic device | |
JP2017083678A (en) | Electro-optical device and electronic apparatus | |
JP7052214B2 (en) | Liquid crystal device drive method, liquid crystal device, electronic device | |
JP2013003287A (en) | Liquid crystal device and electronic apparatus | |
JP2017010066A (en) | Liquid crystal device and electronic apparatus |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
AS | Assignment |
Owner name: SEIKO EPSON CORPORATION, JAPAN Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:TOMIKAWA, NAOKI;REEL/FRAME:049812/0692 Effective date: 20190417 |
|
FEPP | Fee payment procedure |
Free format text: ENTITY STATUS SET TO UNDISCOUNTED (ORIGINAL EVENT CODE: BIG.); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY |
|
STPP | Information on status: patent application and granting procedure in general |
Free format text: DOCKETED NEW CASE - READY FOR EXAMINATION |
|
STPP | Information on status: patent application and granting procedure in general |
Free format text: NON FINAL ACTION MAILED |
|
STPP | Information on status: patent application and granting procedure in general |
Free format text: NOTICE OF ALLOWANCE MAILED -- APPLICATION RECEIVED IN OFFICE OF PUBLICATIONS |
|
STPP | Information on status: patent application and granting procedure in general |
Free format text: PUBLICATIONS -- ISSUE FEE PAYMENT VERIFIED |
|
STCF | Information on status: patent grant |
Free format text: PATENTED CASE |
|
MAFP | Maintenance fee payment |
Free format text: PAYMENT OF MAINTENANCE FEE, 4TH YEAR, LARGE ENTITY (ORIGINAL EVENT CODE: M1551); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY Year of fee payment: 4 |