US20140210101A1 - Die package with Openings Surrounding End-portions of Through Package Vias (TPVs) and Package on Package (PoP) Using the Die Package - Google Patents

Die package with Openings Surrounding End-portions of Through Package Vias (TPVs) and Package on Package (PoP) Using the Die Package Download PDF

Info

Publication number
US20140210101A1
US20140210101A1 US13/791,245 US201313791245A US2014210101A1 US 20140210101 A1 US20140210101 A1 US 20140210101A1 US 201313791245 A US201313791245 A US 201313791245A US 2014210101 A1 US2014210101 A1 US 2014210101A1
Authority
US
United States
Prior art keywords
layer
package
semiconductor device
die
opening
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Granted
Application number
US13/791,245
Other versions
US9378982B2 (en
Inventor
Jing-Cheng Lin
Jui-Pin Hung
Li-Hui Cheng
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Taiwan Semiconductor Manufacturing Co TSMC Ltd
Original Assignee
Taiwan Semiconductor Manufacturing Co TSMC Ltd
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Taiwan Semiconductor Manufacturing Co TSMC Ltd filed Critical Taiwan Semiconductor Manufacturing Co TSMC Ltd
Priority to US13/791,245 priority Critical patent/US9378982B2/en
Assigned to TAIWAN SEMICONDUCTOR MANUFACTURING COMPANY, LTD. reassignment TAIWAN SEMICONDUCTOR MANUFACTURING COMPANY, LTD. ASSIGNMENT OF ASSIGNORS INTEREST (SEE DOCUMENT FOR DETAILS). Assignors: CHENG, LI-HUI, HUNG, JUI-PIN, LIN, JING-CHENG
Priority to CN201310261078.4A priority patent/CN103972191B/en
Priority to TW102130057A priority patent/TWI514542B/en
Publication of US20140210101A1 publication Critical patent/US20140210101A1/en
Priority to US15/192,310 priority patent/US10079159B2/en
Application granted granted Critical
Publication of US9378982B2 publication Critical patent/US9378982B2/en
Priority to US15/493,985 priority patent/US10079225B2/en
Active legal-status Critical Current
Adjusted expiration legal-status Critical

Links

Images

Classifications

    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/02Manufacture or treatment of semiconductor devices or of parts thereof
    • H01L21/04Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
    • H01L21/48Manufacture or treatment of parts, e.g. containers, prior to assembly of the devices, using processes not provided for in a single one of the subgroups H01L21/06 - H01L21/326
    • H01L21/4814Conductive parts
    • H01L21/4846Leads on or in insulating or insulated substrates, e.g. metallisation
    • H01L21/486Via connections through the substrate with or without pins
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L23/00Details of semiconductor or other solid state devices
    • H01L23/52Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames
    • H01L23/538Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames the interconnection structure between a plurality of semiconductor chips being formed on, or in, insulating substrates
    • H01L23/5384Conductive vias through the substrate with or without pins, e.g. buried coaxial conductors
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/02Manufacture or treatment of semiconductor devices or of parts thereof
    • H01L21/04Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
    • H01L21/50Assembly of semiconductor devices using processes or apparatus not provided for in a single one of the subgroups H01L21/06 - H01L21/326, e.g. sealing of a cap to a base of a container
    • H01L21/56Encapsulations, e.g. encapsulation layers, coatings
    • H01L21/565Moulds
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/67Apparatus specially adapted for handling semiconductor or electric solid state devices during manufacture or treatment thereof; Apparatus specially adapted for handling wafers during manufacture or treatment of semiconductor or electric solid state devices or components ; Apparatus not specifically provided for elsewhere
    • H01L21/683Apparatus specially adapted for handling semiconductor or electric solid state devices during manufacture or treatment thereof; Apparatus specially adapted for handling wafers during manufacture or treatment of semiconductor or electric solid state devices or components ; Apparatus not specifically provided for elsewhere for supporting or gripping
    • H01L21/6835Apparatus specially adapted for handling semiconductor or electric solid state devices during manufacture or treatment thereof; Apparatus specially adapted for handling wafers during manufacture or treatment of semiconductor or electric solid state devices or components ; Apparatus not specifically provided for elsewhere for supporting or gripping using temporarily an auxiliary support
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/67Apparatus specially adapted for handling semiconductor or electric solid state devices during manufacture or treatment thereof; Apparatus specially adapted for handling wafers during manufacture or treatment of semiconductor or electric solid state devices or components ; Apparatus not specifically provided for elsewhere
    • H01L21/683Apparatus specially adapted for handling semiconductor or electric solid state devices during manufacture or treatment thereof; Apparatus specially adapted for handling wafers during manufacture or treatment of semiconductor or electric solid state devices or components ; Apparatus not specifically provided for elsewhere for supporting or gripping
    • H01L21/6835Apparatus specially adapted for handling semiconductor or electric solid state devices during manufacture or treatment thereof; Apparatus specially adapted for handling wafers during manufacture or treatment of semiconductor or electric solid state devices or components ; Apparatus not specifically provided for elsewhere for supporting or gripping using temporarily an auxiliary support
    • H01L21/6836Wafer tapes, e.g. grinding or dicing support tapes
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L23/00Details of semiconductor or other solid state devices
    • H01L23/48Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor
    • H01L23/488Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor consisting of soldered or bonded constructions
    • H01L23/498Leads, i.e. metallisations or lead-frames on insulating substrates, e.g. chip carriers
    • H01L23/49811Additional leads joined to the metallisation on the insulating substrate, e.g. pins, bumps, wires, flat leads
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L23/00Details of semiconductor or other solid state devices
    • H01L23/48Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor
    • H01L23/488Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor consisting of soldered or bonded constructions
    • H01L23/498Leads, i.e. metallisations or lead-frames on insulating substrates, e.g. chip carriers
    • H01L23/49811Additional leads joined to the metallisation on the insulating substrate, e.g. pins, bumps, wires, flat leads
    • H01L23/49816Spherical bumps on the substrate for external connection, e.g. ball grid arrays [BGA]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L23/00Details of semiconductor or other solid state devices
    • H01L23/48Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor
    • H01L23/488Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor consisting of soldered or bonded constructions
    • H01L23/498Leads, i.e. metallisations or lead-frames on insulating substrates, e.g. chip carriers
    • H01L23/49827Via connections through the substrates, e.g. pins going through the substrate, coaxial cables
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L23/00Details of semiconductor or other solid state devices
    • H01L23/52Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames
    • H01L23/522Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames including external interconnections consisting of a multilayer structure of conductive and insulating layers inseparably formed on the semiconductor body
    • H01L23/528Geometry or layout of the interconnection structure
    • H01L23/5283Cross-sectional geometry
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L23/00Details of semiconductor or other solid state devices
    • H01L23/52Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames
    • H01L23/538Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames the interconnection structure between a plurality of semiconductor chips being formed on, or in, insulating substrates
    • H01L23/5389Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames the interconnection structure between a plurality of semiconductor chips being formed on, or in, insulating substrates the chips being integrally enclosed by the interconnect and support structures
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L24/00Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
    • H01L24/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L24/18High density interconnect [HDI] connectors; Manufacturing methods related thereto
    • H01L24/19Manufacturing methods of high density interconnect preforms
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L24/00Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
    • H01L24/93Batch processes
    • H01L24/95Batch processes at chip-level, i.e. with connecting carried out on a plurality of singulated devices, i.e. on diced chips
    • H01L24/97Batch processes at chip-level, i.e. with connecting carried out on a plurality of singulated devices, i.e. on diced chips the devices being connected to a common substrate, e.g. interposer, said common substrate being separable into individual assemblies after connecting
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L25/00Assemblies consisting of a plurality of individual semiconductor or other solid state devices ; Multistep manufacturing processes thereof
    • H01L25/03Assemblies consisting of a plurality of individual semiconductor or other solid state devices ; Multistep manufacturing processes thereof all the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/00, or in a single subclass of H10K, H10N, e.g. assemblies of rectifier diodes
    • H01L25/10Assemblies consisting of a plurality of individual semiconductor or other solid state devices ; Multistep manufacturing processes thereof all the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/00, or in a single subclass of H10K, H10N, e.g. assemblies of rectifier diodes the devices having separate containers
    • H01L25/105Assemblies consisting of a plurality of individual semiconductor or other solid state devices ; Multistep manufacturing processes thereof all the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/00, or in a single subclass of H10K, H10N, e.g. assemblies of rectifier diodes the devices having separate containers the devices being of a type provided for in group H01L27/00
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L25/00Assemblies consisting of a plurality of individual semiconductor or other solid state devices ; Multistep manufacturing processes thereof
    • H01L25/50Multistep manufacturing processes of assemblies consisting of devices, each device being of a type provided for in group H01L27/00 or H01L29/00
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2221/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof covered by H01L21/00
    • H01L2221/67Apparatus for handling semiconductor or electric solid state devices during manufacture or treatment thereof; Apparatus for handling wafers during manufacture or treatment of semiconductor or electric solid state devices or components; Apparatus not specifically provided for elsewhere
    • H01L2221/683Apparatus for handling semiconductor or electric solid state devices during manufacture or treatment thereof; Apparatus for handling wafers during manufacture or treatment of semiconductor or electric solid state devices or components; Apparatus not specifically provided for elsewhere for supporting or gripping
    • H01L2221/68304Apparatus for handling semiconductor or electric solid state devices during manufacture or treatment thereof; Apparatus for handling wafers during manufacture or treatment of semiconductor or electric solid state devices or components; Apparatus not specifically provided for elsewhere for supporting or gripping using temporarily an auxiliary support
    • H01L2221/68318Auxiliary support including means facilitating the separation of a device or wafer from the auxiliary support
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2221/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof covered by H01L21/00
    • H01L2221/67Apparatus for handling semiconductor or electric solid state devices during manufacture or treatment thereof; Apparatus for handling wafers during manufacture or treatment of semiconductor or electric solid state devices or components; Apparatus not specifically provided for elsewhere
    • H01L2221/683Apparatus for handling semiconductor or electric solid state devices during manufacture or treatment thereof; Apparatus for handling wafers during manufacture or treatment of semiconductor or electric solid state devices or components; Apparatus not specifically provided for elsewhere for supporting or gripping
    • H01L2221/68304Apparatus for handling semiconductor or electric solid state devices during manufacture or treatment thereof; Apparatus for handling wafers during manufacture or treatment of semiconductor or electric solid state devices or components; Apparatus not specifically provided for elsewhere for supporting or gripping using temporarily an auxiliary support
    • H01L2221/68345Apparatus for handling semiconductor or electric solid state devices during manufacture or treatment thereof; Apparatus for handling wafers during manufacture or treatment of semiconductor or electric solid state devices or components; Apparatus not specifically provided for elsewhere for supporting or gripping using temporarily an auxiliary support used as a support during the manufacture of self supporting substrates
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2221/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof covered by H01L21/00
    • H01L2221/67Apparatus for handling semiconductor or electric solid state devices during manufacture or treatment thereof; Apparatus for handling wafers during manufacture or treatment of semiconductor or electric solid state devices or components; Apparatus not specifically provided for elsewhere
    • H01L2221/683Apparatus for handling semiconductor or electric solid state devices during manufacture or treatment thereof; Apparatus for handling wafers during manufacture or treatment of semiconductor or electric solid state devices or components; Apparatus not specifically provided for elsewhere for supporting or gripping
    • H01L2221/68304Apparatus for handling semiconductor or electric solid state devices during manufacture or treatment thereof; Apparatus for handling wafers during manufacture or treatment of semiconductor or electric solid state devices or components; Apparatus not specifically provided for elsewhere for supporting or gripping using temporarily an auxiliary support
    • H01L2221/68372Apparatus for handling semiconductor or electric solid state devices during manufacture or treatment thereof; Apparatus for handling wafers during manufacture or treatment of semiconductor or electric solid state devices or components; Apparatus not specifically provided for elsewhere for supporting or gripping using temporarily an auxiliary support used to support a device or wafer when forming electrical connections thereto
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2221/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof covered by H01L21/00
    • H01L2221/67Apparatus for handling semiconductor or electric solid state devices during manufacture or treatment thereof; Apparatus for handling wafers during manufacture or treatment of semiconductor or electric solid state devices or components; Apparatus not specifically provided for elsewhere
    • H01L2221/683Apparatus for handling semiconductor or electric solid state devices during manufacture or treatment thereof; Apparatus for handling wafers during manufacture or treatment of semiconductor or electric solid state devices or components; Apparatus not specifically provided for elsewhere for supporting or gripping
    • H01L2221/68304Apparatus for handling semiconductor or electric solid state devices during manufacture or treatment thereof; Apparatus for handling wafers during manufacture or treatment of semiconductor or electric solid state devices or components; Apparatus not specifically provided for elsewhere for supporting or gripping using temporarily an auxiliary support
    • H01L2221/68381Details of chemical or physical process used for separating the auxiliary support from a device or wafer
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/10Bump connectors; Manufacturing methods related thereto
    • H01L2224/12Structure, shape, material or disposition of the bump connectors prior to the connecting process
    • H01L2224/12105Bump connectors formed on an encapsulation of the semiconductor or solid-state body, e.g. bumps on chip-scale packages
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/10Bump connectors; Manufacturing methods related thereto
    • H01L2224/15Structure, shape, material or disposition of the bump connectors after the connecting process
    • H01L2224/16Structure, shape, material or disposition of the bump connectors after the connecting process of an individual bump connector
    • H01L2224/161Disposition
    • H01L2224/16135Disposition the bump connector connecting between different semiconductor or solid-state bodies, i.e. chip-to-chip
    • H01L2224/16145Disposition the bump connector connecting between different semiconductor or solid-state bodies, i.e. chip-to-chip the bodies being stacked
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/10Bump connectors; Manufacturing methods related thereto
    • H01L2224/15Structure, shape, material or disposition of the bump connectors after the connecting process
    • H01L2224/16Structure, shape, material or disposition of the bump connectors after the connecting process of an individual bump connector
    • H01L2224/161Disposition
    • H01L2224/16151Disposition the bump connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive
    • H01L2224/16221Disposition the bump connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked
    • H01L2224/16225Disposition the bump connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being non-metallic, e.g. insulating substrate with or without metallisation
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/18High density interconnect [HDI] connectors; Manufacturing methods related thereto
    • H01L2224/19Manufacturing methods of high density interconnect preforms
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/18High density interconnect [HDI] connectors; Manufacturing methods related thereto
    • H01L2224/23Structure, shape, material or disposition of the high density interconnect connectors after the connecting process
    • H01L2224/24Structure, shape, material or disposition of the high density interconnect connectors after the connecting process of an individual high density interconnect connector
    • H01L2224/241Disposition
    • H01L2224/24135Connecting between different semiconductor or solid-state bodies, i.e. chip-to-chip
    • H01L2224/24145Connecting between different semiconductor or solid-state bodies, i.e. chip-to-chip the bodies being stacked
    • H01L2224/24146Connecting between different semiconductor or solid-state bodies, i.e. chip-to-chip the bodies being stacked the HDI interconnect connecting to the same level of the lower semiconductor or solid-state body at which the upper semiconductor or solid-state body is mounted
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/18High density interconnect [HDI] connectors; Manufacturing methods related thereto
    • H01L2224/23Structure, shape, material or disposition of the high density interconnect connectors after the connecting process
    • H01L2224/24Structure, shape, material or disposition of the high density interconnect connectors after the connecting process of an individual high density interconnect connector
    • H01L2224/2499Auxiliary members for HDI interconnects, e.g. spacers, alignment aids
    • H01L2224/24991Auxiliary members for HDI interconnects, e.g. spacers, alignment aids being formed on the semiconductor or solid-state body to be connected
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/26Layer connectors, e.g. plate connectors, solder or adhesive layers; Manufacturing methods related thereto
    • H01L2224/31Structure, shape, material or disposition of the layer connectors after the connecting process
    • H01L2224/32Structure, shape, material or disposition of the layer connectors after the connecting process of an individual layer connector
    • H01L2224/321Disposition
    • H01L2224/32135Disposition the layer connector connecting between different semiconductor or solid-state bodies, i.e. chip-to-chip
    • H01L2224/32145Disposition the layer connector connecting between different semiconductor or solid-state bodies, i.e. chip-to-chip the bodies being stacked
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/26Layer connectors, e.g. plate connectors, solder or adhesive layers; Manufacturing methods related thereto
    • H01L2224/31Structure, shape, material or disposition of the layer connectors after the connecting process
    • H01L2224/32Structure, shape, material or disposition of the layer connectors after the connecting process of an individual layer connector
    • H01L2224/321Disposition
    • H01L2224/32151Disposition the layer connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive
    • H01L2224/32221Disposition the layer connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked
    • H01L2224/32225Disposition the layer connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being non-metallic, e.g. insulating substrate with or without metallisation
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/42Wire connectors; Manufacturing methods related thereto
    • H01L2224/47Structure, shape, material or disposition of the wire connectors after the connecting process
    • H01L2224/48Structure, shape, material or disposition of the wire connectors after the connecting process of an individual wire connector
    • H01L2224/4805Shape
    • H01L2224/4809Loop shape
    • H01L2224/48091Arched
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/42Wire connectors; Manufacturing methods related thereto
    • H01L2224/47Structure, shape, material or disposition of the wire connectors after the connecting process
    • H01L2224/48Structure, shape, material or disposition of the wire connectors after the connecting process of an individual wire connector
    • H01L2224/481Disposition
    • H01L2224/48151Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive
    • H01L2224/48221Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked
    • H01L2224/48225Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being non-metallic, e.g. insulating substrate with or without metallisation
    • H01L2224/48227Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being non-metallic, e.g. insulating substrate with or without metallisation connecting the wire to a bond pad of the item
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/73Means for bonding being of different types provided for in two or more of groups H01L2224/10, H01L2224/18, H01L2224/26, H01L2224/34, H01L2224/42, H01L2224/50, H01L2224/63, H01L2224/71
    • H01L2224/732Location after the connecting process
    • H01L2224/73251Location after the connecting process on different surfaces
    • H01L2224/73265Layer and wire connectors
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/73Means for bonding being of different types provided for in two or more of groups H01L2224/10, H01L2224/18, H01L2224/26, H01L2224/34, H01L2224/42, H01L2224/50, H01L2224/63, H01L2224/71
    • H01L2224/732Location after the connecting process
    • H01L2224/73251Location after the connecting process on different surfaces
    • H01L2224/73267Layer and HDI connectors
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/80Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected
    • H01L2224/83Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected using a layer connector
    • H01L2224/83001Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected using a layer connector involving a temporary auxiliary member not forming part of the bonding apparatus
    • H01L2224/83005Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected using a layer connector involving a temporary auxiliary member not forming part of the bonding apparatus being a temporary or sacrificial substrate
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/91Methods for connecting semiconductor or solid state bodies including different methods provided for in two or more of groups H01L2224/80 - H01L2224/90
    • H01L2224/92Specific sequence of method steps
    • H01L2224/922Connecting different surfaces of the semiconductor or solid-state body with connectors of different types
    • H01L2224/9222Sequential connecting processes
    • H01L2224/92242Sequential connecting processes the first connecting process involving a layer connector
    • H01L2224/92244Sequential connecting processes the first connecting process involving a layer connector the second connecting process involving a build-up interconnect
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/93Batch processes
    • H01L2224/95Batch processes at chip-level, i.e. with connecting carried out on a plurality of singulated devices, i.e. on diced chips
    • H01L2224/95001Batch processes at chip-level, i.e. with connecting carried out on a plurality of singulated devices, i.e. on diced chips involving a temporary auxiliary member not forming part of the bonding apparatus, e.g. removable or sacrificial coating, film or substrate
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/93Batch processes
    • H01L2224/95Batch processes at chip-level, i.e. with connecting carried out on a plurality of singulated devices, i.e. on diced chips
    • H01L2224/97Batch processes at chip-level, i.e. with connecting carried out on a plurality of singulated devices, i.e. on diced chips the devices being connected to a common substrate, e.g. interposer, said common substrate being separable into individual assemblies after connecting
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2225/00Details relating to assemblies covered by the group H01L25/00 but not provided for in its subgroups
    • H01L2225/03All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00
    • H01L2225/10All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00 the devices having separate containers
    • H01L2225/1005All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00 the devices having separate containers the devices being of a type provided for in group H01L27/00
    • H01L2225/1011All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00 the devices having separate containers the devices being of a type provided for in group H01L27/00 the containers being in a stacked arrangement
    • H01L2225/1017All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00 the devices having separate containers the devices being of a type provided for in group H01L27/00 the containers being in a stacked arrangement the lowermost container comprising a device support
    • H01L2225/1023All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00 the devices having separate containers the devices being of a type provided for in group H01L27/00 the containers being in a stacked arrangement the lowermost container comprising a device support the support being an insulating substrate
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2225/00Details relating to assemblies covered by the group H01L25/00 but not provided for in its subgroups
    • H01L2225/03All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00
    • H01L2225/10All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00 the devices having separate containers
    • H01L2225/1005All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00 the devices having separate containers the devices being of a type provided for in group H01L27/00
    • H01L2225/1011All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00 the devices having separate containers the devices being of a type provided for in group H01L27/00 the containers being in a stacked arrangement
    • H01L2225/1017All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00 the devices having separate containers the devices being of a type provided for in group H01L27/00 the containers being in a stacked arrangement the lowermost container comprising a device support
    • H01L2225/1035All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00 the devices having separate containers the devices being of a type provided for in group H01L27/00 the containers being in a stacked arrangement the lowermost container comprising a device support the device being entirely enclosed by the support, e.g. high-density interconnect [HDI]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2225/00Details relating to assemblies covered by the group H01L25/00 but not provided for in its subgroups
    • H01L2225/03All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00
    • H01L2225/10All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00 the devices having separate containers
    • H01L2225/1005All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00 the devices having separate containers the devices being of a type provided for in group H01L27/00
    • H01L2225/1011All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00 the devices having separate containers the devices being of a type provided for in group H01L27/00 the containers being in a stacked arrangement
    • H01L2225/1047Details of electrical connections between containers
    • H01L2225/1058Bump or bump-like electrical connections, e.g. balls, pillars, posts
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/10Details of semiconductor or other solid state devices to be connected
    • H01L2924/11Device type
    • H01L2924/12Passive devices, e.g. 2 terminal devices
    • H01L2924/1204Optical Diode
    • H01L2924/12042LASER
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/10Details of semiconductor or other solid state devices to be connected
    • H01L2924/11Device type
    • H01L2924/13Discrete devices, e.g. 3 terminal devices
    • H01L2924/1304Transistor
    • H01L2924/1305Bipolar Junction Transistor [BJT]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/10Details of semiconductor or other solid state devices to be connected
    • H01L2924/11Device type
    • H01L2924/13Discrete devices, e.g. 3 terminal devices
    • H01L2924/1304Transistor
    • H01L2924/1306Field-effect transistor [FET]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/10Details of semiconductor or other solid state devices to be connected
    • H01L2924/11Device type
    • H01L2924/13Discrete devices, e.g. 3 terminal devices
    • H01L2924/1304Transistor
    • H01L2924/1306Field-effect transistor [FET]
    • H01L2924/13091Metal-Oxide-Semiconductor Field-Effect Transistor [MOSFET]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/15Details of package parts other than the semiconductor or other solid state devices to be connected
    • H01L2924/151Die mounting substrate
    • H01L2924/153Connection portion
    • H01L2924/1531Connection portion the connection portion being formed only on the surface of the substrate opposite to the die mounting surface
    • H01L2924/15311Connection portion the connection portion being formed only on the surface of the substrate opposite to the die mounting surface being a ball array, e.g. BGA
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/15Details of package parts other than the semiconductor or other solid state devices to be connected
    • H01L2924/181Encapsulation

Definitions

  • Semiconductor devices are used in a variety of electronic applications, such as personal computers, cell phones, digital cameras, and other electronic equipment, as examples. Semiconductor devices are typically fabricated by sequentially depositing insulating or dielectric layers, conductive layers, and semiconductive layers of materials over a semiconductor substrate, and patterning the various material layers using lithography to form circuit components and elements thereon.
  • PoP package on package
  • FIG. 1A is a perspective view of a package structure, in accordance with some embodiments.
  • FIG. 1B show a cross-sectional view of a die package bonded to another die package, in accordance with some embodiments
  • FIGS. 2A-2O show cross-sectional views of a sequential process flow of preparing a package on package (PoP) device, in accordance with some embodiments;
  • FIGS. 3A-3H show cross-sectional views of various structures surrounding the exposed top portion of a through package via (TPV), in accordance with some embodiments.
  • FIGS. 4A-4C show cross-sectional views of various bonding structures, in accordance with some embodiments.
  • Three-dimensional integrated circuits have been therefore created to resolve the above-discussed limitations.
  • 3D ICs Three-dimensional integrated circuits
  • two or more wafers, each including an integrated circuit are formed.
  • the wafers are sawed to form dies. Dies with the same or different devices are packaged and are then bonded with the devices aligned.
  • Through-package-vias also referred to as through-molding-vias (TMVs)
  • TMVs through-molding-vias
  • TVs Through vias
  • TVs such as TPVs
  • TVs also include through silicon vias (TSVs) and other applicable structures.
  • FIG. 1A is a perspective view of a package structure 100 including a package 110 bonded to another package 120 , which is further bonded to another substrate 130 in accordance with some embodiments.
  • Each of die packages 110 and 120 includes at least a semiconductor die (not shown).
  • the semiconductor die includes a semiconductor substrate as employed in a semiconductor integrated circuit fabrication, and integrated circuits may be formed therein and/or thereupon.
  • the semiconductor substrate refers to any construction comprising semiconductor materials, including, but not limited to, bulk silicon, a semiconductor wafer, a silicon-on-insulator (SOI) substrate, or a silicon germanium substrate. Other semiconductor materials including group III, group IV, and group V elements may also be used.
  • the semiconductor substrate may further comprise a plurality of isolation features (not shown), such as shallow trench isolation (STI) features or local oxidation of silicon (LOCOS) features.
  • the isolation features may define and isolate the various microelectronic elements.
  • the various microelectronic elements that may be formed in the semiconductor substrate include transistors (e.g., metal oxide semiconductor field effect transistors (MOSFET), complementary metal oxide semiconductor (CMOS) transistors, bipolar junction transistors (BJT), high voltage transistors, high frequency transistors, p-channel and/or n-channel field effect transistors (PFETs/NFETs), etc.); resistors; diodes; capacitors; inductors; fuses; and other suitable elements.
  • MOSFET metal oxide semiconductor field effect transistors
  • CMOS complementary metal oxide semiconductor
  • BJT bipolar junction transistors
  • resistors diodes
  • capacitors inductors
  • fuses and other suitable elements.
  • microelectronic elements including deposition, etching, implantation, photolithography, annealing, and/or other suitable processes.
  • the microelectronic elements are interconnected to form the integrated circuit device, such as a logic device, memory device (e.g., SRAM), RF device, input/output (I/O) device, system-on-chip (SoC) device, combinations thereof, and other suitable types of devices.
  • Package 120 includes through-package-vias (TPVs) and function as an interposer, in accordance with some embodiments.
  • Substrate 130 may be made of bismaleimide triazine (BT) resin, FR-4 (a composite material composed of woven fiberglass cloth with an epoxy resin binder that is flame resistant), ceramic, glass, plastic, tape, film, or other supporting materials that may carry the conductive pads or lands needed to receive conductive terminals.
  • substrate 130 is a multiple-layer circuit board.
  • Package 110 is bonded to package 120 via connectors 115
  • package 120 is bonded to substrate 130 via external connectors 145 .
  • the external connectors 145 are bonded bump structures, such as bonded solder bumps, or bonded copper posts with a joining solder layer. Solder described here may include lead or may be lead-free.
  • FIG. 1B show a cross-sectional view of a die package 110 over a die package 120 , in accordance with some embodiments.
  • package 110 includes a two semiconductor dies 112 and 113 , with die 113 disposed over die 112 .
  • package 110 could include one semiconductor die or more than two semiconductor dies.
  • Semiconductor dies 112 and 113 may include various microelectronic elements, as described above for semiconductor dies.
  • Semiconductor die 112 is bonded to a substrate 115 .
  • Substrate 115 may include various materials and/or components described above for substrate 100 .
  • Semiconductor die 112 is electrically connected to conductive elements (not shown) in substrate 115 via bonding wires 114 , in accordance with some embodiments.
  • semiconductor die 113 is electrically connected to the conductive elements in substrate 115 via bonding wires 116 .
  • Package 110 also includes a molding compound 111 , which covers semiconductor dies 112 and 113 , and also bonding wires 114 and 116 .
  • Package 110 also includes a number of connectors 117 for external connections. Connectors 117 are formed on metal pads 118 , which are electrically connected to bonding wires 114 and 116 by interconnect structures 119 , which may include vias and metal lines.
  • Die package 120 includes a semiconductor die 121 and TPVs 122 , which surround die 121 , as shown in FIG. 1B in accordance with some embodiments.
  • Package 120 also includes a redistribution structure 125 , which includes one or more redistribution layers (RDLs) 123 .
  • Redistribution layers (RDLs) 123 are metal interconnect layers, which may include metal lines and vias, and are surrounded by dielectric material(s). RDL(s) 123 enables fan-out of die 121 .
  • External connectors 126 such as ball grid array (BGA), are attached to metal pads (not shown) on redistribution structure 125 , as shown in FIG. 1B . As shown in FIG.
  • TPVs 122 are connected to connectors 117 of package 110 .
  • Die 121 and external connectors 126 are on opposite sides of redistribution structure 125 .
  • Die 121 is connected to redistribution structure 125 via connectors 127 .
  • Connectors 117 of die package 110 are made of solders, in some embodiments.
  • connectors 117 include copper posts with solder at the ends of solder posts. The solder of connectors 117 are bonded to exposed copper surface of TPVs 122 , which are filled with copper. However, the exposed copper surface could form copper oxide when exposed to atmosphere. As a result, a copper oxide layer 141 , as shown in TPV 122 D of FIG. 1B , could form on the surface of TPVs 122 . Although a flux could be applied on the surface of TPVs 122 to remove the copper oxide layer formed on the surface of TPVs 122 , the removal process is inconsistent in some embodiments.
  • copper oxide layer 141 or at least a portion of copper oxide layer 141 , remains on some TPVs 122 , such as TPV 122 . Solder of connectors 126 does not bond well to copper oxide layer 141 ; therefore, the joint would be weak, which would affect yield and reliability.
  • FIG. 1B shows IMC layer 142 formed between solder of connectors 126 and copper of TPVs 122 A , 122 B , and 122 C , in accordance with some embodiments. Due to varying coefficients of thermal expansion (CTEs) of different elements on package 120 , package 120 could bow during and/or after packaging process.
  • CTEs coefficients of thermal expansion
  • Such bowing creates stress for the bonding structures, formed by bonded connectors 126 and TPVs 122 , between package 120 and package 110 .
  • the stress could cause cracking near IMC layer 142 , formed at the interface between TPVs 122 and connectors 117 , of the bonding structures 260 (formed by connectors 117 and TPVs 122 ) to affect yield and reliability of the package-on-package (PoP) structure. Consequently, there is a need of mechanisms for forming bonding structures between die packages without the issues described above.
  • FIGS. 2A-2O show cross-sectional views of a sequential process flow of preparing a package on package (PoP) device, in accordance with some embodiments.
  • FIG. 2A shows an adhesive layer (or glue layer) 202 , which is over carrier 201 .
  • Carrier 201 is made of glass, in accordance with some embodiments. However, other materials may also be used for carrier 201 .
  • Adhesive layer 202 is deposited or laminated over carrier 201 , in some embodiments.
  • Adhesive layer 202 may be formed of a glue, or may be a lamination material, such as a foil.
  • adhesive layer 202 is photosensitive and is easily detached from carrier 201 by shining ultra-violet (UV) light or laser on carrier 201 after the involved packaging process is completed 120 .
  • adhesive layer 202 may be a light-to-heat-conversion (LTHC) coating made by 3M Company of St. Paul, Minn.
  • LTHC light-to-heat-conversion
  • the adhesive layer 202 is heat-sensitive.
  • a passivation layer 208 is formed over adhesive layer 202 , in some embodiments.
  • the passivation layer 208 is dielectric and functions as a passivation layer over die package.
  • passivation layer 208 is made of polymers, such as polyimide, polybenzoxazole (PBO)), or a solder resist.
  • Passivation layer 208 improves the adhesion of a plating seed layer (described below) formed over carrier 201 . If the plating seed layer can adhere well to the adhesive layer 202 , the formation of passivation layer 208 can be skipped.
  • a plating seed layer 204 is then formed on the passivation layer 208 , as shown in FIG. 2B in accordance with some embodiments.
  • the plating seed layer 204 is made of copper and is formed by physical vapor deposition (PVD).
  • PVD physical vapor deposition
  • other conductive film may also be used.
  • the plating seed layer 204 may be made of Ti, Ti alloy, Cu, and/or Cu alloy.
  • the Ti alloy and Cu alloy may include silver, chromium, nickel, tin, gold, tungsten, and combinations thereof.
  • the thickness of the plating seed layer 204 is in a range from about 0.05 ⁇ m to about 1.0 ⁇ m.
  • the plating seed layer 204 includes a diffusion barrier layer, which is formed prior to the deposition of the plating seed layer.
  • the plating seed layer 204 may also act as an adhesion layer to under layer.
  • the diffusion barrier layer is made of Ti with a thickness in a range from about 0.01 ⁇ m to about 0.1 ⁇ m.
  • the diffusion barrier layer may be made of other materials, such as TaN, or other applicable materials and the thickness range is not limited to the range described above.
  • the diffusion barrier layer is formed by PVD in some embodiments.
  • a photoresist layer 205 is formed over plating seed layer 204 , as shown in FIG. 2C in accordance with some embodiments.
  • the photoresist layer 205 may be formed by a wet process, such as a spin-on process, or by a dry process, such as by a dry film.
  • the photoresist layer 205 is patterned to formed openings 206 , which are filled to form TPVs described above in FIG. 1B .
  • the processes involved include photolithography and resist development.
  • the width W of openings 206 is in a range from about 40 ⁇ m to about 260 ⁇ m.
  • the depth D of openings 206 is in a range from about 5 ⁇ m to about 300 ⁇ m.
  • a conductive layer 207 is plated over the plating seed layer 204 to fill openings 206 , as shown in FIG. 2D in accordance with some embodiments.
  • the conductive layer 207 is made of copper, or a copper alloy.
  • the thickness of layer 207 , D is in a range from about 5 ⁇ m to about 300 ⁇ m.
  • the photoresist layer 205 is removed by an etching process, which may be a dry or a wet process.
  • a planarization process is used to remove excess conductive layer 207 formed above surface 203 of photoresist layer 205 prior to the removal of the photoresist layer 205 .
  • FIG. 2E shows a cross-sectional view of the structure on carrier 201 after the photoresist layer 205 is removed and conductive layer 207 in the openings 206 are exposed as (conductive) columns 122 ′, in accordance with some embodiments.
  • the exposed plating seed layer 204 is removed.
  • the plating seed layer 204 is removed by etching, such as by a wet etch.
  • an aqueous solution with phosphoric acid (H 3 PO 4 ) and hydrogen peroxide (H 2 O 2 ) may be used.
  • an aqueous solution of HF can be used.
  • FIG. 2E shows that the plating seed layer 204 under conductive layer 207 is kept and the remaining portions (or exposed portions) are removed.
  • semiconductor die 121 is attached to a surface 209 over carrier 201 by a glue layer 210 , as shown in FIG. 2F in accordance with some embodiments.
  • Glue layer 210 is made of a die attach film (DAF), in accordance with some embodiments. DAF may be made of epoxy resin, phenol resin, acrylic rubber, silica filler, or a combination thereof.
  • FIG. 2F shows that connectors 127 of die 121 are facing away from the surface 209 , which is over passivation layer 208 .
  • a liquid molding compound material is then applied on the surface of plating seed layer 204 over carrier 201 to fill the space between conductive columns 122 ′ and die 121 and to cover die 121 and conductive columns 122 ′.
  • a thermal process is then applied to harden the molding compound material and to transform it into molding compound 123 .
  • Conductive columns 122 ′ become TPVs 122 ′′ after the molding compound 123 is formed to surround them, as shown in FIG. 2G in accordance with some embodiments.
  • a planarization process is applied to remove excess molding compound 123 to expose TPVs 122 ′′ and connectors 127 of die 121 .
  • the planarization process is a grinding process.
  • the planarization process is a chemical-mechanical polishing (CMP) process.
  • the post planarization structure is shown in FIG. 2H in accordance with some embodiments.
  • redistribution structure 125 is formed over surface 211 over structure of FIG. 2H , as shown in FIG. 2I in accordance with some embodiments.
  • FIG. 2I shows that the second redistribution structure 125 include RDLs 213 , which are insulated by one or more passivation layers, such as layer 212 and 214 .
  • RDLs 213 may include metal lines and conductive vias.
  • the RDLs 213 are made of a conductive material and directly contacts TPVs 122 ′′ and connectors 127 of die 121 .
  • the RDLs 213 are made of aluminum, aluminum alloy, copper, or copper-alloy. However, RDLs 213 may be made of other types of conductive materials.
  • the passivation layers 212 and 214 are made of dielectric material(s) and provide stress relief for bonding stress incurred during bonding external connectors 126 with substrate 130 .
  • the passivation layers 212 and 214 are made of polymers, such as polyimide, polybenzoxazole (PBO), or benzocyclobutene (BCB).
  • Passivation 214 is patterned to form openings (not shown) to expose portions of RDLs 123 to form bond pads (not shown).
  • an under bump metallurgy (UBM) layer (not shown) is formed over bond pads.
  • the UBM layer may also line the sidewalls of openings of passivation layer 214 .
  • the RDLs 213 may be a single layer, in some embodiments.
  • redistribution structure 125 After the redistribution structure 125 is formed, external connectors 126 are mounted on (or bonded to) bond pads (not shown) of redistribution structure 125 , as shown in FIG. 2J in accordance with some embodiments.
  • the dies on carrier 201 are electrically tested to check for the functionality of dies and also for the quality of the formation of the TPVs 122 ′′, the redistribution structure 125 and bonded external connectors 126 , in accordance with some embodiments. In some embodiments, reliability test is also performed.
  • FIG. 2J After external connectors 126 are mounted on bond pads, the structure in FIG. 2J is flipped and is attached to a tape 219 , as shown in FIG. 2K in accordance with some embodiments.
  • Tape 219 is photosensitive and can be easily detached from a die package of die 121 by shining ultra-violet (UV) light on tape 219 , in accordance with some embodiments.
  • adhesive layer 202 is removed. Laser is used to provide heat to remove the adhesive layer 202 , in accordance with some embodiments.
  • FIG. 2L shows the structure of FIG. 2K after adhesive layer 202 is removed.
  • portions of molding compound 123 and passivation layer 208 surrounding top portions (portions away from connectors 126 , or end-portions) of TPVs 122 ′′ are removed, as shown in FIG. 2M in accordance with some embodiments.
  • a laser tool is used to remove (by drilling) materials, such as molding compound 123 and passivation layer 208 , surrounding the top portions of TPVs 122 ′′ to expose the top portions.
  • FIGS. 3A-3H show various embodiments for structures surrounding the exposed top portion of a TPV 122 , which will be described in more details below.
  • FIG. 2N shows a packaged die 120 ′ following the removal of tape 219 , in accordance with some embodiments.
  • Region X in FIG. 2N includes a TPV 122 ′′.
  • FIGS. 3A-3H Various embodiments of structures in region X are shown in FIGS. 3A-3H and are described below.
  • the individual packaged dies 120 ′ are then bonded to other die packages to form package on package (PoP) structures.
  • a die package 110 is placed over and bonded to die package 120 ′, as shown in FIG. 2O in accordance with some embodiments.
  • External connectors 117 of die package 110 are bonded to TPVs 122 ′′ of die package 120 ′ to form bonding structures 260 ′.
  • Each TPV 122 ′′ include a main body, which is made of copper, and a plating seed layer 204 , which may be made of copper, Ti, or a combination thereof.
  • the bonding of connectors 117 to PTVs 122 ′′ involves a reflow process, which could cause formation of an IMC layer 142 ′ next to the outer (and previously exposed) profile of TPVs 122 ′′.
  • the IMC layer 142 ′′ contains copper, solder, and Ti, if it is included in the plating seed layer 204 .
  • the thickness of IMC layer 142 ′ is in a range from about 0.5 ⁇ m to about 10 ⁇ m, in some embodiments.
  • the IMC layer 142 ′′ formed on each TPV 122 ′′ is not a two-dimensional (2D) surface layer, such as IMC layer 142 of FIG. 1B , which cracks easily at corners under stress.
  • IMC layer 142 ′′ is a three-dimensional (3D) layer covering the surface of portion of a TPV 122 ′′ protruding above molding compound 123 , as shown in FIG. 2O .
  • Such 3D layer is stronger and is less likely to crack under stress.
  • Region Y in FIG. 2O includes a bonding structure 260 ′ with a connector 117 and a TPV 122 ′′.
  • FIGS. 4A-4C Various embodiments of structures in region Y are shown in FIGS. 4A-4C and are described below.
  • FIG. 3A shows an enlarged view of region X of FIG. 2N , in accordance with some embodiments.
  • Region X includes TPVs 122 ′′, which are surrounded by molding compound 123 .
  • TPVs 122 ′′ are connected to RDLs 213 , which are insulated by passivation layers 212 and 214 , as described above.
  • FIG. 3A shows that TPVs 122 ′′ includes a plating seed layer 204 over conductive layer 207 .
  • the passivation layer 208 and molding compound 123 covering the plating seed layer 204 and top portion of conductive layer 207 are removed, such as by laser drill, to form opening 300 . If the plating seed layer 204 and the conductive layer 207 are both made of the same conductive material, such as copper or copper alloy, the TPV 122 ′′ would appear to be made of a single material without an obvious interface.
  • Opening 300 has a depth D 1 below the surface 301 of 208 . In some embodiments, D 1 is in a range from about 2 ⁇ m to about 100 ⁇ m. Opening 300 has a depth D 2 below the surface 302 of plating seed layer 204 . In some embodiments, D 2 is in a range from about 1 ⁇ m to about 70 ⁇ m.
  • the lower portion of opening 300 has a width W 1 from a surface 304 of sidewall of TPV 122 ′′ to a surface 303 of sidewall of molding compound 123 . In some embodiments, W 1 is in a range from about 2 ⁇ m to about 50 ⁇ m.
  • the top width W 2 of opening 300 is wider than the width W of TPV 122 ′′. In some embodiments, W 2 is in a range from about 30 ⁇ m to about 300 ⁇ m.
  • FIG. 3A shows that the sidewalls of opening 303 are substantially vertical and are substantially perpendicular to the bottom surfaces of opening 300 .
  • the surfaces of sidewalls are continuous and smooth.
  • the corners at the molding compound 123 of opening 300 ′ could be rounded, as shown in FIG. 3B in accordance with some embodiments.
  • the remaining portions, such as the ranges of D 1 , D 2 , W 1 , and W 2 , of opening 300 ′ are similar to opening 300 .
  • FIGS. 3A and 3B show that the connections, 302 A and 302 B , of the sidewalls of passivation layer 208 and the sidewalls of molding compound 123 is smooth.
  • the smooth connection, 302 A and 302 B , between the sidewalls is achieved by controlling the laser drill process, whose process parameters include drill energy, drill angle, and drill time.
  • the drill process is tuned to remove passivation layer 208 and molding compound 123 , not plating layer 204 or conductive layer 207 .
  • the drill energy is in a range from 0.1 mJ to about 30 mJ.
  • the drill angle is in a range from about 0 degree (perpendicular to surface 301 ) to about 85 degrees to normal of surface 301 of passivation layer 208 .
  • the drill time is in a range from about 1 ⁇ s to about 150 ⁇ s for each opening 300 A or 300 B .
  • FIGS. 3A and 3B show that the connection, 302 A and 302 B , of the sidewalls of passivation layer 208 and the sidewalls of molding compound 123 is smooth. Alternatively, the connection of the between the sidewalls of these two layer may not be smooth.
  • FIG. 3C shows an opening 300 C with the sidewalls 303 of molding compound 123 being substantially vertical, in accordance with some embodiments.
  • the sidewalls of passivation layer 208 are slanted with an angle ⁇ from a surface parallel to surface 302 of passivation layer 208 . In some embodiment, the angle ⁇ is in a range from about 10 degrees to about 85 degrees.
  • connection 302 C between sidewalls of opening 300 C of passivation layer 208 and molding compound 123 is not smooth and has a sharp corner.
  • the widest portion of opening 300 C has a width W 3 .
  • W 3 is in a range from about 30 ⁇ m to about 300 ⁇ m.
  • the remaining portions, such as the ranges of D 1 , D 2 , W 1 and W 3 , of openings 300 C are similar to those in FIG. 3A .
  • the laser drill process can be tuned to create the profile shown in FIG. 3C .
  • Other sidewall profiles of passivation layer 208 and molding compound 123 are also possible.
  • FIG. 3D shows an opening 300 D with the sidewalls of passivation layer 208 and molding compound 123 being slanted at an angle ⁇ from a surface parallel to surface 301 of passivation layer 208 , in accordance with some embodiments.
  • the angle ⁇ is in a range from about 10 degrees to about 85 degrees.
  • the remaining portions, such as the ranges of D 1 , D 2 and W 3 , of FIG. 3D are similar to FIG. 3C .
  • FIG. 3E shows an opening 300 E with slanted sidewalls on molding compound 123 and substantially vertical sidewalls on passivation layer 208 , in accordance with some embodiments.
  • the distance of the ledge W 4 is in a range from about 2 ⁇ m to about 40 ⁇ m.
  • the remaining portions, such as the ranges of D 1 , D 2 , W 2 , W 3 and angle ⁇ , of FIG. 3E are similar to those described in FIGS. 3C and 3D .
  • FIG. 3F shows an opening 300 F wherein the plating seed layer 04 F is larger than the conductive layer 207 , in accordance with some embodiments.
  • the structure in FIG. 3F is similar to the structure in FIG. 3A , expect the plating seed layer 204 F is wider than the conductive layer 207 .
  • the different in widths (or the protruding width) W 5 is in a range from about 0.001 ⁇ m to about 1 ⁇ m.
  • the protruding portions of plating seed layer 204 F are formed during the removing the plating seed layer 204 not covered by conductive layer 207 , as described in FIG. 2E .
  • the etch time of the removing process can be controlled to leave small portions of plating seed layer 204 not covered by conductive layer 207 .
  • FIG. 3F The remaining portions, such as the ranges of D 1 , D 2 , W 1 , and W 2 , of FIG. 3F are similar to those described in FIG. 3A . However, other profiles described in FIGS. 3B-3E may also be applied in the embodiment of FIG. 3F .
  • FIG. 3G shows an opening 300 G wherein the plating seed layer 204 G is indented from the conductive layer 207 , in accordance with some embodiments.
  • FIG. 3G is similar to FIG. 3F , except the plating seed layer 204 G is narrower than the conductive layer 207 .
  • the recess W 6 is in a range from about 0.001 ⁇ m to about 1 ⁇ m.
  • the recess may be formed by over-etching (or with longer etching time) during the removal of plating seed layer 204 not covered by conductive layer 207 , as described in FIG. 2E .
  • other profiles described in FIGS. 3B-3E may also be applied in the embodiment of FIG. 3G .
  • FIG. 3H shows an opening 300 H with substantially sidewalls on molding compound 123 and without the passivation layer 208 , in accordance with some embodiments.
  • the passivation layer 208 is removed in this instance.
  • the passivation layer 208 is removed prior to the formation of opening 300 H , in accordance with some embodiments.
  • the remaining portions, such as the ranges of D 2 , W 1 , and W 2 , of FIG. 3H are similar to those described in FIG. 3A .
  • Other profiles described in FIGS. 3B rounded lower corners of opening), 3 D (slanted sidewalls), 3 F (protruding plating seed layer) and 3 G (recessed plating seed layer) may also be applied in the embodiment of FIG. 3H .
  • region Y in FIG. 2O includes a bonding structure 260 ′ with a connector 117 from an upper die package 110 and a TPV 122 ′′ of a lower die package 120 ′.
  • FIG. 4A shows a bonding structure 260 ′ with connector 117 bonded to the top portion of TPV 122 ′′ not embedded in molding compound 123 and passivation layer 208 , in accordance with some embodiments.
  • the structure near TPV 122 ′′ prior to bonding is a hybrid between structures of FIG. 3D and FIG. 3E described above.
  • the opening 300 ′ has slanted sidewalls on both passivation layer 208 and molding compound 123 .
  • the passivation layer 208 is recessed back from an edge of the molding compound 123 , as shown in FIG. 4A .
  • an IMC layer 142 ′ is formed by the material(s), such as Cu, Ti, or both, in the plating seed layer 204 and solder material of connector 117 .
  • a portion of conductive layer 207 (copper) could be in the IMC layer 142 ′.
  • the IMC layer 142 ′ caps around the protruding portion of TPV 122 ′′.
  • the IMC layer 142 has a top portion, which is substantially flat, and a side portion, which forms a ring that surrounds the protruding TPV 122 ′′.
  • the IMC layer 142 ′ has a thickness in a range from about 0.2 ⁇ m to about 8 ⁇ m.
  • the upper portion of connector 117 may form another IMC layer 143 with the bonding pad 118 .
  • the thickness of IMC layer 143 depends on the material of bonding pad 118 .
  • Some conductive materials, such as Ni, Au, Ag, do not form or formed a very thin IMC layer 143 with solder in connector 117 . Therefore, IMC layer 143 could be non-existent in some embodiments.
  • the placement of the connector 117 would be more accurate and the connector 117 would not slide horizontally to miss part of the TPV 122 ′′.
  • Horizontal sliding of connectors 117 could occur when the connectors 117 are placed and bonded to TPVs 122 that are flush with molding compound 123 , such as those in FIG. 1B . Such sliding could cause connectors 117 shorting to neighboring TPVs 122 .
  • the IMC layer 142 ′ formed is shaped as a cap (a 3D structure), not a surface (a 2D structure).
  • the IMC 142 ′ does not easily become a weakest point of the bonding structure and does not crack as easily as the boding structure 260 of FIG. 1B .
  • This observation is supported by studies.
  • the yield and reliability of bonding structure 260 ′ are better than bonding structure 260 .
  • FIG. 4B shows a portion of bonding structure 260 ′ embedded in a polymer layer 270 , in accordance with some embodiments.
  • the molding compound 123 surrounding the top portion of TPV 122 ′′ has been removed, such as by laser drill.
  • a passivation layer 208 may or may not present above molding compound 123 .
  • the presence of the passivation layer 208 is optional.
  • Polymer layer 270 is formed around the lower portion of bonding structure 260 ′′. Prior to bonding die package 110 to die package 120 ′, flux could be applied on the surface of die package 120 ′ and covers the exposed surfaces of TPV 122 ′′ and molding compound 123 .
  • the applied flux presents oxidation of exposed plating seed layer 204 and conductive layer 207 from the environment and during bonding process.
  • Flux is polymer-containing liquid when it is applied on the surface of package 120 ′ and is often removed, such as by a cleaning solution, after the bonding process is completed. However, flux can be left on the surface of package 120 ′ and becomes polymer layer 270 , which yields under stress and can protect the bonding structure 260 ′ from cracking.
  • the polymers contained in flux could be epoxy or other types of polymers.
  • the thickness D F of polymer layer 270 is in a range from about 0.5 ⁇ m to about 30 ⁇ m.
  • Thickness DF can be measured from the surface molding compound 123 , if passivation layer 208 does not exist, or from the surface of passivation layer 208 , if passivation layer 208 exists.
  • D F is smaller than D S , in accordance with some embodiments.
  • FIG. 4C shows bonding structure 260 ′ embedded in an underfill 275 , in accordance with some embodiments.
  • the molding compound 123 surrounding the top portion of TPV 122 ′′ has been removed, such as by laser drill.
  • a passivation layer 208 may or may not present above molding compound 123 .
  • the presence of the passivation layer 208 is optional.
  • An underfill 275 is formed to surround bonding structure 260 ′ after connector 117 is bonded to TPV 122 ′′.
  • the underfill 275 contains polymers, such as UF3808 and UF3810 (both are epoxy-based underfill materials) As shown in FIG. 4C , underfill 275 fills the space between die packages 110 and 120 ′. Underfill 275 , which is made of polymers, yields under stress and protects the bonding structure 260 ′ from cracking.
  • TPVs through package vias
  • PoP package on package
  • the openings are formed by removing materials, such as by laser drill, surrounding the end-portions of the TPVs.
  • the openings surrounding the end-portions of the TPVs of the die package enable solders of the bonding structures formed between another die package to remain in the openings without sliding and consequently increases yield and reliability of the bonding structures.
  • Polymers may also be added to fill the openings surrounding the TPVs or even the space between the die packages to reduce cracking of the bonding structures under stress.
  • a semiconductor device in some embodiments, includes a semiconductor die, and a dielectric material adjacent the semiconductor die.
  • the semiconductor device also includes a through package via (TPV) disposed in the dielectric material.
  • TPV through package via
  • An opening in the dielectric material surrounds an end portion of the TPV to expose the end portion, and wherein at least a portion of the opening is between the end portion of the TPV and molding compound.
  • a semiconductor device in some embodiments, includes a semiconductor die, and one or more dielectric layers adjacent the semiconductor die.
  • the semiconductor die also includes one or more through package vias (TPVs) disposed in the one or more dielectric layers.
  • the one or more TPVs extends from first side of the one or more dielectric layers to a second side of the one or more dielectric layers.
  • the semiconductor device further includes recesses in the one or more dielectric layers surrounding corresponding ends of the one or more TPVs. The recesses expose at least a portion of sidewalls of corresponding ends of the one or more TPVs.
  • a semiconductor device in yet some embodiments, includes a first die package.
  • the first die package includes a first semiconductor die, and dielectric material on opposing sides of the first semiconductor die.
  • the first die package also includes a through via (TV) in the dielectric material, and an opening in the dielectric material surrounds an end portion of the TV to expose the end portion.
  • the semiconductor device also includes a second die package.
  • the second die package includes a second semiconductor die, and an external connector.
  • the external connector of the second die package is bonded to the end portion of the TV of the first die package using solder to form a bonding structure. The solder is at least partially within the opening

Landscapes

  • Engineering & Computer Science (AREA)
  • Microelectronics & Electronic Packaging (AREA)
  • Power Engineering (AREA)
  • Computer Hardware Design (AREA)
  • Physics & Mathematics (AREA)
  • Condensed Matter Physics & Semiconductors (AREA)
  • General Physics & Mathematics (AREA)
  • Manufacturing & Machinery (AREA)
  • Ceramic Engineering (AREA)
  • Geometry (AREA)
  • Structures Or Materials For Encapsulating Or Coating Semiconductor Devices Or Solid State Devices (AREA)
  • Internal Circuitry In Semiconductor Integrated Circuit Devices (AREA)

Abstract

Various embodiments of mechanisms for forming through package vias (TPVs) with openings surrounding end-portions of the TPVs and a package on package (PoP) device with bonding structures utilizing the TPVs are provided. The openings are formed by removing materials, such as by laser drill, surrounding the end-portions of the TPVs. The openings surrounding the end-portions of the TPVs of the die package enable solders of the bonding structures formed between another die package to remain in the openings without sliding and consequently increases yield and reliability of the bonding structures. Polymers may also be added to fill the openings surrounding the TPVs or even the space between the die packages to reduce cracking of the bonding structures under stress.

Description

    BACKGROUND
  • Semiconductor devices are used in a variety of electronic applications, such as personal computers, cell phones, digital cameras, and other electronic equipment, as examples. Semiconductor devices are typically fabricated by sequentially depositing insulating or dielectric layers, conductive layers, and semiconductive layers of materials over a semiconductor substrate, and patterning the various material layers using lithography to form circuit components and elements thereon.
  • The semiconductor industry continues to improve the integration density of various electronic components (e.g., transistors, diodes, resistors, capacitors, etc.) by continual reductions in minimum feature size, which allow more components to be integrated into a given area. These smaller electronic components also require smaller packages that utilize less area and/or lower height than packages of the past, in some applications.
  • Thus, new packaging technologies, such as package on package (PoP), have begun to be developed, in which a top package with a device die is bonded to a bottom package with another device die. By adopting the new packaging technologies, the integration levels of the packages may be increased. These relatively new types of packaging technologies for semiconductors face manufacturing challenges.
  • BRIEF DESCRIPTION OF THE DRAWINGS
  • For a more complete understanding of the embodiments, and the advantages thereof, reference is now made to the following descriptions taken in conjunction with the accompanying drawings, in which:
  • FIG. 1A is a perspective view of a package structure, in accordance with some embodiments;
  • FIG. 1B show a cross-sectional view of a die package bonded to another die package, in accordance with some embodiments;
  • FIGS. 2A-2O show cross-sectional views of a sequential process flow of preparing a package on package (PoP) device, in accordance with some embodiments;
  • FIGS. 3A-3H show cross-sectional views of various structures surrounding the exposed top portion of a through package via (TPV), in accordance with some embodiments; and
  • FIGS. 4A-4C show cross-sectional views of various bonding structures, in accordance with some embodiments.
  • DETAILED DESCRIPTION OF ILLUSTRATIVE EMBODIMENTS
  • The making and using of the embodiments of the disclosure are discussed in detail below. It should be appreciated, however, that the embodiments provide many applicable inventive concepts that can be embodied in a wide variety of specific contexts. The specific embodiments discussed are illustrative, and do not limit the scope of the disclosure.
  • Since the invention of the integrated circuit, the semiconductor industry has experienced continual rapid growth due to continuous improvements in the integration density of various electronic components (i.e., transistors, diodes, resistors, capacitors, etc.). For the most part, this improvement in integration density has come from repeated reductions in minimum feature size, allowing for the integration of more components into a given area.
  • These integration improvements are essentially two-dimensional (2D) in nature, in that the volume occupied by the integrated components is essentially on the surface of the semiconductor wafer. Although dramatic improvements in lithography have resulted in considerable improvements in 2D integrated circuit formation, there are physical limits to the density that can be achieved in two dimensions. One of these limits is the minimum size needed to make these components. Also, when more devices are put into one chip, more complex designs are required.
  • Three-dimensional integrated circuits (3D ICs) have been therefore created to resolve the above-discussed limitations. In some formation processes of 3D ICs, two or more wafers, each including an integrated circuit, are formed. The wafers are sawed to form dies. Dies with the same or different devices are packaged and are then bonded with the devices aligned. Through-package-vias (TPVs), also referred to as through-molding-vias (TMVs), are increasingly used as a way of implementing 3D ICs. Through vias (TVs), such as TPVs, are often used in 3D ICs and stacked dies to provide electrical connections and/or to assist in heat dissipation. In addition to TPVs and TMVs, TVs also include through silicon vias (TSVs) and other applicable structures.
  • FIG. 1A is a perspective view of a package structure 100 including a package 110 bonded to another package 120, which is further bonded to another substrate 130 in accordance with some embodiments. Each of die packages 110 and 120 includes at least a semiconductor die (not shown). The semiconductor die includes a semiconductor substrate as employed in a semiconductor integrated circuit fabrication, and integrated circuits may be formed therein and/or thereupon. The semiconductor substrate refers to any construction comprising semiconductor materials, including, but not limited to, bulk silicon, a semiconductor wafer, a silicon-on-insulator (SOI) substrate, or a silicon germanium substrate. Other semiconductor materials including group III, group IV, and group V elements may also be used. The semiconductor substrate may further comprise a plurality of isolation features (not shown), such as shallow trench isolation (STI) features or local oxidation of silicon (LOCOS) features. The isolation features may define and isolate the various microelectronic elements. Examples of the various microelectronic elements that may be formed in the semiconductor substrate include transistors (e.g., metal oxide semiconductor field effect transistors (MOSFET), complementary metal oxide semiconductor (CMOS) transistors, bipolar junction transistors (BJT), high voltage transistors, high frequency transistors, p-channel and/or n-channel field effect transistors (PFETs/NFETs), etc.); resistors; diodes; capacitors; inductors; fuses; and other suitable elements. Various processes are performed to form the various microelectronic elements including deposition, etching, implantation, photolithography, annealing, and/or other suitable processes. The microelectronic elements are interconnected to form the integrated circuit device, such as a logic device, memory device (e.g., SRAM), RF device, input/output (I/O) device, system-on-chip (SoC) device, combinations thereof, and other suitable types of devices. Package 120 includes through-package-vias (TPVs) and function as an interposer, in accordance with some embodiments.
  • Substrate 130 may be made of bismaleimide triazine (BT) resin, FR-4 (a composite material composed of woven fiberglass cloth with an epoxy resin binder that is flame resistant), ceramic, glass, plastic, tape, film, or other supporting materials that may carry the conductive pads or lands needed to receive conductive terminals. In some embodiments, substrate 130 is a multiple-layer circuit board. Package 110 is bonded to package 120 via connectors 115, and package 120 is bonded to substrate 130 via external connectors 145. In some embodiments, the external connectors 145 are bonded bump structures, such as bonded solder bumps, or bonded copper posts with a joining solder layer. Solder described here may include lead or may be lead-free.
  • FIG. 1B show a cross-sectional view of a die package 110 over a die package 120, in accordance with some embodiments. As shown in FIG. 1B, package 110 includes a two semiconductor dies 112 and 113, with die 113 disposed over die 112. However, package 110 could include one semiconductor die or more than two semiconductor dies. In some embodiments, there is a glue layer (not shown) between dies 112 and 113. Semiconductor dies 112 and 113 may include various microelectronic elements, as described above for semiconductor dies. Semiconductor die 112 is bonded to a substrate 115. Substrate 115 may include various materials and/or components described above for substrate 100. Semiconductor die 112 is electrically connected to conductive elements (not shown) in substrate 115 via bonding wires 114, in accordance with some embodiments. Similarly, semiconductor die 113 is electrically connected to the conductive elements in substrate 115 via bonding wires 116. Package 110 also includes a molding compound 111, which covers semiconductor dies 112 and 113, and also bonding wires 114 and 116. Package 110 also includes a number of connectors 117 for external connections. Connectors 117 are formed on metal pads 118, which are electrically connected to bonding wires 114 and 116 by interconnect structures 119, which may include vias and metal lines.
  • Die package 120 includes a semiconductor die 121 and TPVs 122, which surround die 121, as shown in FIG. 1B in accordance with some embodiments. Package 120 also includes a redistribution structure 125, which includes one or more redistribution layers (RDLs) 123. Redistribution layers (RDLs) 123 are metal interconnect layers, which may include metal lines and vias, and are surrounded by dielectric material(s). RDL(s) 123 enables fan-out of die 121. External connectors 126, such as ball grid array (BGA), are attached to metal pads (not shown) on redistribution structure 125, as shown in FIG. 1B. As shown in FIG. 1B, TPVs 122 are connected to connectors 117 of package 110. Die 121 and external connectors 126 are on opposite sides of redistribution structure 125. Die 121 is connected to redistribution structure 125 via connectors 127.
  • Connectors 117 of die package 110 are made of solders, in some embodiments. In some embodiments, connectors 117 include copper posts with solder at the ends of solder posts. The solder of connectors 117 are bonded to exposed copper surface of TPVs 122, which are filled with copper. However, the exposed copper surface could form copper oxide when exposed to atmosphere. As a result, a copper oxide layer 141, as shown in TPV 122 D of FIG. 1B, could form on the surface of TPVs 122. Although a flux could be applied on the surface of TPVs 122 to remove the copper oxide layer formed on the surface of TPVs 122, the removal process is inconsistent in some embodiments. As a result, copper oxide layer 141, or at least a portion of copper oxide layer 141, remains on some TPVs 122, such as TPV 122. Solder of connectors 126 does not bond well to copper oxide layer 141; therefore, the joint would be weak, which would affect yield and reliability.
  • Even if flux does remove the copper oxide layer from TPVs, such as TPVs 122 A, 122 B, and 122 C, the direct contact between solder of connectors 126 and copper of TPVs would result in the formation of intermetallic compound (IMC), such as Cu:Sn. FIG. 1B shows IMC layer 142 formed between solder of connectors 126 and copper of TPVs 122 A, 122 B, and 122 C, in accordance with some embodiments. Due to varying coefficients of thermal expansion (CTEs) of different elements on package 120, package 120 could bow during and/or after packaging process. Such bowing (or warpage) creates stress for the bonding structures, formed by bonded connectors 126 and TPVs 122, between package 120 and package 110. The stress could cause cracking near IMC layer 142, formed at the interface between TPVs 122 and connectors 117, of the bonding structures 260 (formed by connectors 117 and TPVs 122) to affect yield and reliability of the package-on-package (PoP) structure. Consequently, there is a need of mechanisms for forming bonding structures between die packages without the issues described above.
  • FIGS. 2A-2O show cross-sectional views of a sequential process flow of preparing a package on package (PoP) device, in accordance with some embodiments. FIG. 2A shows an adhesive layer (or glue layer) 202, which is over carrier 201. Carrier 201 is made of glass, in accordance with some embodiments. However, other materials may also be used for carrier 201. Adhesive layer 202 is deposited or laminated over carrier 201, in some embodiments. Adhesive layer 202 may be formed of a glue, or may be a lamination material, such as a foil. In some embodiments, adhesive layer 202 is photosensitive and is easily detached from carrier 201 by shining ultra-violet (UV) light or laser on carrier 201 after the involved packaging process is completed 120. For example, adhesive layer 202 may be a light-to-heat-conversion (LTHC) coating made by 3M Company of St. Paul, Minn. In some other embodiments, the adhesive layer 202 is heat-sensitive.
  • A passivation layer 208 is formed over adhesive layer 202, in some embodiments. The passivation layer 208 is dielectric and functions as a passivation layer over die package. In some embodiments, passivation layer 208 is made of polymers, such as polyimide, polybenzoxazole (PBO)), or a solder resist. Passivation layer 208 improves the adhesion of a plating seed layer (described below) formed over carrier 201. If the plating seed layer can adhere well to the adhesive layer 202, the formation of passivation layer 208 can be skipped.
  • A plating seed layer 204 is then formed on the passivation layer 208, as shown in FIG. 2B in accordance with some embodiments. In some embodiments, the plating seed layer 204 is made of copper and is formed by physical vapor deposition (PVD). However, other conductive film may also be used. For example, the plating seed layer 204 may be made of Ti, Ti alloy, Cu, and/or Cu alloy. The Ti alloy and Cu alloy may include silver, chromium, nickel, tin, gold, tungsten, and combinations thereof. In some embodiments, the thickness of the plating seed layer 204 is in a range from about 0.05 μm to about 1.0 μm. In some embodiments, the plating seed layer 204 includes a diffusion barrier layer, which is formed prior to the deposition of the plating seed layer. The plating seed layer 204 may also act as an adhesion layer to under layer. In some embodiments, the diffusion barrier layer is made of Ti with a thickness in a range from about 0.01 μm to about 0.1 μm. However, the diffusion barrier layer may be made of other materials, such as TaN, or other applicable materials and the thickness range is not limited to the range described above. The diffusion barrier layer is formed by PVD in some embodiments.
  • Following the deposition of the plating seed layer 204, a photoresist layer 205 is formed over plating seed layer 204, as shown in FIG. 2C in accordance with some embodiments. The photoresist layer 205 may be formed by a wet process, such as a spin-on process, or by a dry process, such as by a dry film. After the photoresist layer 205 is formed, the photoresist layer 205 is patterned to formed openings 206, which are filled to form TPVs described above in FIG. 1B. The processes involved include photolithography and resist development. In some embodiments, the width W of openings 206 is in a range from about 40 μm to about 260 μm. In some embodiments, the depth D of openings 206 is in a range from about 5 μm to about 300 μm.
  • Afterwards, a conductive layer 207 is plated over the plating seed layer 204 to fill openings 206, as shown in FIG. 2D in accordance with some embodiments. In some embodiments, the conductive layer 207 is made of copper, or a copper alloy. In some embodiments, the thickness of layer 207, D, is in a range from about 5 μm to about 300 μm.
  • Following the plating to gap-fill process, the photoresist layer 205 is removed by an etching process, which may be a dry or a wet process. In some embodiments, a planarization process is used to remove excess conductive layer 207 formed above surface 203 of photoresist layer 205 prior to the removal of the photoresist layer 205. FIG. 2E shows a cross-sectional view of the structure on carrier 201 after the photoresist layer 205 is removed and conductive layer 207 in the openings 206 are exposed as (conductive) columns 122′, in accordance with some embodiments.
  • After the photoresist layer 205 is removed and the conductive layer 207 is shown as columns 122′, the exposed plating seed layer 204, or the portions of plating seed layer 204 not under conductive layer 207, is removed. The plating seed layer 204 is removed by etching, such as by a wet etch. To remove copper, an aqueous solution with phosphoric acid (H3PO4) and hydrogen peroxide (H2O2) may be used. If the plating seed layer 204 includes a diffusion barrier layer, such as a Ti layer, an aqueous solution of HF can be used. FIG. 2E shows that the plating seed layer 204 under conductive layer 207 is kept and the remaining portions (or exposed portions) are removed.
  • Afterwards, semiconductor die 121 is attached to a surface 209 over carrier 201 by a glue layer 210, as shown in FIG. 2F in accordance with some embodiments. Glue layer 210 is made of a die attach film (DAF), in accordance with some embodiments. DAF may be made of epoxy resin, phenol resin, acrylic rubber, silica filler, or a combination thereof. FIG. 2F shows that connectors 127 of die 121 are facing away from the surface 209, which is over passivation layer 208. A liquid molding compound material is then applied on the surface of plating seed layer 204 over carrier 201 to fill the space between conductive columns 122′ and die 121 and to cover die 121 and conductive columns 122′. A thermal process is then applied to harden the molding compound material and to transform it into molding compound 123. Conductive columns 122′ become TPVs 122″ after the molding compound 123 is formed to surround them, as shown in FIG. 2G in accordance with some embodiments.
  • Afterwards, a planarization process is applied to remove excess molding compound 123 to expose TPVs 122″ and connectors 127 of die 121. In some embodiments, the planarization process is a grinding process. In some other embodiments, the planarization process is a chemical-mechanical polishing (CMP) process. The post planarization structure is shown in FIG. 2H in accordance with some embodiments.
  • Following the planarization process, redistribution structure 125 is formed over surface 211 over structure of FIG. 2H, as shown in FIG. 2I in accordance with some embodiments. FIG. 2I shows that the second redistribution structure 125 include RDLs 213, which are insulated by one or more passivation layers, such as layer 212 and 214. RDLs 213 may include metal lines and conductive vias. The RDLs 213 are made of a conductive material and directly contacts TPVs 122″ and connectors 127 of die 121. In some embodiments, the RDLs 213 are made of aluminum, aluminum alloy, copper, or copper-alloy. However, RDLs 213 may be made of other types of conductive materials. The passivation layers 212 and 214 are made of dielectric material(s) and provide stress relief for bonding stress incurred during bonding external connectors 126 with substrate 130. In some embodiments, the passivation layers 212 and 214 are made of polymers, such as polyimide, polybenzoxazole (PBO), or benzocyclobutene (BCB). Passivation 214 is patterned to form openings (not shown) to expose portions of RDLs 123 to form bond pads (not shown). In some embodiments, an under bump metallurgy (UBM) layer (not shown) is formed over bond pads. The UBM layer may also line the sidewalls of openings of passivation layer 214. The RDLs 213 may be a single layer, in some embodiments.
  • Examples of redistribution structures and bonding structures, and methods of forming them are described in U.S. application Ser. No. 13/427,753, entitled “Bump Structures for Multi-Chip Packaging,” filed on Mar. 22, 2012 (Attorney Docket No. TSMC2011-1339), and U.S. application Ser. No. 13/338,820, entitled “Packaged Semiconductor Device and Method of Packaging the Semiconductor Device,” filed on Dec. 28, 2011 (Attorney Docket No. TSMC2011-1368). Both above-mentioned applications are incorporated herein by reference in their entireties.
  • After the redistribution structure 125 is formed, external connectors 126 are mounted on (or bonded to) bond pads (not shown) of redistribution structure 125, as shown in FIG. 2J in accordance with some embodiments. The dies on carrier 201 are electrically tested to check for the functionality of dies and also for the quality of the formation of the TPVs 122″, the redistribution structure 125 and bonded external connectors 126, in accordance with some embodiments. In some embodiments, reliability test is also performed.
  • After external connectors 126 are mounted on bond pads, the structure in FIG. 2J is flipped and is attached to a tape 219, as shown in FIG. 2K in accordance with some embodiments. Tape 219 is photosensitive and can be easily detached from a die package of die 121 by shining ultra-violet (UV) light on tape 219, in accordance with some embodiments. After the structure of FIG. 2J is attached to tape 219, adhesive layer 202 is removed. Laser is used to provide heat to remove the adhesive layer 202, in accordance with some embodiments. FIG. 2L shows the structure of FIG. 2K after adhesive layer 202 is removed.
  • After removing adhesive layer 202, portions of molding compound 123 and passivation layer 208 surrounding top portions (portions away from connectors 126, or end-portions) of TPVs 122″ are removed, as shown in FIG. 2M in accordance with some embodiments. In some embodiments, a laser tool is used to remove (by drilling) materials, such as molding compound 123 and passivation layer 208, surrounding the top portions of TPVs 122″ to expose the top portions. FIGS. 3A-3H show various embodiments for structures surrounding the exposed top portion of a TPV 122, which will be described in more details below.
  • Following removing portions of molding compound 123 and passivation layer 208 surrounding top portions of TPVs 122″, the packaging process for semiconductor dies 121 is completed and semiconductor dies 121 are packaged as packaged dies 120′. The packaged dies 120′ on tape 219 are then singulated into individual packaged dies 120′, in accordance with some embodiments. The singulation is accomplished by die saw. After singulation is completed, tape 219 is removed from the packaged dies. FIG. 2N shows a packaged die 120′ following the removal of tape 219, in accordance with some embodiments. Region X in FIG. 2N includes a TPV 122″. Various embodiments of structures in region X are shown in FIGS. 3A-3H and are described below.
  • The individual packaged dies 120′ are then bonded to other die packages to form package on package (PoP) structures. A die package 110 is placed over and bonded to die package 120′, as shown in FIG. 2O in accordance with some embodiments. External connectors 117 of die package 110 are bonded to TPVs 122″ of die package 120′ to form bonding structures 260′. Each TPV 122″ include a main body, which is made of copper, and a plating seed layer 204, which may be made of copper, Ti, or a combination thereof. The bonding of connectors 117 to PTVs 122″ involves a reflow process, which could cause formation of an IMC layer 142′ next to the outer (and previously exposed) profile of TPVs 122″. The IMC layer 142″ contains copper, solder, and Ti, if it is included in the plating seed layer 204. In some embodiments, the thickness of IMC layer 142′ is in a range from about 0.5 μm to about 10 μm, in some embodiments.
  • By forming removing materials surrounding the top portions of TPVs 122″ to form openings 220 surrounding the top portions of TPVs 122″, the IMC layer 142″ formed on each TPV 122″ is not a two-dimensional (2D) surface layer, such as IMC layer 142 of FIG. 1B, which cracks easily at corners under stress. Instead, IMC layer 142″ is a three-dimensional (3D) layer covering the surface of portion of a TPV 122″ protruding above molding compound 123, as shown in FIG. 2O. Such 3D layer is stronger and is less likely to crack under stress. As a result, the bonding structures formed by connectors 117 and TPVs 122″ are stronger than those without openings 220, such as the ones described in FIG. 1B. Region Y in FIG. 2O includes a bonding structure 260′ with a connector 117 and a TPV 122″. Various embodiments of structures in region Y are shown in FIGS. 4A-4C and are described below.
  • FIG. 3A shows an enlarged view of region X of FIG. 2N, in accordance with some embodiments. Region X includes TPVs 122″, which are surrounded by molding compound 123. TPVs 122″ are connected to RDLs 213, which are insulated by passivation layers 212 and 214, as described above. FIG. 3A shows that TPVs 122″ includes a plating seed layer 204 over conductive layer 207. The passivation layer 208 and molding compound 123 covering the plating seed layer 204 and top portion of conductive layer 207 are removed, such as by laser drill, to form opening 300. If the plating seed layer 204 and the conductive layer 207 are both made of the same conductive material, such as copper or copper alloy, the TPV 122″ would appear to be made of a single material without an obvious interface.
  • Opening 300 has a depth D1 below the surface 301 of 208. In some embodiments, D1 is in a range from about 2 μm to about 100 μm. Opening 300 has a depth D2 below the surface 302 of plating seed layer 204. In some embodiments, D2 is in a range from about 1 μm to about 70 μm. The lower portion of opening 300 has a width W1 from a surface 304 of sidewall of TPV 122″ to a surface 303 of sidewall of molding compound 123. In some embodiments, W1 is in a range from about 2 μm to about 50 μm. The top width W2 of opening 300 is wider than the width W of TPV 122″. In some embodiments, W2 is in a range from about 30 μm to about 300 μm.
  • FIG. 3A shows that the sidewalls of opening 303 are substantially vertical and are substantially perpendicular to the bottom surfaces of opening 300. In addition, the surfaces of sidewalls are continuous and smooth. Alternatively, the corners at the molding compound 123 of opening 300′ could be rounded, as shown in FIG. 3B in accordance with some embodiments. The remaining portions, such as the ranges of D1, D2, W1, and W2, of opening 300′ are similar to opening 300.
  • FIGS. 3A and 3B show that the connections, 302 A and 302 B, of the sidewalls of passivation layer 208 and the sidewalls of molding compound 123 is smooth. The smooth connection, 302 A and 302 B, between the sidewalls is achieved by controlling the laser drill process, whose process parameters include drill energy, drill angle, and drill time. The drill process is tuned to remove passivation layer 208 and molding compound 123, not plating layer 204 or conductive layer 207. In some embodiment, the drill energy is in a range from 0.1 mJ to about 30 mJ. In some embodiments, the drill angle is in a range from about 0 degree (perpendicular to surface 301) to about 85 degrees to normal of surface 301 of passivation layer 208. In some embodiments, the drill time is in a range from about 1 μs to about 150 μs for each opening 300 A or 300 B.
  • As described above, FIGS. 3A and 3B show that the connection, 302 A and 302 B, of the sidewalls of passivation layer 208 and the sidewalls of molding compound 123 is smooth. Alternatively, the connection of the between the sidewalls of these two layer may not be smooth. FIG. 3C shows an opening 300 C with the sidewalls 303 of molding compound 123 being substantially vertical, in accordance with some embodiments. However, the sidewalls of passivation layer 208 are slanted with an angle θ from a surface parallel to surface 302 of passivation layer 208. In some embodiment, the angle θ is in a range from about 10 degrees to about 85 degrees. As a result, the connection 302 C between sidewalls of opening 300 C of passivation layer 208 and molding compound 123 is not smooth and has a sharp corner. The widest portion of opening 300 C has a width W3. In some embodiments, W3 is in a range from about 30 μm to about 300 μm. The remaining portions, such as the ranges of D1, D2, W1 and W3, of openings 300 C are similar to those in FIG. 3A. The laser drill process can be tuned to create the profile shown in FIG. 3C. Other sidewall profiles of passivation layer 208 and molding compound 123 are also possible.
  • FIG. 3D shows an opening 300 D with the sidewalls of passivation layer 208 and molding compound 123 being slanted at an angle α from a surface parallel to surface 301 of passivation layer 208, in accordance with some embodiments. In some embodiment, the angle α is in a range from about 10 degrees to about 85 degrees. The remaining portions, such as the ranges of D1, D2 and W3, of FIG. 3D are similar to FIG. 3C.
  • FIG. 3E shows an opening 300 E with slanted sidewalls on molding compound 123 and substantially vertical sidewalls on passivation layer 208, in accordance with some embodiments. There is a ledge on connection 302 E between sidewalls of molding compound 123 and sidewalls of passivation layer 208. The distance of the ledge W4 is in a range from about 2 μm to about 40 μm. The remaining portions, such as the ranges of D1, D2, W2, W3 and angle α, of FIG. 3E are similar to those described in FIGS. 3C and 3D.
  • FIG. 3F shows an opening 300 F wherein the plating seed layer 04 F is larger than the conductive layer 207, in accordance with some embodiments. The structure in FIG. 3F is similar to the structure in FIG. 3A, expect the plating seed layer 204 F is wider than the conductive layer 207. The different in widths (or the protruding width) W5 is in a range from about 0.001 μm to about 1 μm. The protruding portions of plating seed layer 204 F are formed during the removing the plating seed layer 204 not covered by conductive layer 207, as described in FIG. 2E. The etch time of the removing process can be controlled to leave small portions of plating seed layer 204 not covered by conductive layer 207. The remaining portions, such as the ranges of D1, D2, W1, and W2, of FIG. 3F are similar to those described in FIG. 3A. However, other profiles described in FIGS. 3B-3E may also be applied in the embodiment of FIG. 3F.
  • FIG. 3G shows an opening 300 G wherein the plating seed layer 204 G is indented from the conductive layer 207, in accordance with some embodiments. FIG. 3G is similar to FIG. 3F, except the plating seed layer 204 G is narrower than the conductive layer 207. The recess W6 is in a range from about 0.001 μm to about 1 μm. The recess may be formed by over-etching (or with longer etching time) during the removal of plating seed layer 204 not covered by conductive layer 207, as described in FIG. 2E. Similarly, other profiles described in FIGS. 3B-3E may also be applied in the embodiment of FIG. 3G.
  • FIG. 3H shows an opening 300 H with substantially sidewalls on molding compound 123 and without the passivation layer 208, in accordance with some embodiments. The passivation layer 208 is removed in this instance. The passivation layer 208 is removed prior to the formation of opening 300 H, in accordance with some embodiments. The remaining portions, such as the ranges of D2, W1, and W2, of FIG. 3H are similar to those described in FIG. 3A. Other profiles described in FIGS. 3B (rounded lower corners of opening), 3D (slanted sidewalls), 3F (protruding plating seed layer) and 3G (recessed plating seed layer) may also be applied in the embodiment of FIG. 3H.
  • As mentioned above, region Y in FIG. 2O includes a bonding structure 260′ with a connector 117 from an upper die package 110 and a TPV 122″ of a lower die package 120′. Various embodiments of structures in region Y are described below. FIG. 4A shows a bonding structure 260′ with connector 117 bonded to the top portion of TPV 122″ not embedded in molding compound 123 and passivation layer 208, in accordance with some embodiments. The structure near TPV 122″ prior to bonding is a hybrid between structures of FIG. 3D and FIG. 3E described above. The opening 300′ has slanted sidewalls on both passivation layer 208 and molding compound 123. The passivation layer 208 is recessed back from an edge of the molding compound 123, as shown in FIG. 4A. After the bonding process (a thermal process), an IMC layer 142′ is formed by the material(s), such as Cu, Ti, or both, in the plating seed layer 204 and solder material of connector 117. Depending on the bonding process, a portion of conductive layer 207 (copper) could be in the IMC layer 142′. The IMC layer 142′ caps around the protruding portion of TPV 122″. The IMC layer 142 has a top portion, which is substantially flat, and a side portion, which forms a ring that surrounds the protruding TPV 122″. The IMC layer 142′ has a thickness in a range from about 0.2 μm to about 8 μm. The upper portion of connector 117 may form another IMC layer 143 with the bonding pad 118. The thickness of IMC layer 143 depends on the material of bonding pad 118. Some conductive materials, such as Ni, Au, Ag, do not form or formed a very thin IMC layer 143 with solder in connector 117. Therefore, IMC layer 143 could be non-existent in some embodiments.
  • Due to the opening 300′ surrounding the protruding portion of TPV 122″, the placement of the connector 117 would be more accurate and the connector 117 would not slide horizontally to miss part of the TPV 122″. Horizontal sliding of connectors 117 could occur when the connectors 117 are placed and bonded to TPVs 122 that are flush with molding compound 123, such as those in FIG. 1B. Such sliding could cause connectors 117 shorting to neighboring TPVs 122. In addition, the IMC layer 142′ formed is shaped as a cap (a 3D structure), not a surface (a 2D structure). As a result, the IMC 142′ does not easily become a weakest point of the bonding structure and does not crack as easily as the boding structure 260 of FIG. 1B. This observation is supported by studies. The yield and reliability of bonding structure 260′ are better than bonding structure 260.
  • FIG. 4B shows a portion of bonding structure 260′ embedded in a polymer layer 270, in accordance with some embodiments. As mentioned above, the molding compound 123 surrounding the top portion of TPV 122″ has been removed, such as by laser drill. A passivation layer 208 may or may not present above molding compound 123. The presence of the passivation layer 208 is optional. Polymer layer 270 is formed around the lower portion of bonding structure 260″. Prior to bonding die package 110 to die package 120′, flux could be applied on the surface of die package 120′ and covers the exposed surfaces of TPV 122″ and molding compound 123. The applied flux presents oxidation of exposed plating seed layer 204 and conductive layer 207 from the environment and during bonding process. Flux is polymer-containing liquid when it is applied on the surface of package 120′ and is often removed, such as by a cleaning solution, after the bonding process is completed. However, flux can be left on the surface of package 120′ and becomes polymer layer 270, which yields under stress and can protect the bonding structure 260′ from cracking. The polymers contained in flux could be epoxy or other types of polymers. The thickness DF of polymer layer 270 is in a range from about 0.5 μm to about 30 μm. Thickness DF can be measured from the surface molding compound 123, if passivation layer 208 does not exist, or from the surface of passivation layer 208, if passivation layer 208 exists. There is a distance DS between a surface 305 of package 110 facing package 120′ and a surface 306 of molding compound 123. DF is smaller than DS, in accordance with some embodiments.
  • FIG. 4C shows bonding structure 260′ embedded in an underfill 275, in accordance with some embodiments. As mentioned above, the molding compound 123 surrounding the top portion of TPV 122″ has been removed, such as by laser drill. A passivation layer 208 may or may not present above molding compound 123. The presence of the passivation layer 208 is optional. An underfill 275 is formed to surround bonding structure 260′ after connector 117 is bonded to TPV 122″. The underfill 275 contains polymers, such as UF3808 and UF3810 (both are epoxy-based underfill materials) As shown in FIG. 4C, underfill 275 fills the space between die packages 110 and 120′. Underfill 275, which is made of polymers, yields under stress and protects the bonding structure 260′ from cracking.
  • Various embodiments of mechanisms for forming through package vias (TPVs) with openings surrounding end-portions of the TPVs and a package on package (PoP) device with bonding structures utilizing the TPVs are provided. The openings are formed by removing materials, such as by laser drill, surrounding the end-portions of the TPVs. The openings surrounding the end-portions of the TPVs of the die package enable solders of the bonding structures formed between another die package to remain in the openings without sliding and consequently increases yield and reliability of the bonding structures. Polymers may also be added to fill the openings surrounding the TPVs or even the space between the die packages to reduce cracking of the bonding structures under stress.
  • In some embodiments, a semiconductor device is provided. The semiconductor device includes a semiconductor die, and a dielectric material adjacent the semiconductor die. The semiconductor device also includes a through package via (TPV) disposed in the dielectric material. An opening in the dielectric material surrounds an end portion of the TPV to expose the end portion, and wherein at least a portion of the opening is between the end portion of the TPV and molding compound.
  • In some embodiments, a semiconductor device is provided. The semiconductor device includes a semiconductor die, and one or more dielectric layers adjacent the semiconductor die. The semiconductor die also includes one or more through package vias (TPVs) disposed in the one or more dielectric layers. The one or more TPVs extends from first side of the one or more dielectric layers to a second side of the one or more dielectric layers. The semiconductor device further includes recesses in the one or more dielectric layers surrounding corresponding ends of the one or more TPVs. The recesses expose at least a portion of sidewalls of corresponding ends of the one or more TPVs.
  • In yet some embodiments, a semiconductor device is provided. The semiconductor device includes a first die package. The first die package includes a first semiconductor die, and dielectric material on opposing sides of the first semiconductor die. The first die package also includes a through via (TV) in the dielectric material, and an opening in the dielectric material surrounds an end portion of the TV to expose the end portion. The semiconductor device also includes a second die package. The second die package includes a second semiconductor die, and an external connector. The external connector of the second die package is bonded to the end portion of the TV of the first die package using solder to form a bonding structure. The solder is at least partially within the opening
  • Although the embodiments and their advantages have been described in detail, it should be understood that various changes, substitutions and alterations can be made herein without departing from the spirit and scope of the embodiments as defined by the appended claims. Moreover, the scope of the present application is not intended to be limited to the particular embodiments of the process, machine, manufacture, and composition of matter, means, methods and steps described in the specification. As one of ordinary skill in the art will readily appreciate from the disclosure, processes, machines, manufacture, compositions of matter, means, methods, or steps, presently existing or later to be developed, that perform substantially the same function or achieve substantially the same result as the corresponding embodiments described herein may be utilized according to the disclosure. Accordingly, the appended claims are intended to include within their scope such processes, machines, manufacture, compositions of matter, means, methods, or steps. In addition, each claim constitutes a separate embodiment, and the combination of various claims and embodiments are within the scope of the disclosure.

Claims (20)

What is claimed is:
1. A semiconductor device comprising:
a semiconductor die;
a dielectric material adjacent the semiconductor die; and
a through package via (TPV) disposed in the dielectric material, wherein an opening in the dielectric material surrounds an end portion of the TPV to expose the end portion, and wherein at least a portion of the opening is between the end portion of the TPV and molding compound.
2. The semiconductor device of claim 1, wherein the end portion of the TPV extends above a bottom of the opening a distance from about 1 μm to about 70 μm.
3. The semiconductor device of claim 1, wherein the end portion of the TPV includes a plating seed layer and a conductive layer, and wherein the plating seed layer covers an end surface of the conductive layer.
4. The semiconductor device of claim 1, wherein the end portion of the TPV includes a plating seed layer and a conductive layer, and wherein the plating seed layer covers only a portion of an end surface of the conductive layer.
5. The semiconductor device of claim 1, wherein the opening has a depth from about 2 μm to about 100 μm.
6. The semiconductor device of claim 1, wherein the opening has a rounded surface profile.
7. The semiconductor device of claim 1, where the opening has an angular surface profile.
8. The semiconductor device of claim 7, wherein the angular surface profile has an angle about 90 degrees.
9. The semiconductor device of claim 1, wherein the opening includes a linear sidewall of the dielectric material intersecting a linear sidewall of the TPV.
10. The semiconductor device of claim 9, wherein an angle between the linear sidewall of the dielectric material and a line normal to the linear sidewall of the TPV is from about 10 degrees to about 85 degrees.
11. The semiconductor device of claim 1, wherein the dielectric material comprises a molding compound layer and a passivation layer over the molding compound layer, and wherein the passivation layer and the molding compound encircle the end portion of the TPV.
12. The semiconductor device of claim 11, wherein a surface of a sidewall of the passivation layer surrounding the opening is continuous with a surface of a sidewall of the molding compound.
13. The semiconductor device of claim 1, wherein a sidewall of the opening is parallel to a sidewall of the end portion of the TPV.
14. The semiconductor device of claim 1, wherein the dielectric material comprises a first dielectric layer overlying a second dielectric layer, the opening extending through the first dielectric layer and into the second dielectric layer, a top surface of the second dielectric forming a ledge in the opening.
15. A semiconductor device comprising:
a semiconductor die;
one or more dielectric layers adjacent the semiconductor die;
one or more through package vias (TPVs) disposed in the one or more dielectric layers, the one or more TPVs extending from first side of the one or more dielectric layers to a second side of the one or more dielectric layers; and
recesses in the one or more dielectric layers surrounding corresponding ends of the one or more TPVs, the recesses exposing at least a portion of sidewalls of corresponding ends of the one or more TPVs.
16. A semiconductor device comprising:
a first die package, wherein the first die package comprises:
a first semiconductor die;
dielectric material on opposing sides of the first semiconductor die; and
a through via (TV) in the dielectric material, wherein an opening in the dielectric material surrounds an end portion of the TV to expose the end portion; and
a second die package, wherein the second die package comprises:
a second semiconductor die; and
an external connector;
wherein the external connector of the second die package is bonded to the end portion of the TV of the first die package using solder to form a bonding structure, wherein the solder is at least partially within the opening.
17. The semiconductor device of claim 16, further comprising an intermetallic compound (IMC) layer formed between the external connector and the end portion of the TV, wherein the IMC layer covers the end portion of the TV.
18. The semiconductor device of claim 17, wherein the end portion of the TV protrudes from a bottom of the opening a distance from about 1 μm to about 70 μm.
19. The semiconductor device of claim 16, further comprising a polymer layer interposed between the first die package and the second die package, wherein at least a portion of the solder is embedded in the polymer layer.
20. The semiconductor device of claim 16, further comprising an underfill interposed between the first die package and the second die package, wherein the underfill partially fills the opening.
US13/791,245 2013-01-31 2013-03-08 Die package with openings surrounding end-portions of through package vias (TPVs) and package on package (PoP) using the die package Active 2033-03-25 US9378982B2 (en)

Priority Applications (5)

Application Number Priority Date Filing Date Title
US13/791,245 US9378982B2 (en) 2013-01-31 2013-03-08 Die package with openings surrounding end-portions of through package vias (TPVs) and package on package (PoP) using the die package
CN201310261078.4A CN103972191B (en) 2013-01-31 2013-06-26 Die package with Openings Surrounding End-portions of Through Package Vias (TPVs) and Package on Package (PoP) Using the Die Package
TW102130057A TWI514542B (en) 2013-01-31 2013-08-22 Die package with openings surrounding end-portions of through package vias (tpvs) and package on package (pop) using the die package
US15/192,310 US10079159B2 (en) 2013-01-31 2016-06-24 Die package with openings surrounding end-portions of through package vias (TPVs) and package on package (PoP) using the die package
US15/493,985 US10079225B2 (en) 2013-01-31 2017-04-21 Die package with openings surrounding end-portions of through package vias (TPVs) and package on package (PoP) using the die package

Applications Claiming Priority (2)

Application Number Priority Date Filing Date Title
US201361759054P 2013-01-31 2013-01-31
US13/791,245 US9378982B2 (en) 2013-01-31 2013-03-08 Die package with openings surrounding end-portions of through package vias (TPVs) and package on package (PoP) using the die package

Related Child Applications (1)

Application Number Title Priority Date Filing Date
US15/192,310 Continuation US10079159B2 (en) 2013-01-31 2016-06-24 Die package with openings surrounding end-portions of through package vias (TPVs) and package on package (PoP) using the die package

Publications (2)

Publication Number Publication Date
US20140210101A1 true US20140210101A1 (en) 2014-07-31
US9378982B2 US9378982B2 (en) 2016-06-28

Family

ID=51222049

Family Applications (3)

Application Number Title Priority Date Filing Date
US13/791,245 Active 2033-03-25 US9378982B2 (en) 2013-01-31 2013-03-08 Die package with openings surrounding end-portions of through package vias (TPVs) and package on package (PoP) using the die package
US15/192,310 Active 2033-03-18 US10079159B2 (en) 2013-01-31 2016-06-24 Die package with openings surrounding end-portions of through package vias (TPVs) and package on package (PoP) using the die package
US15/493,985 Active US10079225B2 (en) 2013-01-31 2017-04-21 Die package with openings surrounding end-portions of through package vias (TPVs) and package on package (PoP) using the die package

Family Applications After (2)

Application Number Title Priority Date Filing Date
US15/192,310 Active 2033-03-18 US10079159B2 (en) 2013-01-31 2016-06-24 Die package with openings surrounding end-portions of through package vias (TPVs) and package on package (PoP) using the die package
US15/493,985 Active US10079225B2 (en) 2013-01-31 2017-04-21 Die package with openings surrounding end-portions of through package vias (TPVs) and package on package (PoP) using the die package

Country Status (3)

Country Link
US (3) US9378982B2 (en)
CN (1) CN103972191B (en)
TW (1) TWI514542B (en)

Cited By (35)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20110291288A1 (en) * 2010-05-26 2011-12-01 Taiwan Semiconductor Manufacturing Company, Ltd. Package systems having interposers
US20130320525A1 (en) * 2012-06-04 2013-12-05 Yaojian Lin Integrated circuit packaging system with substrate and method of manufacture thereof
US20160163578A1 (en) * 2014-12-03 2016-06-09 Taiwan Semiconductor Manufacturing Company, Ltd. Semiconductor Packages and Methods of Forming the Same
US9406650B2 (en) * 2014-01-31 2016-08-02 Taiwan Semiconductor Manufacturing Company, Ltd. Methods of packaging semiconductor devices and packaged semiconductor devices
WO2016134165A1 (en) * 2015-02-20 2016-08-25 Qualcomm Incorporated Conductive post protection for integrated circuit packages
EP3133644A1 (en) * 2015-08-17 2017-02-22 MediaTek Inc. Ball grid array packages including a hexagonal ball array
US9595510B1 (en) 2015-10-13 2017-03-14 Taiwan Semiconductor Manufacturing Company, Ltd. Structure and formation method for chip package
US20170117243A1 (en) * 2015-10-23 2017-04-27 Invensas Corporation Anchoring structure of fine pitch bva
JP2017098481A (en) * 2015-11-27 2017-06-01 日立化成株式会社 Semiconductor device manufacturing method
US20170221820A1 (en) * 2016-01-29 2017-08-03 Taiwan Semiconductor Manufacturing Company, Ltd. Info Coil Structure and Methods of Manufacturing Same
US20170256511A1 (en) * 2016-03-02 2017-09-07 Young Lyong Kim Semiconductor packages and methods of manufacturing the same
US20170346185A1 (en) * 2016-05-27 2017-11-30 Taiwan Semiconductor Manufacturing Co., Ltd. Antenna device and method for manufacturing antenna device
US20170365567A1 (en) * 2016-06-20 2017-12-21 Samsung Electro-Mechanics Co., Ltd. Fan-out semiconductor package
KR101816852B1 (en) * 2015-05-29 2018-01-11 타이완 세미콘덕터 매뉴팩쳐링 컴퍼니 리미티드 Device, package structure and method of forming the same
US20180061668A1 (en) * 2014-12-03 2018-03-01 Taiwan Semiconductor Manufacturing Company, Ltd. Integrated Circuit Package Pad and Methods of Forming
TWI623067B (en) * 2015-03-17 2018-05-01 聯發科技股份有限公司 Semiconductor package, semiconductor package assembly and a method for fabricating a semiconductor package
US20180286823A1 (en) * 2017-03-30 2018-10-04 Taiwan Semiconductor Manufacturing Co., Ltd. Package structure and method of forming package structure
US10121774B2 (en) 2015-08-03 2018-11-06 Samsung Electronics Co., Ltd. Method of manufacturing a semiconductor package
US20190027446A1 (en) * 2017-07-18 2019-01-24 Taiwan Semiconductor Manufacturing Co., Ltd. Package structure, integrated fan-out package and method of fabricating the same
US20190035772A1 (en) * 2017-07-27 2019-01-31 Taiwan Semiconductor Manufacturing Co., Ltd. Semicondcutor package, package on package structure and method of froming package on package structure
US20190103387A1 (en) * 2017-09-30 2019-04-04 Taiwan Semiconductor Manufacturing Co., Ltd. Pop device and method of forming the same
US20190131283A1 (en) * 2017-10-27 2019-05-02 Taiwan Semiconductor Manufacturing Co., Ltd. Package structure and manufacturing method thereof
US10290610B2 (en) * 2017-08-29 2019-05-14 Taiwan Semiconductor Manufacturing Co., Ltd. PoP device and method of forming the same
US10325853B2 (en) 2014-12-03 2019-06-18 Taiwan Semiconductor Manufacturing Company, Ltd. Method of forming semiconductor packages having through package vias
US10361173B2 (en) 2014-09-15 2019-07-23 Mediatek Inc. Semiconductor package assemblies with system-on-chip (SOC) packages
US10446520B2 (en) 2010-02-26 2019-10-15 Taiwan Semiconductor Manufacturing Company, Ltd. 3D semiconductor package interposer with die cavity
US10510561B2 (en) 2014-04-02 2019-12-17 Taiwan Semiconductor Manufacturing Company Semiconductor device package including conformal metal cap contacting each semiconductor die
US10714359B2 (en) 2014-02-14 2020-07-14 Taiwan Semiconductor Manufacturing Company, Ltd. Substrate design for semiconductor packages and method of forming same
US20200335461A1 (en) * 2014-02-05 2020-10-22 Amkor Technology, Inc. Semiconductor device with redistribution layers formed utilizing dummy substrates
US11107768B2 (en) 2012-09-26 2021-08-31 Ping-Jung Yang Chip package
US11158614B2 (en) 2014-02-14 2021-10-26 Taiwan Semiconductor Manufacturing Company, Ltd. Thermal performance structure for semiconductor packages and method of forming same
US11227837B2 (en) * 2019-12-23 2022-01-18 Taiwan Semiconductor Manufacturing Company, Ltd. Integrated circuit package and method
US11488843B2 (en) * 2017-06-30 2022-11-01 Taiwan Semiconductor Manufacturing Company, Ltd. Underfill between a first package and a second package
US11756802B2 (en) 2017-06-30 2023-09-12 Taiwan Semiconductor Manufacturing Company, Ltd. Thermally conductive material in the recess of an encapsulant and sidewall of an integrated circuit device
US11901302B2 (en) * 2017-09-29 2024-02-13 Taiwan Semiconductor Manufacturing Company, Ltd InFO-POP structures with TIVs having cavities

Families Citing this family (58)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US8482111B2 (en) 2010-07-19 2013-07-09 Tessera, Inc. Stackable molded microelectronic packages
KR101128063B1 (en) 2011-05-03 2012-04-23 테세라, 인코포레이티드 Package-on-package assembly with wire bonds to encapsulation surface
US8836136B2 (en) 2011-10-17 2014-09-16 Invensas Corporation Package-on-package assembly with wire bond vias
US8835228B2 (en) 2012-05-22 2014-09-16 Invensas Corporation Substrate-less stackable package with wire-bond interconnect
US9502390B2 (en) 2012-08-03 2016-11-22 Invensas Corporation BVA interposer
US9048222B2 (en) 2013-03-06 2015-06-02 Taiwan Semiconductor Manufacturing Company, Ltd. Method of fabricating interconnect structure for package-on-package devices
US9167710B2 (en) 2013-08-07 2015-10-20 Invensas Corporation Embedded packaging with preformed vias
US20150076714A1 (en) 2013-09-16 2015-03-19 Invensas Corporation Microelectronic element with bond elements to encapsulation surface
US9583456B2 (en) 2013-11-22 2017-02-28 Invensas Corporation Multiple bond via arrays of different wire heights on a same substrate
US9583411B2 (en) 2014-01-17 2017-02-28 Invensas Corporation Fine pitch BVA using reconstituted wafer with area array accessible for testing
US9583420B2 (en) 2015-01-23 2017-02-28 Taiwan Semiconductor Manufacturing Company, Ltd. Semiconductor device and method of manufactures
US9281297B2 (en) 2014-03-07 2016-03-08 Taiwan Semiconductor Manufacturing Company, Ltd. Solution for reducing poor contact in info packages
US10381326B2 (en) 2014-05-28 2019-08-13 Invensas Corporation Structure and method for integrated circuits packaging with increased density
US9449947B2 (en) 2014-07-01 2016-09-20 Taiwan Semiconductor Manufacturing Company, Ltd. Semiconductor package for thermal dissipation
DE102014111106A1 (en) * 2014-08-05 2016-02-11 Osram Opto Semiconductors Gmbh Electronic component, optoelectronic component, component arrangement and method for producing an electronic component
US9543170B2 (en) * 2014-08-22 2017-01-10 Taiwan Semiconductor Manufacturing Company, Ltd. Semiconductor packages and methods of forming the same
US9633934B2 (en) 2014-11-26 2017-04-25 Taiwan Semiconductor Manufacturing Company, Ltd. Semicondutor device and method of manufacture
US9888579B2 (en) 2015-03-05 2018-02-06 Invensas Corporation Pressing of wire bond wire tips to provide bent-over tips
US10131540B2 (en) * 2015-03-12 2018-11-20 Taiwan Semiconductor Manufacturing Co., Ltd. Structure and method to mitigate soldering offset for wafer-level chip scale package (WLCSP) applications
US9704836B2 (en) 2015-03-16 2017-07-11 Mediatek Inc. Semiconductor package assembly
US9553001B2 (en) * 2015-04-28 2017-01-24 Taiwan Semiconductor Manufacturing Co., Ltd. Method of forming a molding layer for semiconductor package
US9502372B1 (en) 2015-04-30 2016-11-22 Invensas Corporation Wafer-level packaging using wire bond wires in place of a redistribution layer
CN105185764B (en) * 2015-10-08 2017-09-12 江苏长电科技股份有限公司 Spring pins POP structures and process
US9490222B1 (en) 2015-10-12 2016-11-08 Invensas Corporation Wire bond wires for interference shielding
US10490528B2 (en) 2015-10-12 2019-11-26 Invensas Corporation Embedded wire bond wires
US10181457B2 (en) 2015-10-26 2019-01-15 Invensas Corporation Microelectronic package for wafer-level chip scale packaging with fan-out
US10043779B2 (en) 2015-11-17 2018-08-07 Invensas Corporation Packaged microelectronic device for a package-on-package device
US9508664B1 (en) 2015-12-16 2016-11-29 Taiwan Semiconductor Manufacturing Company, Ltd. Semiconductor device structure comprising a plurality of metal oxide fibers and method for forming the same
US9984992B2 (en) 2015-12-30 2018-05-29 Invensas Corporation Embedded wire bond wires for vertical integration with separate surface mount and wire bond mounting surfaces
US9761566B1 (en) * 2016-04-13 2017-09-12 Taiwan Semiconductor Manufacturing Company, Ltd. Multi-die structure and method of forming same
US9935075B2 (en) 2016-07-29 2018-04-03 Invensas Corporation Wire bonding method and apparatus for electromagnetic interference shielding
US10141276B2 (en) 2016-09-09 2018-11-27 Powertech Technology Inc. Semiconductor package structure and manufacturing method thereof
US20180114786A1 (en) 2016-10-21 2018-04-26 Powertech Technology Inc. Method of forming package-on-package structure
US10622340B2 (en) 2016-11-21 2020-04-14 Samsung Electronics Co., Ltd. Semiconductor package
US10299368B2 (en) 2016-12-21 2019-05-21 Invensas Corporation Surface integrated waveguides and circuit structures therefor
CN108447828B (en) * 2017-02-16 2020-01-31 欣兴电子股份有限公司 Packaging structure and substrate bonding method
US10269587B2 (en) 2017-06-30 2019-04-23 Taiwan Semiconductor Manufacturing Company, Ltd. Integrated circuit packages and methods of forming same
US10438930B2 (en) * 2017-06-30 2019-10-08 Intel Corporation Package on package thermal transfer systems and methods
US10468339B2 (en) * 2018-01-19 2019-11-05 Taiwan Semiconductor Manufacturing Company, Ltd. Heterogeneous fan-out structure and method of manufacture
KR102448248B1 (en) 2018-05-24 2022-09-27 삼성전자주식회사 Package-on-package type semiconductor package and method for fabricating the same
US10930633B2 (en) * 2018-06-29 2021-02-23 Taiwan Semiconductor Manufacturing Company, Ltd. Buffer design for package integration
US11342256B2 (en) 2019-01-24 2022-05-24 Applied Materials, Inc. Method of fine redistribution interconnect formation for advanced packaging applications
US11081369B2 (en) * 2019-02-25 2021-08-03 Taiwan Semiconductor Manufacturing Company, Ltd. Package structure and manufacturing method thereof
IT201900006740A1 (en) * 2019-05-10 2020-11-10 Applied Materials Inc SUBSTRATE STRUCTURING PROCEDURES
IT201900006736A1 (en) 2019-05-10 2020-11-10 Applied Materials Inc PACKAGE MANUFACTURING PROCEDURES
US11931855B2 (en) 2019-06-17 2024-03-19 Applied Materials, Inc. Planarization methods for packaging substrates
US11862546B2 (en) 2019-11-27 2024-01-02 Applied Materials, Inc. Package core assembly and fabrication methods
US11257790B2 (en) 2020-03-10 2022-02-22 Applied Materials, Inc. High connectivity device stacking
US11454884B2 (en) 2020-04-15 2022-09-27 Applied Materials, Inc. Fluoropolymer stamp fabrication method
US11400545B2 (en) 2020-05-11 2022-08-02 Applied Materials, Inc. Laser ablation for package fabrication
US11232951B1 (en) 2020-07-14 2022-01-25 Applied Materials, Inc. Method and apparatus for laser drilling blind vias
US11676832B2 (en) 2020-07-24 2023-06-13 Applied Materials, Inc. Laser ablation system for package fabrication
US11521937B2 (en) 2020-11-16 2022-12-06 Applied Materials, Inc. Package structures with built-in EMI shielding
US11404318B2 (en) 2020-11-20 2022-08-02 Applied Materials, Inc. Methods of forming through-silicon vias in substrates for advanced packaging
US11804445B2 (en) * 2021-04-29 2023-10-31 Taiwan Semiconductor Manufacturing Company, Ltd. Method for forming chip package structure
US11705365B2 (en) 2021-05-18 2023-07-18 Applied Materials, Inc. Methods of micro-via formation for advanced packaging
KR20220167625A (en) 2021-06-14 2022-12-21 삼성전자주식회사 Semiconductor package comprising reinforcement pattern
CN113611615A (en) * 2021-07-29 2021-11-05 矽磐微电子(重庆)有限公司 Manufacturing method of chip packaging structure

Citations (5)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20080224298A1 (en) * 2007-03-12 2008-09-18 Micron Technology, Inc. Apparatus for packaging semiconductor devices, packaged semiconductor components, methods of manufacturing apparatus for packaging semiconductor devices, and methods of manufacturing semiconductor components
US20100059898A1 (en) * 2008-09-11 2010-03-11 Micron Technology, Inc. Signal delivery in stacked device
US20120012991A1 (en) * 2010-07-16 2012-01-19 Qualcomm Incorporated Integrated shielding for a package-on-package system
US20130277854A1 (en) * 2012-04-23 2013-10-24 Globalfoundries Inc. 3d integrated circuit system with connecting via structure and method for forming the same
US20140117556A1 (en) * 2012-10-25 2014-05-01 Po-Chun Lin Through silicon via stacked structure and a method of manufacturing the same

Family Cites Families (9)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JP4917874B2 (en) 2006-12-13 2012-04-18 新光電気工業株式会社 Stacked package and manufacturing method thereof
US8120186B2 (en) 2008-02-15 2012-02-21 Qimonda Ag Integrated circuit and method
US9082806B2 (en) 2008-12-12 2015-07-14 Stats Chippac, Ltd. Semiconductor device and method of forming a vertical interconnect structure for 3-D FO-WLCSP
US8866301B2 (en) * 2010-05-18 2014-10-21 Taiwan Semiconductor Manufacturing Company, Ltd. Package systems having interposers with interconnection structures
KR20120033843A (en) 2010-09-30 2012-04-09 하나 마이크론(주) Stacked semiconductor package and method of manufacturing thereof
KR101780423B1 (en) 2011-03-18 2017-09-22 삼성전자주식회사 Semiconductor device and method of forming the same
US8779588B2 (en) 2011-11-29 2014-07-15 Taiwan Semiconductor Manufacturing Company, Ltd. Bump structures for multi-chip packaging
US9000584B2 (en) 2011-12-28 2015-04-07 Taiwan Semiconductor Manufacturing Company, Ltd. Packaged semiconductor device with a molding compound and a method of forming the same
US9455188B2 (en) * 2013-01-18 2016-09-27 Globalfoundries Inc. Through silicon via device having low stress, thin film gaps and methods for forming the same

Patent Citations (6)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20080224298A1 (en) * 2007-03-12 2008-09-18 Micron Technology, Inc. Apparatus for packaging semiconductor devices, packaged semiconductor components, methods of manufacturing apparatus for packaging semiconductor devices, and methods of manufacturing semiconductor components
US20100279466A1 (en) * 2007-03-12 2010-11-04 Micron Technology, Inc. Apparatus for packaging semiconductor devices, packaged semiconductor components, methods of manufacturing apparatus for packaging semiconductor devices, and methods of manufacturing semiconductor components
US20100059898A1 (en) * 2008-09-11 2010-03-11 Micron Technology, Inc. Signal delivery in stacked device
US20120012991A1 (en) * 2010-07-16 2012-01-19 Qualcomm Incorporated Integrated shielding for a package-on-package system
US20130277854A1 (en) * 2012-04-23 2013-10-24 Globalfoundries Inc. 3d integrated circuit system with connecting via structure and method for forming the same
US20140117556A1 (en) * 2012-10-25 2014-05-01 Po-Chun Lin Through silicon via stacked structure and a method of manufacturing the same

Cited By (81)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US10446520B2 (en) 2010-02-26 2019-10-15 Taiwan Semiconductor Manufacturing Company, Ltd. 3D semiconductor package interposer with die cavity
US9048233B2 (en) * 2010-05-26 2015-06-02 Taiwan Semiconductor Manufacturing Company, Ltd. Package systems having interposers
US9570324B2 (en) 2010-05-26 2017-02-14 Taiwan Semiconductor Manufacturing Company, Ltd. Method of manufacturing package system
US20110291288A1 (en) * 2010-05-26 2011-12-01 Taiwan Semiconductor Manufacturing Company, Ltd. Package systems having interposers
US10515829B2 (en) * 2010-05-26 2019-12-24 Taiwan Semiconductor Manufacturing Company, Ltd. Package system for integrated circuits
US11081372B2 (en) * 2010-05-26 2021-08-03 Taiwan Semiconductor Manufacturing Company, Ltd. Package system for integrated circuits
US20130320525A1 (en) * 2012-06-04 2013-12-05 Yaojian Lin Integrated circuit packaging system with substrate and method of manufacture thereof
US9059157B2 (en) * 2012-06-04 2015-06-16 Stats Chippac Ltd. Integrated circuit packaging system with substrate and method of manufacture thereof
US11107768B2 (en) 2012-09-26 2021-08-31 Ping-Jung Yang Chip package
US12062618B2 (en) 2012-09-26 2024-08-13 Ping-Jung Yang Chip package
US11894306B2 (en) 2012-09-26 2024-02-06 Ping-Jung Yang Chip package
US11538763B2 (en) 2012-09-26 2022-12-27 Ping-Jung Yang Chip package
US9806062B2 (en) 2014-01-31 2017-10-31 Taiwan Semiconductor Manufacturing Company, Ltd. Methods of packaging semiconductor devices and packaged semiconductor devices
US9406650B2 (en) * 2014-01-31 2016-08-02 Taiwan Semiconductor Manufacturing Company, Ltd. Methods of packaging semiconductor devices and packaged semiconductor devices
US20200335461A1 (en) * 2014-02-05 2020-10-22 Amkor Technology, Inc. Semiconductor device with redistribution layers formed utilizing dummy substrates
US11600582B2 (en) * 2014-02-05 2023-03-07 Amkor Technology Singapore Holding Pte. Ltd. Semiconductor device with redistribution layers formed utilizing dummy substrates
US11158614B2 (en) 2014-02-14 2021-10-26 Taiwan Semiconductor Manufacturing Company, Ltd. Thermal performance structure for semiconductor packages and method of forming same
US10867949B2 (en) 2014-02-14 2020-12-15 Taiwan Semiconductor Manufacturing Company, Ltd. Substrate design for semiconductor packages and method of forming same
US10714359B2 (en) 2014-02-14 2020-07-14 Taiwan Semiconductor Manufacturing Company, Ltd. Substrate design for semiconductor packages and method of forming same
US11488842B2 (en) 2014-04-02 2022-11-01 Taiwan Semiconductor Manufacturing Company, Ltd. Method of making semiconductor device package including conformal metal cap contacting each semiconductor die
US10510561B2 (en) 2014-04-02 2019-12-17 Taiwan Semiconductor Manufacturing Company Semiconductor device package including conformal metal cap contacting each semiconductor die
US10361173B2 (en) 2014-09-15 2019-07-23 Mediatek Inc. Semiconductor package assemblies with system-on-chip (SOC) packages
US10510556B2 (en) 2014-12-03 2019-12-17 Taiwan Semiconductor Manufacturing Company, Ltd. Integrated circuit package pad and methods of forming
US10283375B2 (en) * 2014-12-03 2019-05-07 Taiwan Semiconductor Manufacturing Company, Ltd. Integrated circuit package pad and methods of forming
US10964641B2 (en) 2014-12-03 2021-03-30 Taiwan Semiconductor Manufacturing Company, Ltd. Method of forming semiconductor packages having through package vias
US12107051B2 (en) 2014-12-03 2024-10-01 Taiwan Semiconductor Manufacturing Company, Ltd. Method of forming semiconductor packages having through package vias
US10796927B2 (en) 2014-12-03 2020-10-06 Taiwan Semiconductor Manufacturing Company, Ltd. Integrated circuit package pad and methods of forming
US11342196B2 (en) 2014-12-03 2022-05-24 Taiwan Semiconductor Manufacturing Company, Ltd. Integrated circuit package pad and methods of forming
US9899248B2 (en) * 2014-12-03 2018-02-20 Taiwan Semiconductor Manufacturing Company, Ltd. Method of forming semiconductor packages having through package vias
US20160163578A1 (en) * 2014-12-03 2016-06-09 Taiwan Semiconductor Manufacturing Company, Ltd. Semiconductor Packages and Methods of Forming the Same
US20180061668A1 (en) * 2014-12-03 2018-03-01 Taiwan Semiconductor Manufacturing Company, Ltd. Integrated Circuit Package Pad and Methods of Forming
US11837550B2 (en) 2014-12-03 2023-12-05 Taiwan Semiconductor Manufacturing Company Ltd Method of forming semiconductor packages having through package vias
US10325853B2 (en) 2014-12-03 2019-06-18 Taiwan Semiconductor Manufacturing Company, Ltd. Method of forming semiconductor packages having through package vias
US11721559B2 (en) 2014-12-03 2023-08-08 Taiwan Semiconductor Manufacturing Company, Ltd. Integrated circuit package pad and methods of forming
JP2018507556A (en) * 2015-02-20 2018-03-15 クアルコム,インコーポレイテッド Conductive post protection for integrated circuit packages.
US9768108B2 (en) 2015-02-20 2017-09-19 Qualcomm Incorporated Conductive post protection for integrated circuit packages
WO2016134165A1 (en) * 2015-02-20 2016-08-25 Qualcomm Incorporated Conductive post protection for integrated circuit packages
TWI623067B (en) * 2015-03-17 2018-05-01 聯發科技股份有限公司 Semiconductor package, semiconductor package assembly and a method for fabricating a semiconductor package
KR101816852B1 (en) * 2015-05-29 2018-01-11 타이완 세미콘덕터 매뉴팩쳐링 컴퍼니 리미티드 Device, package structure and method of forming the same
US10090241B2 (en) * 2015-05-29 2018-10-02 Taiwan Semiconductor Manufacturing Co., Ltd. Device, package structure and method of forming the same
US10121774B2 (en) 2015-08-03 2018-11-06 Samsung Electronics Co., Ltd. Method of manufacturing a semiconductor package
EP3133644A1 (en) * 2015-08-17 2017-02-22 MediaTek Inc. Ball grid array packages including a hexagonal ball array
US10074637B2 (en) 2015-10-13 2018-09-11 Taiwan Semiconductor Manufacturing Company, Ltd. Structure and formation method for chip package
US9595510B1 (en) 2015-10-13 2017-03-14 Taiwan Semiconductor Manufacturing Company, Ltd. Structure and formation method for chip package
US11329031B2 (en) 2015-10-13 2022-05-10 Taiwan Semiconductor Manufacturing Co., Ltd. Structure and formation method for chip package
US10748882B2 (en) 2015-10-13 2020-08-18 Taiwan Semiconductor Manufacturing Co., Ltd. Structure and formation method for chip package
US20170117243A1 (en) * 2015-10-23 2017-04-27 Invensas Corporation Anchoring structure of fine pitch bva
US10332854B2 (en) * 2015-10-23 2019-06-25 Invensas Corporation Anchoring structure of fine pitch bva
JP2017098481A (en) * 2015-11-27 2017-06-01 日立化成株式会社 Semiconductor device manufacturing method
US20170221820A1 (en) * 2016-01-29 2017-08-03 Taiwan Semiconductor Manufacturing Company, Ltd. Info Coil Structure and Methods of Manufacturing Same
US10867911B2 (en) 2016-01-29 2020-12-15 Taiwan Semiconductor Manufacturing Company, Ltd. InFO coil structure and methods of manufacturing same
KR101923276B1 (en) * 2016-01-29 2018-11-28 타이완 세미콘덕터 매뉴팩쳐링 컴퍼니 리미티드 Info coil structure and methods of manufacturing same
US10269702B2 (en) * 2016-01-29 2019-04-23 Taiwan Semiconductor Manufacturing Company, Ltd. Info coil structure and methods of manufacturing same
US10770446B2 (en) 2016-03-02 2020-09-08 Samsung Electronics Co., Ltd. Semiconductor packages and methods of manufacturing the same
US20170256511A1 (en) * 2016-03-02 2017-09-07 Young Lyong Kim Semiconductor packages and methods of manufacturing the same
US10177131B2 (en) * 2016-03-02 2019-01-08 Samsung Electronics Co., Ltd. Semiconductor packages and methods of manufacturing the same
US10770795B2 (en) * 2016-05-27 2020-09-08 Taiwan Semiconductor Manufacturing Co., Ltd. Antenna device and method for manufacturing antenna device
US12040566B2 (en) 2016-05-27 2024-07-16 Taiwan Semiconductor Manufacturing Co., Ltd. Antenna device
US20170346185A1 (en) * 2016-05-27 2017-11-30 Taiwan Semiconductor Manufacturing Co., Ltd. Antenna device and method for manufacturing antenna device
US11482788B2 (en) 2016-05-27 2022-10-25 Taiwan Semiconductor Manufacturing Co., Ltd. Antenna device and method for manufacturing antenna device
US20170365567A1 (en) * 2016-06-20 2017-12-21 Samsung Electro-Mechanics Co., Ltd. Fan-out semiconductor package
US10672729B2 (en) * 2017-03-30 2020-06-02 Taiwan Semiconductor Manufacturing Co., Ltd. Package structure and method of forming package structure
US11251141B2 (en) 2017-03-30 2022-02-15 Taiwan Semiconductor Manufacturing Co., Ltd. Package structure
US20180286823A1 (en) * 2017-03-30 2018-10-04 Taiwan Semiconductor Manufacturing Co., Ltd. Package structure and method of forming package structure
US12009322B2 (en) 2017-03-30 2024-06-11 Taiwan Semiconductor Manufacturing Co., Ltd. Package structure with through-via in molding compound and dielectric layer
US11756802B2 (en) 2017-06-30 2023-09-12 Taiwan Semiconductor Manufacturing Company, Ltd. Thermally conductive material in the recess of an encapsulant and sidewall of an integrated circuit device
US11488843B2 (en) * 2017-06-30 2022-11-01 Taiwan Semiconductor Manufacturing Company, Ltd. Underfill between a first package and a second package
US20190027446A1 (en) * 2017-07-18 2019-01-24 Taiwan Semiconductor Manufacturing Co., Ltd. Package structure, integrated fan-out package and method of fabricating the same
US10522476B2 (en) * 2017-07-18 2019-12-31 Taiwan Semiconductor Manufacturing Co., Ltd. Package structure, integrated fan-out package and method of fabricating the same
US11201142B2 (en) * 2017-07-27 2021-12-14 Taiwan Semiconductor Manufacturing Company, Ltd. Semiconductor package, package on package structure and method of froming package on package structure
US20190035772A1 (en) * 2017-07-27 2019-01-31 Taiwan Semiconductor Manufacturing Co., Ltd. Semicondcutor package, package on package structure and method of froming package on package structure
US10290610B2 (en) * 2017-08-29 2019-05-14 Taiwan Semiconductor Manufacturing Co., Ltd. PoP device and method of forming the same
US11901302B2 (en) * 2017-09-29 2024-02-13 Taiwan Semiconductor Manufacturing Company, Ltd InFO-POP structures with TIVs having cavities
US20190103387A1 (en) * 2017-09-30 2019-04-04 Taiwan Semiconductor Manufacturing Co., Ltd. Pop device and method of forming the same
US10510732B2 (en) * 2017-09-30 2019-12-17 Taiwan Semiconductor Manufacturing Co., Ltd. PoP device and method of forming the same
US11837587B2 (en) * 2017-10-27 2023-12-05 Taiwan Semiconductor Manufacturing Company, Ltd. Package structure and manufacturing method thereof
US20190131283A1 (en) * 2017-10-27 2019-05-02 Taiwan Semiconductor Manufacturing Co., Ltd. Package structure and manufacturing method thereof
US10636775B2 (en) * 2017-10-27 2020-04-28 Taiwan Semiconductor Manufacturing Co., Ltd. Package structure and manufacturing method thereof
US20220122952A1 (en) * 2017-10-27 2022-04-21 Taiwan Semiconductor Manufacturing Company, Ltd. Package structure and manufacturing method thereof
US11942433B2 (en) 2019-12-23 2024-03-26 Taiwan Semiconductor Manufacturing Company, Ltd. Integrated circuit package and method
US11227837B2 (en) * 2019-12-23 2022-01-18 Taiwan Semiconductor Manufacturing Company, Ltd. Integrated circuit package and method

Also Published As

Publication number Publication date
US20160307778A1 (en) 2016-10-20
TWI514542B (en) 2015-12-21
US20170229432A1 (en) 2017-08-10
TW201431039A (en) 2014-08-01
CN103972191A (en) 2014-08-06
US10079225B2 (en) 2018-09-18
CN103972191B (en) 2017-04-26
US10079159B2 (en) 2018-09-18
US9378982B2 (en) 2016-06-28

Similar Documents

Publication Publication Date Title
US10079225B2 (en) Die package with openings surrounding end-portions of through package vias (TPVs) and package on package (PoP) using the die package
US10269778B2 (en) Package on package (PoP) bonding structures
US10128226B2 (en) Mechanisms for forming package structure
US10134706B2 (en) Warpage control of semiconductor die package
US9799620B2 (en) Warpage reduction and adhesion improvement of semiconductor die package
US9219030B2 (en) Package on package structures and methods for forming the same
CN111261608B (en) Semiconductor device and method of forming the same
US9070667B2 (en) Peripheral electrical connection of package on package
CN110610907A (en) Semiconductor structure and method of forming a semiconductor structure
CN114464576A (en) Semiconductor package and method of forming the same
CN112582389A (en) Semiconductor package, package and forming method thereof
US11728312B2 (en) Semiconductor packaging and methods of forming same
US20240234400A1 (en) Integrated circuit packages and methods of forming the same

Legal Events

Date Code Title Description
AS Assignment

Owner name: TAIWAN SEMICONDUCTOR MANUFACTURING COMPANY, LTD.,

Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:LIN, JING-CHENG;HUNG, JUI-PIN;CHENG, LI-HUI;REEL/FRAME:030031/0257

Effective date: 20130307

STCF Information on status: patent grant

Free format text: PATENTED CASE

MAFP Maintenance fee payment

Free format text: PAYMENT OF MAINTENANCE FEE, 4TH YEAR, LARGE ENTITY (ORIGINAL EVENT CODE: M1551); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY

Year of fee payment: 4

MAFP Maintenance fee payment

Free format text: PAYMENT OF MAINTENANCE FEE, 8TH YEAR, LARGE ENTITY (ORIGINAL EVENT CODE: M1552); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY

Year of fee payment: 8