US20140210101A1 - Die package with Openings Surrounding End-portions of Through Package Vias (TPVs) and Package on Package (PoP) Using the Die Package - Google Patents
Die package with Openings Surrounding End-portions of Through Package Vias (TPVs) and Package on Package (PoP) Using the Die Package Download PDFInfo
- Publication number
- US20140210101A1 US20140210101A1 US13/791,245 US201313791245A US2014210101A1 US 20140210101 A1 US20140210101 A1 US 20140210101A1 US 201313791245 A US201313791245 A US 201313791245A US 2014210101 A1 US2014210101 A1 US 2014210101A1
- Authority
- US
- United States
- Prior art keywords
- layer
- package
- semiconductor device
- die
- opening
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Granted
Links
- 229910000679 solder Inorganic materials 0.000 claims abstract description 21
- 229920000642 polymer Polymers 0.000 claims abstract description 15
- 239000004065 semiconductor Substances 0.000 claims description 78
- 238000002161 passivation Methods 0.000 claims description 46
- 238000007747 plating Methods 0.000 claims description 42
- 150000001875 compounds Chemical class 0.000 claims description 41
- 238000000465 moulding Methods 0.000 claims description 41
- 229910000765 intermetallic Inorganic materials 0.000 claims description 24
- 239000003989 dielectric material Substances 0.000 claims description 18
- 239000000463 material Substances 0.000 abstract description 21
- 238000005336 cracking Methods 0.000 abstract description 5
- 230000007246 mechanism Effects 0.000 abstract description 3
- 239000010410 layer Substances 0.000 description 168
- 238000000034 method Methods 0.000 description 39
- 230000008569 process Effects 0.000 description 34
- 239000010949 copper Substances 0.000 description 19
- 229910052802 copper Inorganic materials 0.000 description 17
- 239000000758 substrate Substances 0.000 description 17
- RYGMFSIKBFXOCR-UHFFFAOYSA-N Copper Chemical compound [Cu] RYGMFSIKBFXOCR-UHFFFAOYSA-N 0.000 description 16
- 239000012790 adhesive layer Substances 0.000 description 12
- 229920002120 photoresistant polymer Polymers 0.000 description 9
- QPLDLSVMHZLSFG-UHFFFAOYSA-N Copper oxide Chemical compound [Cu]=O QPLDLSVMHZLSFG-UHFFFAOYSA-N 0.000 description 7
- 239000005751 Copper oxide Substances 0.000 description 7
- 230000015572 biosynthetic process Effects 0.000 description 7
- 229910000431 copper oxide Inorganic materials 0.000 description 7
- 230000004907 flux Effects 0.000 description 7
- 230000010354 integration Effects 0.000 description 6
- 229910052751 metal Inorganic materials 0.000 description 6
- 239000002184 metal Substances 0.000 description 6
- 229910000881 Cu alloy Inorganic materials 0.000 description 5
- 230000004888 barrier function Effects 0.000 description 5
- 238000009792 diffusion process Methods 0.000 description 5
- 238000005530 etching Methods 0.000 description 5
- 239000003292 glue Substances 0.000 description 5
- 230000006872 improvement Effects 0.000 description 5
- 238000004519 manufacturing process Methods 0.000 description 5
- 238000004377 microelectronic Methods 0.000 description 5
- 239000004020 conductor Substances 0.000 description 4
- 238000000151 deposition Methods 0.000 description 4
- 229920002577 polybenzoxazole Polymers 0.000 description 4
- 235000012431 wafers Nutrition 0.000 description 4
- PXHVJJICTQNCMI-UHFFFAOYSA-N Nickel Chemical compound [Ni] PXHVJJICTQNCMI-UHFFFAOYSA-N 0.000 description 3
- NBIIXXVUZAFLBC-UHFFFAOYSA-N Phosphoric acid Chemical compound OP(O)(O)=O NBIIXXVUZAFLBC-UHFFFAOYSA-N 0.000 description 3
- XUIMIQQOPSSXEZ-UHFFFAOYSA-N Silicon Chemical compound [Si] XUIMIQQOPSSXEZ-UHFFFAOYSA-N 0.000 description 3
- 239000003990 capacitor Substances 0.000 description 3
- 230000008021 deposition Effects 0.000 description 3
- 238000002955 isolation Methods 0.000 description 3
- 239000000203 mixture Substances 0.000 description 3
- 238000012858 packaging process Methods 0.000 description 3
- 238000012536 packaging technology Methods 0.000 description 3
- 238000005240 physical vapour deposition Methods 0.000 description 3
- 229910052710 silicon Inorganic materials 0.000 description 3
- 239000010703 silicon Substances 0.000 description 3
- 239000004593 Epoxy Substances 0.000 description 2
- 239000004642 Polyimide Substances 0.000 description 2
- VYPSYNLAJGMNEJ-UHFFFAOYSA-N Silicium dioxide Chemical compound O=[Si]=O VYPSYNLAJGMNEJ-UHFFFAOYSA-N 0.000 description 2
- 229910001069 Ti alloy Inorganic materials 0.000 description 2
- 239000008186 active pharmaceutical agent Substances 0.000 description 2
- 239000007864 aqueous solution Substances 0.000 description 2
- UMIVXZPTRXBADB-UHFFFAOYSA-N benzocyclobutene Chemical compound C1=CC=C2CCC2=C1 UMIVXZPTRXBADB-UHFFFAOYSA-N 0.000 description 2
- 239000003822 epoxy resin Substances 0.000 description 2
- 230000005669 field effect Effects 0.000 description 2
- 239000011521 glass Substances 0.000 description 2
- 229910052737 gold Inorganic materials 0.000 description 2
- 239000010931 gold Substances 0.000 description 2
- 239000007788 liquid Substances 0.000 description 2
- 238000001459 lithography Methods 0.000 description 2
- 229910044991 metal oxide Inorganic materials 0.000 description 2
- 150000004706 metal oxides Chemical class 0.000 description 2
- 229910052759 nickel Inorganic materials 0.000 description 2
- 230000003647 oxidation Effects 0.000 description 2
- 238000007254 oxidation reaction Methods 0.000 description 2
- 238000004806 packaging method and process Methods 0.000 description 2
- 238000000206 photolithography Methods 0.000 description 2
- 229920000647 polyepoxide Polymers 0.000 description 2
- 229920001721 polyimide Polymers 0.000 description 2
- 230000009467 reduction Effects 0.000 description 2
- 229910052709 silver Inorganic materials 0.000 description 2
- 239000011135 tin Substances 0.000 description 2
- JYEUMXHLPRZUAT-UHFFFAOYSA-N 1,2,3-triazine Chemical compound C1=CN=NN=C1 JYEUMXHLPRZUAT-UHFFFAOYSA-N 0.000 description 1
- XQUPVDVFXZDTLT-UHFFFAOYSA-N 1-[4-[[4-(2,5-dioxopyrrol-1-yl)phenyl]methyl]phenyl]pyrrole-2,5-dione Chemical compound O=C1C=CC(=O)N1C(C=C1)=CC=C1CC1=CC=C(N2C(C=CC2=O)=O)C=C1 XQUPVDVFXZDTLT-UHFFFAOYSA-N 0.000 description 1
- 229910000838 Al alloy Inorganic materials 0.000 description 1
- VYZAMTAEIAYCRO-UHFFFAOYSA-N Chromium Chemical compound [Cr] VYZAMTAEIAYCRO-UHFFFAOYSA-N 0.000 description 1
- MHAJPDPJQMAIIY-UHFFFAOYSA-N Hydrogen peroxide Chemical compound OO MHAJPDPJQMAIIY-UHFFFAOYSA-N 0.000 description 1
- 241001123605 Peru tomato mosaic virus Species 0.000 description 1
- 229910000577 Silicon-germanium Inorganic materials 0.000 description 1
- BQCADISMDOOEFD-UHFFFAOYSA-N Silver Chemical compound [Ag] BQCADISMDOOEFD-UHFFFAOYSA-N 0.000 description 1
- ATJFFYVFTNAWJD-UHFFFAOYSA-N Tin Chemical compound [Sn] ATJFFYVFTNAWJD-UHFFFAOYSA-N 0.000 description 1
- LEVVHYCKPQWKOP-UHFFFAOYSA-N [Si].[Ge] Chemical compound [Si].[Ge] LEVVHYCKPQWKOP-UHFFFAOYSA-N 0.000 description 1
- 229920000800 acrylic rubber Polymers 0.000 description 1
- 230000004075 alteration Effects 0.000 description 1
- 229910052782 aluminium Inorganic materials 0.000 description 1
- XAGFODPZIPBFFR-UHFFFAOYSA-N aluminium Chemical compound [Al] XAGFODPZIPBFFR-UHFFFAOYSA-N 0.000 description 1
- 229910000147 aluminium phosphate Inorganic materials 0.000 description 1
- 238000000137 annealing Methods 0.000 description 1
- 239000011230 binding agent Substances 0.000 description 1
- 239000000919 ceramic Substances 0.000 description 1
- 238000006243 chemical reaction Methods 0.000 description 1
- 229910052804 chromium Inorganic materials 0.000 description 1
- 239000011651 chromium Substances 0.000 description 1
- 238000004140 cleaning Methods 0.000 description 1
- 239000011248 coating agent Substances 0.000 description 1
- 238000000576 coating method Methods 0.000 description 1
- 230000000295 complement effect Effects 0.000 description 1
- 239000002131 composite material Substances 0.000 description 1
- 238000010276 construction Methods 0.000 description 1
- 238000005553 drilling Methods 0.000 description 1
- 238000001035 drying Methods 0.000 description 1
- 239000004744 fabric Substances 0.000 description 1
- 239000011152 fibreglass Substances 0.000 description 1
- 239000000945 filler Substances 0.000 description 1
- 239000011888 foil Substances 0.000 description 1
- PCHJSUWPFVWCPO-UHFFFAOYSA-N gold Chemical compound [Au] PCHJSUWPFVWCPO-UHFFFAOYSA-N 0.000 description 1
- 238000000227 grinding Methods 0.000 description 1
- 229910021480 group 4 element Inorganic materials 0.000 description 1
- 229910021478 group 5 element Inorganic materials 0.000 description 1
- 230000017525 heat dissipation Effects 0.000 description 1
- 229910052739 hydrogen Inorganic materials 0.000 description 1
- 238000002513 implantation Methods 0.000 description 1
- 239000012212 insulator Substances 0.000 description 1
- 238000005304 joining Methods 0.000 description 1
- 238000003475 lamination Methods 0.000 description 1
- 238000005272 metallurgy Methods 0.000 description 1
- 239000002365 multiple layer Substances 0.000 description 1
- 238000000059 patterning Methods 0.000 description 1
- 239000005011 phenolic resin Substances 0.000 description 1
- 239000004033 plastic Substances 0.000 description 1
- 229920003023 plastic Polymers 0.000 description 1
- 238000005498 polishing Methods 0.000 description 1
- 229920003192 poly(bis maleimide) Polymers 0.000 description 1
- 229920000058 polyacrylate Polymers 0.000 description 1
- 229920005989 resin Polymers 0.000 description 1
- 239000011347 resin Substances 0.000 description 1
- 239000000377 silicon dioxide Substances 0.000 description 1
- 239000004332 silver Substances 0.000 description 1
- 239000010944 silver (metal) Substances 0.000 description 1
- 239000002356 single layer Substances 0.000 description 1
- 239000000243 solution Substances 0.000 description 1
- 238000006467 substitution reaction Methods 0.000 description 1
- 239000002344 surface layer Substances 0.000 description 1
- -1 tape Substances 0.000 description 1
- 229910052718 tin Inorganic materials 0.000 description 1
- WFKWXMTUELFFGS-UHFFFAOYSA-N tungsten Chemical compound [W] WFKWXMTUELFFGS-UHFFFAOYSA-N 0.000 description 1
- 229910052721 tungsten Inorganic materials 0.000 description 1
- 239000010937 tungsten Substances 0.000 description 1
Images
Classifications
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/04—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
- H01L21/48—Manufacture or treatment of parts, e.g. containers, prior to assembly of the devices, using processes not provided for in a single one of the subgroups H01L21/06 - H01L21/326
- H01L21/4814—Conductive parts
- H01L21/4846—Leads on or in insulating or insulated substrates, e.g. metallisation
- H01L21/486—Via connections through the substrate with or without pins
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/52—Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames
- H01L23/538—Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames the interconnection structure between a plurality of semiconductor chips being formed on, or in, insulating substrates
- H01L23/5384—Conductive vias through the substrate with or without pins, e.g. buried coaxial conductors
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/04—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
- H01L21/50—Assembly of semiconductor devices using processes or apparatus not provided for in a single one of the subgroups H01L21/06 - H01L21/326, e.g. sealing of a cap to a base of a container
- H01L21/56—Encapsulations, e.g. encapsulation layers, coatings
- H01L21/565—Moulds
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/67—Apparatus specially adapted for handling semiconductor or electric solid state devices during manufacture or treatment thereof; Apparatus specially adapted for handling wafers during manufacture or treatment of semiconductor or electric solid state devices or components ; Apparatus not specifically provided for elsewhere
- H01L21/683—Apparatus specially adapted for handling semiconductor or electric solid state devices during manufacture or treatment thereof; Apparatus specially adapted for handling wafers during manufacture or treatment of semiconductor or electric solid state devices or components ; Apparatus not specifically provided for elsewhere for supporting or gripping
- H01L21/6835—Apparatus specially adapted for handling semiconductor or electric solid state devices during manufacture or treatment thereof; Apparatus specially adapted for handling wafers during manufacture or treatment of semiconductor or electric solid state devices or components ; Apparatus not specifically provided for elsewhere for supporting or gripping using temporarily an auxiliary support
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/67—Apparatus specially adapted for handling semiconductor or electric solid state devices during manufacture or treatment thereof; Apparatus specially adapted for handling wafers during manufacture or treatment of semiconductor or electric solid state devices or components ; Apparatus not specifically provided for elsewhere
- H01L21/683—Apparatus specially adapted for handling semiconductor or electric solid state devices during manufacture or treatment thereof; Apparatus specially adapted for handling wafers during manufacture or treatment of semiconductor or electric solid state devices or components ; Apparatus not specifically provided for elsewhere for supporting or gripping
- H01L21/6835—Apparatus specially adapted for handling semiconductor or electric solid state devices during manufacture or treatment thereof; Apparatus specially adapted for handling wafers during manufacture or treatment of semiconductor or electric solid state devices or components ; Apparatus not specifically provided for elsewhere for supporting or gripping using temporarily an auxiliary support
- H01L21/6836—Wafer tapes, e.g. grinding or dicing support tapes
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/48—Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor
- H01L23/488—Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor consisting of soldered or bonded constructions
- H01L23/498—Leads, i.e. metallisations or lead-frames on insulating substrates, e.g. chip carriers
- H01L23/49811—Additional leads joined to the metallisation on the insulating substrate, e.g. pins, bumps, wires, flat leads
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/48—Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor
- H01L23/488—Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor consisting of soldered or bonded constructions
- H01L23/498—Leads, i.e. metallisations or lead-frames on insulating substrates, e.g. chip carriers
- H01L23/49811—Additional leads joined to the metallisation on the insulating substrate, e.g. pins, bumps, wires, flat leads
- H01L23/49816—Spherical bumps on the substrate for external connection, e.g. ball grid arrays [BGA]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/48—Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor
- H01L23/488—Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor consisting of soldered or bonded constructions
- H01L23/498—Leads, i.e. metallisations or lead-frames on insulating substrates, e.g. chip carriers
- H01L23/49827—Via connections through the substrates, e.g. pins going through the substrate, coaxial cables
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/52—Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames
- H01L23/522—Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames including external interconnections consisting of a multilayer structure of conductive and insulating layers inseparably formed on the semiconductor body
- H01L23/528—Geometry or layout of the interconnection structure
- H01L23/5283—Cross-sectional geometry
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/52—Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames
- H01L23/538—Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames the interconnection structure between a plurality of semiconductor chips being formed on, or in, insulating substrates
- H01L23/5389—Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames the interconnection structure between a plurality of semiconductor chips being formed on, or in, insulating substrates the chips being integrally enclosed by the interconnect and support structures
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L24/00—Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
- H01L24/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L24/18—High density interconnect [HDI] connectors; Manufacturing methods related thereto
- H01L24/19—Manufacturing methods of high density interconnect preforms
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L24/00—Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
- H01L24/93—Batch processes
- H01L24/95—Batch processes at chip-level, i.e. with connecting carried out on a plurality of singulated devices, i.e. on diced chips
- H01L24/97—Batch processes at chip-level, i.e. with connecting carried out on a plurality of singulated devices, i.e. on diced chips the devices being connected to a common substrate, e.g. interposer, said common substrate being separable into individual assemblies after connecting
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L25/00—Assemblies consisting of a plurality of individual semiconductor or other solid state devices ; Multistep manufacturing processes thereof
- H01L25/03—Assemblies consisting of a plurality of individual semiconductor or other solid state devices ; Multistep manufacturing processes thereof all the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/00, or in a single subclass of H10K, H10N, e.g. assemblies of rectifier diodes
- H01L25/10—Assemblies consisting of a plurality of individual semiconductor or other solid state devices ; Multistep manufacturing processes thereof all the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/00, or in a single subclass of H10K, H10N, e.g. assemblies of rectifier diodes the devices having separate containers
- H01L25/105—Assemblies consisting of a plurality of individual semiconductor or other solid state devices ; Multistep manufacturing processes thereof all the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/00, or in a single subclass of H10K, H10N, e.g. assemblies of rectifier diodes the devices having separate containers the devices being of a type provided for in group H01L27/00
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L25/00—Assemblies consisting of a plurality of individual semiconductor or other solid state devices ; Multistep manufacturing processes thereof
- H01L25/50—Multistep manufacturing processes of assemblies consisting of devices, each device being of a type provided for in group H01L27/00 or H01L29/00
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2221/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof covered by H01L21/00
- H01L2221/67—Apparatus for handling semiconductor or electric solid state devices during manufacture or treatment thereof; Apparatus for handling wafers during manufacture or treatment of semiconductor or electric solid state devices or components; Apparatus not specifically provided for elsewhere
- H01L2221/683—Apparatus for handling semiconductor or electric solid state devices during manufacture or treatment thereof; Apparatus for handling wafers during manufacture or treatment of semiconductor or electric solid state devices or components; Apparatus not specifically provided for elsewhere for supporting or gripping
- H01L2221/68304—Apparatus for handling semiconductor or electric solid state devices during manufacture or treatment thereof; Apparatus for handling wafers during manufacture or treatment of semiconductor or electric solid state devices or components; Apparatus not specifically provided for elsewhere for supporting or gripping using temporarily an auxiliary support
- H01L2221/68318—Auxiliary support including means facilitating the separation of a device or wafer from the auxiliary support
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2221/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof covered by H01L21/00
- H01L2221/67—Apparatus for handling semiconductor or electric solid state devices during manufacture or treatment thereof; Apparatus for handling wafers during manufacture or treatment of semiconductor or electric solid state devices or components; Apparatus not specifically provided for elsewhere
- H01L2221/683—Apparatus for handling semiconductor or electric solid state devices during manufacture or treatment thereof; Apparatus for handling wafers during manufacture or treatment of semiconductor or electric solid state devices or components; Apparatus not specifically provided for elsewhere for supporting or gripping
- H01L2221/68304—Apparatus for handling semiconductor or electric solid state devices during manufacture or treatment thereof; Apparatus for handling wafers during manufacture or treatment of semiconductor or electric solid state devices or components; Apparatus not specifically provided for elsewhere for supporting or gripping using temporarily an auxiliary support
- H01L2221/68345—Apparatus for handling semiconductor or electric solid state devices during manufacture or treatment thereof; Apparatus for handling wafers during manufacture or treatment of semiconductor or electric solid state devices or components; Apparatus not specifically provided for elsewhere for supporting or gripping using temporarily an auxiliary support used as a support during the manufacture of self supporting substrates
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2221/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof covered by H01L21/00
- H01L2221/67—Apparatus for handling semiconductor or electric solid state devices during manufacture or treatment thereof; Apparatus for handling wafers during manufacture or treatment of semiconductor or electric solid state devices or components; Apparatus not specifically provided for elsewhere
- H01L2221/683—Apparatus for handling semiconductor or electric solid state devices during manufacture or treatment thereof; Apparatus for handling wafers during manufacture or treatment of semiconductor or electric solid state devices or components; Apparatus not specifically provided for elsewhere for supporting or gripping
- H01L2221/68304—Apparatus for handling semiconductor or electric solid state devices during manufacture or treatment thereof; Apparatus for handling wafers during manufacture or treatment of semiconductor or electric solid state devices or components; Apparatus not specifically provided for elsewhere for supporting or gripping using temporarily an auxiliary support
- H01L2221/68372—Apparatus for handling semiconductor or electric solid state devices during manufacture or treatment thereof; Apparatus for handling wafers during manufacture or treatment of semiconductor or electric solid state devices or components; Apparatus not specifically provided for elsewhere for supporting or gripping using temporarily an auxiliary support used to support a device or wafer when forming electrical connections thereto
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2221/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof covered by H01L21/00
- H01L2221/67—Apparatus for handling semiconductor or electric solid state devices during manufacture or treatment thereof; Apparatus for handling wafers during manufacture or treatment of semiconductor or electric solid state devices or components; Apparatus not specifically provided for elsewhere
- H01L2221/683—Apparatus for handling semiconductor or electric solid state devices during manufacture or treatment thereof; Apparatus for handling wafers during manufacture or treatment of semiconductor or electric solid state devices or components; Apparatus not specifically provided for elsewhere for supporting or gripping
- H01L2221/68304—Apparatus for handling semiconductor or electric solid state devices during manufacture or treatment thereof; Apparatus for handling wafers during manufacture or treatment of semiconductor or electric solid state devices or components; Apparatus not specifically provided for elsewhere for supporting or gripping using temporarily an auxiliary support
- H01L2221/68381—Details of chemical or physical process used for separating the auxiliary support from a device or wafer
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/10—Bump connectors; Manufacturing methods related thereto
- H01L2224/12—Structure, shape, material or disposition of the bump connectors prior to the connecting process
- H01L2224/12105—Bump connectors formed on an encapsulation of the semiconductor or solid-state body, e.g. bumps on chip-scale packages
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/10—Bump connectors; Manufacturing methods related thereto
- H01L2224/15—Structure, shape, material or disposition of the bump connectors after the connecting process
- H01L2224/16—Structure, shape, material or disposition of the bump connectors after the connecting process of an individual bump connector
- H01L2224/161—Disposition
- H01L2224/16135—Disposition the bump connector connecting between different semiconductor or solid-state bodies, i.e. chip-to-chip
- H01L2224/16145—Disposition the bump connector connecting between different semiconductor or solid-state bodies, i.e. chip-to-chip the bodies being stacked
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/10—Bump connectors; Manufacturing methods related thereto
- H01L2224/15—Structure, shape, material or disposition of the bump connectors after the connecting process
- H01L2224/16—Structure, shape, material or disposition of the bump connectors after the connecting process of an individual bump connector
- H01L2224/161—Disposition
- H01L2224/16151—Disposition the bump connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive
- H01L2224/16221—Disposition the bump connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked
- H01L2224/16225—Disposition the bump connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being non-metallic, e.g. insulating substrate with or without metallisation
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/18—High density interconnect [HDI] connectors; Manufacturing methods related thereto
- H01L2224/19—Manufacturing methods of high density interconnect preforms
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/18—High density interconnect [HDI] connectors; Manufacturing methods related thereto
- H01L2224/23—Structure, shape, material or disposition of the high density interconnect connectors after the connecting process
- H01L2224/24—Structure, shape, material or disposition of the high density interconnect connectors after the connecting process of an individual high density interconnect connector
- H01L2224/241—Disposition
- H01L2224/24135—Connecting between different semiconductor or solid-state bodies, i.e. chip-to-chip
- H01L2224/24145—Connecting between different semiconductor or solid-state bodies, i.e. chip-to-chip the bodies being stacked
- H01L2224/24146—Connecting between different semiconductor or solid-state bodies, i.e. chip-to-chip the bodies being stacked the HDI interconnect connecting to the same level of the lower semiconductor or solid-state body at which the upper semiconductor or solid-state body is mounted
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/18—High density interconnect [HDI] connectors; Manufacturing methods related thereto
- H01L2224/23—Structure, shape, material or disposition of the high density interconnect connectors after the connecting process
- H01L2224/24—Structure, shape, material or disposition of the high density interconnect connectors after the connecting process of an individual high density interconnect connector
- H01L2224/2499—Auxiliary members for HDI interconnects, e.g. spacers, alignment aids
- H01L2224/24991—Auxiliary members for HDI interconnects, e.g. spacers, alignment aids being formed on the semiconductor or solid-state body to be connected
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/26—Layer connectors, e.g. plate connectors, solder or adhesive layers; Manufacturing methods related thereto
- H01L2224/31—Structure, shape, material or disposition of the layer connectors after the connecting process
- H01L2224/32—Structure, shape, material or disposition of the layer connectors after the connecting process of an individual layer connector
- H01L2224/321—Disposition
- H01L2224/32135—Disposition the layer connector connecting between different semiconductor or solid-state bodies, i.e. chip-to-chip
- H01L2224/32145—Disposition the layer connector connecting between different semiconductor or solid-state bodies, i.e. chip-to-chip the bodies being stacked
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/26—Layer connectors, e.g. plate connectors, solder or adhesive layers; Manufacturing methods related thereto
- H01L2224/31—Structure, shape, material or disposition of the layer connectors after the connecting process
- H01L2224/32—Structure, shape, material or disposition of the layer connectors after the connecting process of an individual layer connector
- H01L2224/321—Disposition
- H01L2224/32151—Disposition the layer connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive
- H01L2224/32221—Disposition the layer connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked
- H01L2224/32225—Disposition the layer connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being non-metallic, e.g. insulating substrate with or without metallisation
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/42—Wire connectors; Manufacturing methods related thereto
- H01L2224/47—Structure, shape, material or disposition of the wire connectors after the connecting process
- H01L2224/48—Structure, shape, material or disposition of the wire connectors after the connecting process of an individual wire connector
- H01L2224/4805—Shape
- H01L2224/4809—Loop shape
- H01L2224/48091—Arched
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/42—Wire connectors; Manufacturing methods related thereto
- H01L2224/47—Structure, shape, material or disposition of the wire connectors after the connecting process
- H01L2224/48—Structure, shape, material or disposition of the wire connectors after the connecting process of an individual wire connector
- H01L2224/481—Disposition
- H01L2224/48151—Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive
- H01L2224/48221—Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked
- H01L2224/48225—Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being non-metallic, e.g. insulating substrate with or without metallisation
- H01L2224/48227—Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being non-metallic, e.g. insulating substrate with or without metallisation connecting the wire to a bond pad of the item
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/73—Means for bonding being of different types provided for in two or more of groups H01L2224/10, H01L2224/18, H01L2224/26, H01L2224/34, H01L2224/42, H01L2224/50, H01L2224/63, H01L2224/71
- H01L2224/732—Location after the connecting process
- H01L2224/73251—Location after the connecting process on different surfaces
- H01L2224/73265—Layer and wire connectors
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/73—Means for bonding being of different types provided for in two or more of groups H01L2224/10, H01L2224/18, H01L2224/26, H01L2224/34, H01L2224/42, H01L2224/50, H01L2224/63, H01L2224/71
- H01L2224/732—Location after the connecting process
- H01L2224/73251—Location after the connecting process on different surfaces
- H01L2224/73267—Layer and HDI connectors
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/80—Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected
- H01L2224/83—Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected using a layer connector
- H01L2224/83001—Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected using a layer connector involving a temporary auxiliary member not forming part of the bonding apparatus
- H01L2224/83005—Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected using a layer connector involving a temporary auxiliary member not forming part of the bonding apparatus being a temporary or sacrificial substrate
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/91—Methods for connecting semiconductor or solid state bodies including different methods provided for in two or more of groups H01L2224/80 - H01L2224/90
- H01L2224/92—Specific sequence of method steps
- H01L2224/922—Connecting different surfaces of the semiconductor or solid-state body with connectors of different types
- H01L2224/9222—Sequential connecting processes
- H01L2224/92242—Sequential connecting processes the first connecting process involving a layer connector
- H01L2224/92244—Sequential connecting processes the first connecting process involving a layer connector the second connecting process involving a build-up interconnect
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/93—Batch processes
- H01L2224/95—Batch processes at chip-level, i.e. with connecting carried out on a plurality of singulated devices, i.e. on diced chips
- H01L2224/95001—Batch processes at chip-level, i.e. with connecting carried out on a plurality of singulated devices, i.e. on diced chips involving a temporary auxiliary member not forming part of the bonding apparatus, e.g. removable or sacrificial coating, film or substrate
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/93—Batch processes
- H01L2224/95—Batch processes at chip-level, i.e. with connecting carried out on a plurality of singulated devices, i.e. on diced chips
- H01L2224/97—Batch processes at chip-level, i.e. with connecting carried out on a plurality of singulated devices, i.e. on diced chips the devices being connected to a common substrate, e.g. interposer, said common substrate being separable into individual assemblies after connecting
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2225/00—Details relating to assemblies covered by the group H01L25/00 but not provided for in its subgroups
- H01L2225/03—All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00
- H01L2225/10—All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00 the devices having separate containers
- H01L2225/1005—All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00 the devices having separate containers the devices being of a type provided for in group H01L27/00
- H01L2225/1011—All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00 the devices having separate containers the devices being of a type provided for in group H01L27/00 the containers being in a stacked arrangement
- H01L2225/1017—All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00 the devices having separate containers the devices being of a type provided for in group H01L27/00 the containers being in a stacked arrangement the lowermost container comprising a device support
- H01L2225/1023—All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00 the devices having separate containers the devices being of a type provided for in group H01L27/00 the containers being in a stacked arrangement the lowermost container comprising a device support the support being an insulating substrate
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2225/00—Details relating to assemblies covered by the group H01L25/00 but not provided for in its subgroups
- H01L2225/03—All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00
- H01L2225/10—All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00 the devices having separate containers
- H01L2225/1005—All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00 the devices having separate containers the devices being of a type provided for in group H01L27/00
- H01L2225/1011—All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00 the devices having separate containers the devices being of a type provided for in group H01L27/00 the containers being in a stacked arrangement
- H01L2225/1017—All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00 the devices having separate containers the devices being of a type provided for in group H01L27/00 the containers being in a stacked arrangement the lowermost container comprising a device support
- H01L2225/1035—All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00 the devices having separate containers the devices being of a type provided for in group H01L27/00 the containers being in a stacked arrangement the lowermost container comprising a device support the device being entirely enclosed by the support, e.g. high-density interconnect [HDI]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2225/00—Details relating to assemblies covered by the group H01L25/00 but not provided for in its subgroups
- H01L2225/03—All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00
- H01L2225/10—All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00 the devices having separate containers
- H01L2225/1005—All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00 the devices having separate containers the devices being of a type provided for in group H01L27/00
- H01L2225/1011—All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00 the devices having separate containers the devices being of a type provided for in group H01L27/00 the containers being in a stacked arrangement
- H01L2225/1047—Details of electrical connections between containers
- H01L2225/1058—Bump or bump-like electrical connections, e.g. balls, pillars, posts
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/10—Details of semiconductor or other solid state devices to be connected
- H01L2924/11—Device type
- H01L2924/12—Passive devices, e.g. 2 terminal devices
- H01L2924/1204—Optical Diode
- H01L2924/12042—LASER
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/10—Details of semiconductor or other solid state devices to be connected
- H01L2924/11—Device type
- H01L2924/13—Discrete devices, e.g. 3 terminal devices
- H01L2924/1304—Transistor
- H01L2924/1305—Bipolar Junction Transistor [BJT]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/10—Details of semiconductor or other solid state devices to be connected
- H01L2924/11—Device type
- H01L2924/13—Discrete devices, e.g. 3 terminal devices
- H01L2924/1304—Transistor
- H01L2924/1306—Field-effect transistor [FET]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/10—Details of semiconductor or other solid state devices to be connected
- H01L2924/11—Device type
- H01L2924/13—Discrete devices, e.g. 3 terminal devices
- H01L2924/1304—Transistor
- H01L2924/1306—Field-effect transistor [FET]
- H01L2924/13091—Metal-Oxide-Semiconductor Field-Effect Transistor [MOSFET]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/15—Details of package parts other than the semiconductor or other solid state devices to be connected
- H01L2924/151—Die mounting substrate
- H01L2924/153—Connection portion
- H01L2924/1531—Connection portion the connection portion being formed only on the surface of the substrate opposite to the die mounting surface
- H01L2924/15311—Connection portion the connection portion being formed only on the surface of the substrate opposite to the die mounting surface being a ball array, e.g. BGA
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/15—Details of package parts other than the semiconductor or other solid state devices to be connected
- H01L2924/181—Encapsulation
Definitions
- Semiconductor devices are used in a variety of electronic applications, such as personal computers, cell phones, digital cameras, and other electronic equipment, as examples. Semiconductor devices are typically fabricated by sequentially depositing insulating or dielectric layers, conductive layers, and semiconductive layers of materials over a semiconductor substrate, and patterning the various material layers using lithography to form circuit components and elements thereon.
- PoP package on package
- FIG. 1A is a perspective view of a package structure, in accordance with some embodiments.
- FIG. 1B show a cross-sectional view of a die package bonded to another die package, in accordance with some embodiments
- FIGS. 2A-2O show cross-sectional views of a sequential process flow of preparing a package on package (PoP) device, in accordance with some embodiments;
- FIGS. 3A-3H show cross-sectional views of various structures surrounding the exposed top portion of a through package via (TPV), in accordance with some embodiments.
- FIGS. 4A-4C show cross-sectional views of various bonding structures, in accordance with some embodiments.
- Three-dimensional integrated circuits have been therefore created to resolve the above-discussed limitations.
- 3D ICs Three-dimensional integrated circuits
- two or more wafers, each including an integrated circuit are formed.
- the wafers are sawed to form dies. Dies with the same or different devices are packaged and are then bonded with the devices aligned.
- Through-package-vias also referred to as through-molding-vias (TMVs)
- TMVs through-molding-vias
- TVs Through vias
- TVs such as TPVs
- TVs also include through silicon vias (TSVs) and other applicable structures.
- FIG. 1A is a perspective view of a package structure 100 including a package 110 bonded to another package 120 , which is further bonded to another substrate 130 in accordance with some embodiments.
- Each of die packages 110 and 120 includes at least a semiconductor die (not shown).
- the semiconductor die includes a semiconductor substrate as employed in a semiconductor integrated circuit fabrication, and integrated circuits may be formed therein and/or thereupon.
- the semiconductor substrate refers to any construction comprising semiconductor materials, including, but not limited to, bulk silicon, a semiconductor wafer, a silicon-on-insulator (SOI) substrate, or a silicon germanium substrate. Other semiconductor materials including group III, group IV, and group V elements may also be used.
- the semiconductor substrate may further comprise a plurality of isolation features (not shown), such as shallow trench isolation (STI) features or local oxidation of silicon (LOCOS) features.
- the isolation features may define and isolate the various microelectronic elements.
- the various microelectronic elements that may be formed in the semiconductor substrate include transistors (e.g., metal oxide semiconductor field effect transistors (MOSFET), complementary metal oxide semiconductor (CMOS) transistors, bipolar junction transistors (BJT), high voltage transistors, high frequency transistors, p-channel and/or n-channel field effect transistors (PFETs/NFETs), etc.); resistors; diodes; capacitors; inductors; fuses; and other suitable elements.
- MOSFET metal oxide semiconductor field effect transistors
- CMOS complementary metal oxide semiconductor
- BJT bipolar junction transistors
- resistors diodes
- capacitors inductors
- fuses and other suitable elements.
- microelectronic elements including deposition, etching, implantation, photolithography, annealing, and/or other suitable processes.
- the microelectronic elements are interconnected to form the integrated circuit device, such as a logic device, memory device (e.g., SRAM), RF device, input/output (I/O) device, system-on-chip (SoC) device, combinations thereof, and other suitable types of devices.
- Package 120 includes through-package-vias (TPVs) and function as an interposer, in accordance with some embodiments.
- Substrate 130 may be made of bismaleimide triazine (BT) resin, FR-4 (a composite material composed of woven fiberglass cloth with an epoxy resin binder that is flame resistant), ceramic, glass, plastic, tape, film, or other supporting materials that may carry the conductive pads or lands needed to receive conductive terminals.
- substrate 130 is a multiple-layer circuit board.
- Package 110 is bonded to package 120 via connectors 115
- package 120 is bonded to substrate 130 via external connectors 145 .
- the external connectors 145 are bonded bump structures, such as bonded solder bumps, or bonded copper posts with a joining solder layer. Solder described here may include lead or may be lead-free.
- FIG. 1B show a cross-sectional view of a die package 110 over a die package 120 , in accordance with some embodiments.
- package 110 includes a two semiconductor dies 112 and 113 , with die 113 disposed over die 112 .
- package 110 could include one semiconductor die or more than two semiconductor dies.
- Semiconductor dies 112 and 113 may include various microelectronic elements, as described above for semiconductor dies.
- Semiconductor die 112 is bonded to a substrate 115 .
- Substrate 115 may include various materials and/or components described above for substrate 100 .
- Semiconductor die 112 is electrically connected to conductive elements (not shown) in substrate 115 via bonding wires 114 , in accordance with some embodiments.
- semiconductor die 113 is electrically connected to the conductive elements in substrate 115 via bonding wires 116 .
- Package 110 also includes a molding compound 111 , which covers semiconductor dies 112 and 113 , and also bonding wires 114 and 116 .
- Package 110 also includes a number of connectors 117 for external connections. Connectors 117 are formed on metal pads 118 , which are electrically connected to bonding wires 114 and 116 by interconnect structures 119 , which may include vias and metal lines.
- Die package 120 includes a semiconductor die 121 and TPVs 122 , which surround die 121 , as shown in FIG. 1B in accordance with some embodiments.
- Package 120 also includes a redistribution structure 125 , which includes one or more redistribution layers (RDLs) 123 .
- Redistribution layers (RDLs) 123 are metal interconnect layers, which may include metal lines and vias, and are surrounded by dielectric material(s). RDL(s) 123 enables fan-out of die 121 .
- External connectors 126 such as ball grid array (BGA), are attached to metal pads (not shown) on redistribution structure 125 , as shown in FIG. 1B . As shown in FIG.
- TPVs 122 are connected to connectors 117 of package 110 .
- Die 121 and external connectors 126 are on opposite sides of redistribution structure 125 .
- Die 121 is connected to redistribution structure 125 via connectors 127 .
- Connectors 117 of die package 110 are made of solders, in some embodiments.
- connectors 117 include copper posts with solder at the ends of solder posts. The solder of connectors 117 are bonded to exposed copper surface of TPVs 122 , which are filled with copper. However, the exposed copper surface could form copper oxide when exposed to atmosphere. As a result, a copper oxide layer 141 , as shown in TPV 122 D of FIG. 1B , could form on the surface of TPVs 122 . Although a flux could be applied on the surface of TPVs 122 to remove the copper oxide layer formed on the surface of TPVs 122 , the removal process is inconsistent in some embodiments.
- copper oxide layer 141 or at least a portion of copper oxide layer 141 , remains on some TPVs 122 , such as TPV 122 . Solder of connectors 126 does not bond well to copper oxide layer 141 ; therefore, the joint would be weak, which would affect yield and reliability.
- FIG. 1B shows IMC layer 142 formed between solder of connectors 126 and copper of TPVs 122 A , 122 B , and 122 C , in accordance with some embodiments. Due to varying coefficients of thermal expansion (CTEs) of different elements on package 120 , package 120 could bow during and/or after packaging process.
- CTEs coefficients of thermal expansion
- Such bowing creates stress for the bonding structures, formed by bonded connectors 126 and TPVs 122 , between package 120 and package 110 .
- the stress could cause cracking near IMC layer 142 , formed at the interface between TPVs 122 and connectors 117 , of the bonding structures 260 (formed by connectors 117 and TPVs 122 ) to affect yield and reliability of the package-on-package (PoP) structure. Consequently, there is a need of mechanisms for forming bonding structures between die packages without the issues described above.
- FIGS. 2A-2O show cross-sectional views of a sequential process flow of preparing a package on package (PoP) device, in accordance with some embodiments.
- FIG. 2A shows an adhesive layer (or glue layer) 202 , which is over carrier 201 .
- Carrier 201 is made of glass, in accordance with some embodiments. However, other materials may also be used for carrier 201 .
- Adhesive layer 202 is deposited or laminated over carrier 201 , in some embodiments.
- Adhesive layer 202 may be formed of a glue, or may be a lamination material, such as a foil.
- adhesive layer 202 is photosensitive and is easily detached from carrier 201 by shining ultra-violet (UV) light or laser on carrier 201 after the involved packaging process is completed 120 .
- adhesive layer 202 may be a light-to-heat-conversion (LTHC) coating made by 3M Company of St. Paul, Minn.
- LTHC light-to-heat-conversion
- the adhesive layer 202 is heat-sensitive.
- a passivation layer 208 is formed over adhesive layer 202 , in some embodiments.
- the passivation layer 208 is dielectric and functions as a passivation layer over die package.
- passivation layer 208 is made of polymers, such as polyimide, polybenzoxazole (PBO)), or a solder resist.
- Passivation layer 208 improves the adhesion of a plating seed layer (described below) formed over carrier 201 . If the plating seed layer can adhere well to the adhesive layer 202 , the formation of passivation layer 208 can be skipped.
- a plating seed layer 204 is then formed on the passivation layer 208 , as shown in FIG. 2B in accordance with some embodiments.
- the plating seed layer 204 is made of copper and is formed by physical vapor deposition (PVD).
- PVD physical vapor deposition
- other conductive film may also be used.
- the plating seed layer 204 may be made of Ti, Ti alloy, Cu, and/or Cu alloy.
- the Ti alloy and Cu alloy may include silver, chromium, nickel, tin, gold, tungsten, and combinations thereof.
- the thickness of the plating seed layer 204 is in a range from about 0.05 ⁇ m to about 1.0 ⁇ m.
- the plating seed layer 204 includes a diffusion barrier layer, which is formed prior to the deposition of the plating seed layer.
- the plating seed layer 204 may also act as an adhesion layer to under layer.
- the diffusion barrier layer is made of Ti with a thickness in a range from about 0.01 ⁇ m to about 0.1 ⁇ m.
- the diffusion barrier layer may be made of other materials, such as TaN, or other applicable materials and the thickness range is not limited to the range described above.
- the diffusion barrier layer is formed by PVD in some embodiments.
- a photoresist layer 205 is formed over plating seed layer 204 , as shown in FIG. 2C in accordance with some embodiments.
- the photoresist layer 205 may be formed by a wet process, such as a spin-on process, or by a dry process, such as by a dry film.
- the photoresist layer 205 is patterned to formed openings 206 , which are filled to form TPVs described above in FIG. 1B .
- the processes involved include photolithography and resist development.
- the width W of openings 206 is in a range from about 40 ⁇ m to about 260 ⁇ m.
- the depth D of openings 206 is in a range from about 5 ⁇ m to about 300 ⁇ m.
- a conductive layer 207 is plated over the plating seed layer 204 to fill openings 206 , as shown in FIG. 2D in accordance with some embodiments.
- the conductive layer 207 is made of copper, or a copper alloy.
- the thickness of layer 207 , D is in a range from about 5 ⁇ m to about 300 ⁇ m.
- the photoresist layer 205 is removed by an etching process, which may be a dry or a wet process.
- a planarization process is used to remove excess conductive layer 207 formed above surface 203 of photoresist layer 205 prior to the removal of the photoresist layer 205 .
- FIG. 2E shows a cross-sectional view of the structure on carrier 201 after the photoresist layer 205 is removed and conductive layer 207 in the openings 206 are exposed as (conductive) columns 122 ′, in accordance with some embodiments.
- the exposed plating seed layer 204 is removed.
- the plating seed layer 204 is removed by etching, such as by a wet etch.
- an aqueous solution with phosphoric acid (H 3 PO 4 ) and hydrogen peroxide (H 2 O 2 ) may be used.
- an aqueous solution of HF can be used.
- FIG. 2E shows that the plating seed layer 204 under conductive layer 207 is kept and the remaining portions (or exposed portions) are removed.
- semiconductor die 121 is attached to a surface 209 over carrier 201 by a glue layer 210 , as shown in FIG. 2F in accordance with some embodiments.
- Glue layer 210 is made of a die attach film (DAF), in accordance with some embodiments. DAF may be made of epoxy resin, phenol resin, acrylic rubber, silica filler, or a combination thereof.
- FIG. 2F shows that connectors 127 of die 121 are facing away from the surface 209 , which is over passivation layer 208 .
- a liquid molding compound material is then applied on the surface of plating seed layer 204 over carrier 201 to fill the space between conductive columns 122 ′ and die 121 and to cover die 121 and conductive columns 122 ′.
- a thermal process is then applied to harden the molding compound material and to transform it into molding compound 123 .
- Conductive columns 122 ′ become TPVs 122 ′′ after the molding compound 123 is formed to surround them, as shown in FIG. 2G in accordance with some embodiments.
- a planarization process is applied to remove excess molding compound 123 to expose TPVs 122 ′′ and connectors 127 of die 121 .
- the planarization process is a grinding process.
- the planarization process is a chemical-mechanical polishing (CMP) process.
- the post planarization structure is shown in FIG. 2H in accordance with some embodiments.
- redistribution structure 125 is formed over surface 211 over structure of FIG. 2H , as shown in FIG. 2I in accordance with some embodiments.
- FIG. 2I shows that the second redistribution structure 125 include RDLs 213 , which are insulated by one or more passivation layers, such as layer 212 and 214 .
- RDLs 213 may include metal lines and conductive vias.
- the RDLs 213 are made of a conductive material and directly contacts TPVs 122 ′′ and connectors 127 of die 121 .
- the RDLs 213 are made of aluminum, aluminum alloy, copper, or copper-alloy. However, RDLs 213 may be made of other types of conductive materials.
- the passivation layers 212 and 214 are made of dielectric material(s) and provide stress relief for bonding stress incurred during bonding external connectors 126 with substrate 130 .
- the passivation layers 212 and 214 are made of polymers, such as polyimide, polybenzoxazole (PBO), or benzocyclobutene (BCB).
- Passivation 214 is patterned to form openings (not shown) to expose portions of RDLs 123 to form bond pads (not shown).
- an under bump metallurgy (UBM) layer (not shown) is formed over bond pads.
- the UBM layer may also line the sidewalls of openings of passivation layer 214 .
- the RDLs 213 may be a single layer, in some embodiments.
- redistribution structure 125 After the redistribution structure 125 is formed, external connectors 126 are mounted on (or bonded to) bond pads (not shown) of redistribution structure 125 , as shown in FIG. 2J in accordance with some embodiments.
- the dies on carrier 201 are electrically tested to check for the functionality of dies and also for the quality of the formation of the TPVs 122 ′′, the redistribution structure 125 and bonded external connectors 126 , in accordance with some embodiments. In some embodiments, reliability test is also performed.
- FIG. 2J After external connectors 126 are mounted on bond pads, the structure in FIG. 2J is flipped and is attached to a tape 219 , as shown in FIG. 2K in accordance with some embodiments.
- Tape 219 is photosensitive and can be easily detached from a die package of die 121 by shining ultra-violet (UV) light on tape 219 , in accordance with some embodiments.
- adhesive layer 202 is removed. Laser is used to provide heat to remove the adhesive layer 202 , in accordance with some embodiments.
- FIG. 2L shows the structure of FIG. 2K after adhesive layer 202 is removed.
- portions of molding compound 123 and passivation layer 208 surrounding top portions (portions away from connectors 126 , or end-portions) of TPVs 122 ′′ are removed, as shown in FIG. 2M in accordance with some embodiments.
- a laser tool is used to remove (by drilling) materials, such as molding compound 123 and passivation layer 208 , surrounding the top portions of TPVs 122 ′′ to expose the top portions.
- FIGS. 3A-3H show various embodiments for structures surrounding the exposed top portion of a TPV 122 , which will be described in more details below.
- FIG. 2N shows a packaged die 120 ′ following the removal of tape 219 , in accordance with some embodiments.
- Region X in FIG. 2N includes a TPV 122 ′′.
- FIGS. 3A-3H Various embodiments of structures in region X are shown in FIGS. 3A-3H and are described below.
- the individual packaged dies 120 ′ are then bonded to other die packages to form package on package (PoP) structures.
- a die package 110 is placed over and bonded to die package 120 ′, as shown in FIG. 2O in accordance with some embodiments.
- External connectors 117 of die package 110 are bonded to TPVs 122 ′′ of die package 120 ′ to form bonding structures 260 ′.
- Each TPV 122 ′′ include a main body, which is made of copper, and a plating seed layer 204 , which may be made of copper, Ti, or a combination thereof.
- the bonding of connectors 117 to PTVs 122 ′′ involves a reflow process, which could cause formation of an IMC layer 142 ′ next to the outer (and previously exposed) profile of TPVs 122 ′′.
- the IMC layer 142 ′′ contains copper, solder, and Ti, if it is included in the plating seed layer 204 .
- the thickness of IMC layer 142 ′ is in a range from about 0.5 ⁇ m to about 10 ⁇ m, in some embodiments.
- the IMC layer 142 ′′ formed on each TPV 122 ′′ is not a two-dimensional (2D) surface layer, such as IMC layer 142 of FIG. 1B , which cracks easily at corners under stress.
- IMC layer 142 ′′ is a three-dimensional (3D) layer covering the surface of portion of a TPV 122 ′′ protruding above molding compound 123 , as shown in FIG. 2O .
- Such 3D layer is stronger and is less likely to crack under stress.
- Region Y in FIG. 2O includes a bonding structure 260 ′ with a connector 117 and a TPV 122 ′′.
- FIGS. 4A-4C Various embodiments of structures in region Y are shown in FIGS. 4A-4C and are described below.
- FIG. 3A shows an enlarged view of region X of FIG. 2N , in accordance with some embodiments.
- Region X includes TPVs 122 ′′, which are surrounded by molding compound 123 .
- TPVs 122 ′′ are connected to RDLs 213 , which are insulated by passivation layers 212 and 214 , as described above.
- FIG. 3A shows that TPVs 122 ′′ includes a plating seed layer 204 over conductive layer 207 .
- the passivation layer 208 and molding compound 123 covering the plating seed layer 204 and top portion of conductive layer 207 are removed, such as by laser drill, to form opening 300 . If the plating seed layer 204 and the conductive layer 207 are both made of the same conductive material, such as copper or copper alloy, the TPV 122 ′′ would appear to be made of a single material without an obvious interface.
- Opening 300 has a depth D 1 below the surface 301 of 208 . In some embodiments, D 1 is in a range from about 2 ⁇ m to about 100 ⁇ m. Opening 300 has a depth D 2 below the surface 302 of plating seed layer 204 . In some embodiments, D 2 is in a range from about 1 ⁇ m to about 70 ⁇ m.
- the lower portion of opening 300 has a width W 1 from a surface 304 of sidewall of TPV 122 ′′ to a surface 303 of sidewall of molding compound 123 . In some embodiments, W 1 is in a range from about 2 ⁇ m to about 50 ⁇ m.
- the top width W 2 of opening 300 is wider than the width W of TPV 122 ′′. In some embodiments, W 2 is in a range from about 30 ⁇ m to about 300 ⁇ m.
- FIG. 3A shows that the sidewalls of opening 303 are substantially vertical and are substantially perpendicular to the bottom surfaces of opening 300 .
- the surfaces of sidewalls are continuous and smooth.
- the corners at the molding compound 123 of opening 300 ′ could be rounded, as shown in FIG. 3B in accordance with some embodiments.
- the remaining portions, such as the ranges of D 1 , D 2 , W 1 , and W 2 , of opening 300 ′ are similar to opening 300 .
- FIGS. 3A and 3B show that the connections, 302 A and 302 B , of the sidewalls of passivation layer 208 and the sidewalls of molding compound 123 is smooth.
- the smooth connection, 302 A and 302 B , between the sidewalls is achieved by controlling the laser drill process, whose process parameters include drill energy, drill angle, and drill time.
- the drill process is tuned to remove passivation layer 208 and molding compound 123 , not plating layer 204 or conductive layer 207 .
- the drill energy is in a range from 0.1 mJ to about 30 mJ.
- the drill angle is in a range from about 0 degree (perpendicular to surface 301 ) to about 85 degrees to normal of surface 301 of passivation layer 208 .
- the drill time is in a range from about 1 ⁇ s to about 150 ⁇ s for each opening 300 A or 300 B .
- FIGS. 3A and 3B show that the connection, 302 A and 302 B , of the sidewalls of passivation layer 208 and the sidewalls of molding compound 123 is smooth. Alternatively, the connection of the between the sidewalls of these two layer may not be smooth.
- FIG. 3C shows an opening 300 C with the sidewalls 303 of molding compound 123 being substantially vertical, in accordance with some embodiments.
- the sidewalls of passivation layer 208 are slanted with an angle ⁇ from a surface parallel to surface 302 of passivation layer 208 . In some embodiment, the angle ⁇ is in a range from about 10 degrees to about 85 degrees.
- connection 302 C between sidewalls of opening 300 C of passivation layer 208 and molding compound 123 is not smooth and has a sharp corner.
- the widest portion of opening 300 C has a width W 3 .
- W 3 is in a range from about 30 ⁇ m to about 300 ⁇ m.
- the remaining portions, such as the ranges of D 1 , D 2 , W 1 and W 3 , of openings 300 C are similar to those in FIG. 3A .
- the laser drill process can be tuned to create the profile shown in FIG. 3C .
- Other sidewall profiles of passivation layer 208 and molding compound 123 are also possible.
- FIG. 3D shows an opening 300 D with the sidewalls of passivation layer 208 and molding compound 123 being slanted at an angle ⁇ from a surface parallel to surface 301 of passivation layer 208 , in accordance with some embodiments.
- the angle ⁇ is in a range from about 10 degrees to about 85 degrees.
- the remaining portions, such as the ranges of D 1 , D 2 and W 3 , of FIG. 3D are similar to FIG. 3C .
- FIG. 3E shows an opening 300 E with slanted sidewalls on molding compound 123 and substantially vertical sidewalls on passivation layer 208 , in accordance with some embodiments.
- the distance of the ledge W 4 is in a range from about 2 ⁇ m to about 40 ⁇ m.
- the remaining portions, such as the ranges of D 1 , D 2 , W 2 , W 3 and angle ⁇ , of FIG. 3E are similar to those described in FIGS. 3C and 3D .
- FIG. 3F shows an opening 300 F wherein the plating seed layer 04 F is larger than the conductive layer 207 , in accordance with some embodiments.
- the structure in FIG. 3F is similar to the structure in FIG. 3A , expect the plating seed layer 204 F is wider than the conductive layer 207 .
- the different in widths (or the protruding width) W 5 is in a range from about 0.001 ⁇ m to about 1 ⁇ m.
- the protruding portions of plating seed layer 204 F are formed during the removing the plating seed layer 204 not covered by conductive layer 207 , as described in FIG. 2E .
- the etch time of the removing process can be controlled to leave small portions of plating seed layer 204 not covered by conductive layer 207 .
- FIG. 3F The remaining portions, such as the ranges of D 1 , D 2 , W 1 , and W 2 , of FIG. 3F are similar to those described in FIG. 3A . However, other profiles described in FIGS. 3B-3E may also be applied in the embodiment of FIG. 3F .
- FIG. 3G shows an opening 300 G wherein the plating seed layer 204 G is indented from the conductive layer 207 , in accordance with some embodiments.
- FIG. 3G is similar to FIG. 3F , except the plating seed layer 204 G is narrower than the conductive layer 207 .
- the recess W 6 is in a range from about 0.001 ⁇ m to about 1 ⁇ m.
- the recess may be formed by over-etching (or with longer etching time) during the removal of plating seed layer 204 not covered by conductive layer 207 , as described in FIG. 2E .
- other profiles described in FIGS. 3B-3E may also be applied in the embodiment of FIG. 3G .
- FIG. 3H shows an opening 300 H with substantially sidewalls on molding compound 123 and without the passivation layer 208 , in accordance with some embodiments.
- the passivation layer 208 is removed in this instance.
- the passivation layer 208 is removed prior to the formation of opening 300 H , in accordance with some embodiments.
- the remaining portions, such as the ranges of D 2 , W 1 , and W 2 , of FIG. 3H are similar to those described in FIG. 3A .
- Other profiles described in FIGS. 3B rounded lower corners of opening), 3 D (slanted sidewalls), 3 F (protruding plating seed layer) and 3 G (recessed plating seed layer) may also be applied in the embodiment of FIG. 3H .
- region Y in FIG. 2O includes a bonding structure 260 ′ with a connector 117 from an upper die package 110 and a TPV 122 ′′ of a lower die package 120 ′.
- FIG. 4A shows a bonding structure 260 ′ with connector 117 bonded to the top portion of TPV 122 ′′ not embedded in molding compound 123 and passivation layer 208 , in accordance with some embodiments.
- the structure near TPV 122 ′′ prior to bonding is a hybrid between structures of FIG. 3D and FIG. 3E described above.
- the opening 300 ′ has slanted sidewalls on both passivation layer 208 and molding compound 123 .
- the passivation layer 208 is recessed back from an edge of the molding compound 123 , as shown in FIG. 4A .
- an IMC layer 142 ′ is formed by the material(s), such as Cu, Ti, or both, in the plating seed layer 204 and solder material of connector 117 .
- a portion of conductive layer 207 (copper) could be in the IMC layer 142 ′.
- the IMC layer 142 ′ caps around the protruding portion of TPV 122 ′′.
- the IMC layer 142 has a top portion, which is substantially flat, and a side portion, which forms a ring that surrounds the protruding TPV 122 ′′.
- the IMC layer 142 ′ has a thickness in a range from about 0.2 ⁇ m to about 8 ⁇ m.
- the upper portion of connector 117 may form another IMC layer 143 with the bonding pad 118 .
- the thickness of IMC layer 143 depends on the material of bonding pad 118 .
- Some conductive materials, such as Ni, Au, Ag, do not form or formed a very thin IMC layer 143 with solder in connector 117 . Therefore, IMC layer 143 could be non-existent in some embodiments.
- the placement of the connector 117 would be more accurate and the connector 117 would not slide horizontally to miss part of the TPV 122 ′′.
- Horizontal sliding of connectors 117 could occur when the connectors 117 are placed and bonded to TPVs 122 that are flush with molding compound 123 , such as those in FIG. 1B . Such sliding could cause connectors 117 shorting to neighboring TPVs 122 .
- the IMC layer 142 ′ formed is shaped as a cap (a 3D structure), not a surface (a 2D structure).
- the IMC 142 ′ does not easily become a weakest point of the bonding structure and does not crack as easily as the boding structure 260 of FIG. 1B .
- This observation is supported by studies.
- the yield and reliability of bonding structure 260 ′ are better than bonding structure 260 .
- FIG. 4B shows a portion of bonding structure 260 ′ embedded in a polymer layer 270 , in accordance with some embodiments.
- the molding compound 123 surrounding the top portion of TPV 122 ′′ has been removed, such as by laser drill.
- a passivation layer 208 may or may not present above molding compound 123 .
- the presence of the passivation layer 208 is optional.
- Polymer layer 270 is formed around the lower portion of bonding structure 260 ′′. Prior to bonding die package 110 to die package 120 ′, flux could be applied on the surface of die package 120 ′ and covers the exposed surfaces of TPV 122 ′′ and molding compound 123 .
- the applied flux presents oxidation of exposed plating seed layer 204 and conductive layer 207 from the environment and during bonding process.
- Flux is polymer-containing liquid when it is applied on the surface of package 120 ′ and is often removed, such as by a cleaning solution, after the bonding process is completed. However, flux can be left on the surface of package 120 ′ and becomes polymer layer 270 , which yields under stress and can protect the bonding structure 260 ′ from cracking.
- the polymers contained in flux could be epoxy or other types of polymers.
- the thickness D F of polymer layer 270 is in a range from about 0.5 ⁇ m to about 30 ⁇ m.
- Thickness DF can be measured from the surface molding compound 123 , if passivation layer 208 does not exist, or from the surface of passivation layer 208 , if passivation layer 208 exists.
- D F is smaller than D S , in accordance with some embodiments.
- FIG. 4C shows bonding structure 260 ′ embedded in an underfill 275 , in accordance with some embodiments.
- the molding compound 123 surrounding the top portion of TPV 122 ′′ has been removed, such as by laser drill.
- a passivation layer 208 may or may not present above molding compound 123 .
- the presence of the passivation layer 208 is optional.
- An underfill 275 is formed to surround bonding structure 260 ′ after connector 117 is bonded to TPV 122 ′′.
- the underfill 275 contains polymers, such as UF3808 and UF3810 (both are epoxy-based underfill materials) As shown in FIG. 4C , underfill 275 fills the space between die packages 110 and 120 ′. Underfill 275 , which is made of polymers, yields under stress and protects the bonding structure 260 ′ from cracking.
- TPVs through package vias
- PoP package on package
- the openings are formed by removing materials, such as by laser drill, surrounding the end-portions of the TPVs.
- the openings surrounding the end-portions of the TPVs of the die package enable solders of the bonding structures formed between another die package to remain in the openings without sliding and consequently increases yield and reliability of the bonding structures.
- Polymers may also be added to fill the openings surrounding the TPVs or even the space between the die packages to reduce cracking of the bonding structures under stress.
- a semiconductor device in some embodiments, includes a semiconductor die, and a dielectric material adjacent the semiconductor die.
- the semiconductor device also includes a through package via (TPV) disposed in the dielectric material.
- TPV through package via
- An opening in the dielectric material surrounds an end portion of the TPV to expose the end portion, and wherein at least a portion of the opening is between the end portion of the TPV and molding compound.
- a semiconductor device in some embodiments, includes a semiconductor die, and one or more dielectric layers adjacent the semiconductor die.
- the semiconductor die also includes one or more through package vias (TPVs) disposed in the one or more dielectric layers.
- the one or more TPVs extends from first side of the one or more dielectric layers to a second side of the one or more dielectric layers.
- the semiconductor device further includes recesses in the one or more dielectric layers surrounding corresponding ends of the one or more TPVs. The recesses expose at least a portion of sidewalls of corresponding ends of the one or more TPVs.
- a semiconductor device in yet some embodiments, includes a first die package.
- the first die package includes a first semiconductor die, and dielectric material on opposing sides of the first semiconductor die.
- the first die package also includes a through via (TV) in the dielectric material, and an opening in the dielectric material surrounds an end portion of the TV to expose the end portion.
- the semiconductor device also includes a second die package.
- the second die package includes a second semiconductor die, and an external connector.
- the external connector of the second die package is bonded to the end portion of the TV of the first die package using solder to form a bonding structure. The solder is at least partially within the opening
Landscapes
- Engineering & Computer Science (AREA)
- Microelectronics & Electronic Packaging (AREA)
- Power Engineering (AREA)
- Computer Hardware Design (AREA)
- Physics & Mathematics (AREA)
- Condensed Matter Physics & Semiconductors (AREA)
- General Physics & Mathematics (AREA)
- Manufacturing & Machinery (AREA)
- Ceramic Engineering (AREA)
- Geometry (AREA)
- Structures Or Materials For Encapsulating Or Coating Semiconductor Devices Or Solid State Devices (AREA)
- Internal Circuitry In Semiconductor Integrated Circuit Devices (AREA)
Abstract
Description
- Semiconductor devices are used in a variety of electronic applications, such as personal computers, cell phones, digital cameras, and other electronic equipment, as examples. Semiconductor devices are typically fabricated by sequentially depositing insulating or dielectric layers, conductive layers, and semiconductive layers of materials over a semiconductor substrate, and patterning the various material layers using lithography to form circuit components and elements thereon.
- The semiconductor industry continues to improve the integration density of various electronic components (e.g., transistors, diodes, resistors, capacitors, etc.) by continual reductions in minimum feature size, which allow more components to be integrated into a given area. These smaller electronic components also require smaller packages that utilize less area and/or lower height than packages of the past, in some applications.
- Thus, new packaging technologies, such as package on package (PoP), have begun to be developed, in which a top package with a device die is bonded to a bottom package with another device die. By adopting the new packaging technologies, the integration levels of the packages may be increased. These relatively new types of packaging technologies for semiconductors face manufacturing challenges.
- For a more complete understanding of the embodiments, and the advantages thereof, reference is now made to the following descriptions taken in conjunction with the accompanying drawings, in which:
-
FIG. 1A is a perspective view of a package structure, in accordance with some embodiments; -
FIG. 1B show a cross-sectional view of a die package bonded to another die package, in accordance with some embodiments; -
FIGS. 2A-2O show cross-sectional views of a sequential process flow of preparing a package on package (PoP) device, in accordance with some embodiments; -
FIGS. 3A-3H show cross-sectional views of various structures surrounding the exposed top portion of a through package via (TPV), in accordance with some embodiments; and -
FIGS. 4A-4C show cross-sectional views of various bonding structures, in accordance with some embodiments. - The making and using of the embodiments of the disclosure are discussed in detail below. It should be appreciated, however, that the embodiments provide many applicable inventive concepts that can be embodied in a wide variety of specific contexts. The specific embodiments discussed are illustrative, and do not limit the scope of the disclosure.
- Since the invention of the integrated circuit, the semiconductor industry has experienced continual rapid growth due to continuous improvements in the integration density of various electronic components (i.e., transistors, diodes, resistors, capacitors, etc.). For the most part, this improvement in integration density has come from repeated reductions in minimum feature size, allowing for the integration of more components into a given area.
- These integration improvements are essentially two-dimensional (2D) in nature, in that the volume occupied by the integrated components is essentially on the surface of the semiconductor wafer. Although dramatic improvements in lithography have resulted in considerable improvements in 2D integrated circuit formation, there are physical limits to the density that can be achieved in two dimensions. One of these limits is the minimum size needed to make these components. Also, when more devices are put into one chip, more complex designs are required.
- Three-dimensional integrated circuits (3D ICs) have been therefore created to resolve the above-discussed limitations. In some formation processes of 3D ICs, two or more wafers, each including an integrated circuit, are formed. The wafers are sawed to form dies. Dies with the same or different devices are packaged and are then bonded with the devices aligned. Through-package-vias (TPVs), also referred to as through-molding-vias (TMVs), are increasingly used as a way of implementing 3D ICs. Through vias (TVs), such as TPVs, are often used in 3D ICs and stacked dies to provide electrical connections and/or to assist in heat dissipation. In addition to TPVs and TMVs, TVs also include through silicon vias (TSVs) and other applicable structures.
-
FIG. 1A is a perspective view of apackage structure 100 including apackage 110 bonded to anotherpackage 120, which is further bonded to anothersubstrate 130 in accordance with some embodiments. Each of diepackages Package 120 includes through-package-vias (TPVs) and function as an interposer, in accordance with some embodiments. -
Substrate 130 may be made of bismaleimide triazine (BT) resin, FR-4 (a composite material composed of woven fiberglass cloth with an epoxy resin binder that is flame resistant), ceramic, glass, plastic, tape, film, or other supporting materials that may carry the conductive pads or lands needed to receive conductive terminals. In some embodiments,substrate 130 is a multiple-layer circuit board.Package 110 is bonded to package 120 viaconnectors 115, andpackage 120 is bonded tosubstrate 130 viaexternal connectors 145. In some embodiments, theexternal connectors 145 are bonded bump structures, such as bonded solder bumps, or bonded copper posts with a joining solder layer. Solder described here may include lead or may be lead-free. -
FIG. 1B show a cross-sectional view of a diepackage 110 over a diepackage 120, in accordance with some embodiments. As shown inFIG. 1B ,package 110 includes a two semiconductor dies 112 and 113, with die 113 disposed over die 112. However,package 110 could include one semiconductor die or more than two semiconductor dies. In some embodiments, there is a glue layer (not shown) betweendies substrate 115.Substrate 115 may include various materials and/or components described above forsubstrate 100. Semiconductor die 112 is electrically connected to conductive elements (not shown) insubstrate 115 viabonding wires 114, in accordance with some embodiments. Similarly,semiconductor die 113 is electrically connected to the conductive elements insubstrate 115 viabonding wires 116.Package 110 also includes a molding compound 111, which covers semiconductor dies 112 and 113, and also bondingwires Package 110 also includes a number ofconnectors 117 for external connections.Connectors 117 are formed onmetal pads 118, which are electrically connected tobonding wires - Die
package 120 includes asemiconductor die 121 andTPVs 122, which surround die 121, as shown inFIG. 1B in accordance with some embodiments.Package 120 also includes aredistribution structure 125, which includes one or more redistribution layers (RDLs) 123. Redistribution layers (RDLs) 123 are metal interconnect layers, which may include metal lines and vias, and are surrounded by dielectric material(s). RDL(s) 123 enables fan-out ofdie 121.External connectors 126, such as ball grid array (BGA), are attached to metal pads (not shown) onredistribution structure 125, as shown inFIG. 1B . As shown inFIG. 1B ,TPVs 122 are connected toconnectors 117 ofpackage 110.Die 121 andexternal connectors 126 are on opposite sides ofredistribution structure 125.Die 121 is connected toredistribution structure 125 viaconnectors 127. -
Connectors 117 ofdie package 110 are made of solders, in some embodiments. In some embodiments,connectors 117 include copper posts with solder at the ends of solder posts. The solder ofconnectors 117 are bonded to exposed copper surface ofTPVs 122, which are filled with copper. However, the exposed copper surface could form copper oxide when exposed to atmosphere. As a result, acopper oxide layer 141, as shown inTPV 122 D ofFIG. 1B , could form on the surface ofTPVs 122. Although a flux could be applied on the surface ofTPVs 122 to remove the copper oxide layer formed on the surface ofTPVs 122, the removal process is inconsistent in some embodiments. As a result,copper oxide layer 141, or at least a portion ofcopper oxide layer 141, remains on someTPVs 122, such asTPV 122. Solder ofconnectors 126 does not bond well tocopper oxide layer 141; therefore, the joint would be weak, which would affect yield and reliability. - Even if flux does remove the copper oxide layer from TPVs, such as
TPVs connectors 126 and copper of TPVs would result in the formation of intermetallic compound (IMC), such as Cu:Sn.FIG. 1B showsIMC layer 142 formed between solder ofconnectors 126 and copper ofTPVs package 120,package 120 could bow during and/or after packaging process. Such bowing (or warpage) creates stress for the bonding structures, formed by bondedconnectors 126 andTPVs 122, betweenpackage 120 andpackage 110. The stress could cause cracking nearIMC layer 142, formed at the interface betweenTPVs 122 andconnectors 117, of the bonding structures 260 (formed byconnectors 117 and TPVs 122) to affect yield and reliability of the package-on-package (PoP) structure. Consequently, there is a need of mechanisms for forming bonding structures between die packages without the issues described above. -
FIGS. 2A-2O show cross-sectional views of a sequential process flow of preparing a package on package (PoP) device, in accordance with some embodiments.FIG. 2A shows an adhesive layer (or glue layer) 202, which is overcarrier 201.Carrier 201 is made of glass, in accordance with some embodiments. However, other materials may also be used forcarrier 201.Adhesive layer 202 is deposited or laminated overcarrier 201, in some embodiments.Adhesive layer 202 may be formed of a glue, or may be a lamination material, such as a foil. In some embodiments,adhesive layer 202 is photosensitive and is easily detached fromcarrier 201 by shining ultra-violet (UV) light or laser oncarrier 201 after the involved packaging process is completed 120. For example,adhesive layer 202 may be a light-to-heat-conversion (LTHC) coating made by 3M Company of St. Paul, Minn. In some other embodiments, theadhesive layer 202 is heat-sensitive. - A
passivation layer 208 is formed overadhesive layer 202, in some embodiments. Thepassivation layer 208 is dielectric and functions as a passivation layer over die package. In some embodiments,passivation layer 208 is made of polymers, such as polyimide, polybenzoxazole (PBO)), or a solder resist.Passivation layer 208 improves the adhesion of a plating seed layer (described below) formed overcarrier 201. If the plating seed layer can adhere well to theadhesive layer 202, the formation ofpassivation layer 208 can be skipped. - A
plating seed layer 204 is then formed on thepassivation layer 208, as shown inFIG. 2B in accordance with some embodiments. In some embodiments, theplating seed layer 204 is made of copper and is formed by physical vapor deposition (PVD). However, other conductive film may also be used. For example, theplating seed layer 204 may be made of Ti, Ti alloy, Cu, and/or Cu alloy. The Ti alloy and Cu alloy may include silver, chromium, nickel, tin, gold, tungsten, and combinations thereof. In some embodiments, the thickness of theplating seed layer 204 is in a range from about 0.05 μm to about 1.0 μm. In some embodiments, theplating seed layer 204 includes a diffusion barrier layer, which is formed prior to the deposition of the plating seed layer. Theplating seed layer 204 may also act as an adhesion layer to under layer. In some embodiments, the diffusion barrier layer is made of Ti with a thickness in a range from about 0.01 μm to about 0.1 μm. However, the diffusion barrier layer may be made of other materials, such as TaN, or other applicable materials and the thickness range is not limited to the range described above. The diffusion barrier layer is formed by PVD in some embodiments. - Following the deposition of the
plating seed layer 204, aphotoresist layer 205 is formed overplating seed layer 204, as shown inFIG. 2C in accordance with some embodiments. Thephotoresist layer 205 may be formed by a wet process, such as a spin-on process, or by a dry process, such as by a dry film. After thephotoresist layer 205 is formed, thephotoresist layer 205 is patterned to formedopenings 206, which are filled to form TPVs described above inFIG. 1B . The processes involved include photolithography and resist development. In some embodiments, the width W ofopenings 206 is in a range from about 40 μm to about 260 μm. In some embodiments, the depth D ofopenings 206 is in a range from about 5 μm to about 300 μm. - Afterwards, a
conductive layer 207 is plated over theplating seed layer 204 to fillopenings 206, as shown inFIG. 2D in accordance with some embodiments. In some embodiments, theconductive layer 207 is made of copper, or a copper alloy. In some embodiments, the thickness oflayer 207, D, is in a range from about 5 μm to about 300 μm. - Following the plating to gap-fill process, the
photoresist layer 205 is removed by an etching process, which may be a dry or a wet process. In some embodiments, a planarization process is used to remove excessconductive layer 207 formed abovesurface 203 ofphotoresist layer 205 prior to the removal of thephotoresist layer 205.FIG. 2E shows a cross-sectional view of the structure oncarrier 201 after thephotoresist layer 205 is removed andconductive layer 207 in theopenings 206 are exposed as (conductive)columns 122′, in accordance with some embodiments. - After the
photoresist layer 205 is removed and theconductive layer 207 is shown ascolumns 122′, the exposedplating seed layer 204, or the portions of platingseed layer 204 not underconductive layer 207, is removed. Theplating seed layer 204 is removed by etching, such as by a wet etch. To remove copper, an aqueous solution with phosphoric acid (H3PO4) and hydrogen peroxide (H2O2) may be used. If theplating seed layer 204 includes a diffusion barrier layer, such as a Ti layer, an aqueous solution of HF can be used.FIG. 2E shows that theplating seed layer 204 underconductive layer 207 is kept and the remaining portions (or exposed portions) are removed. - Afterwards, semiconductor die 121 is attached to a
surface 209 overcarrier 201 by aglue layer 210, as shown inFIG. 2F in accordance with some embodiments.Glue layer 210 is made of a die attach film (DAF), in accordance with some embodiments. DAF may be made of epoxy resin, phenol resin, acrylic rubber, silica filler, or a combination thereof.FIG. 2F shows thatconnectors 127 ofdie 121 are facing away from thesurface 209, which is overpassivation layer 208. A liquid molding compound material is then applied on the surface of platingseed layer 204 overcarrier 201 to fill the space betweenconductive columns 122′ and die 121 and to cover die 121 andconductive columns 122′. A thermal process is then applied to harden the molding compound material and to transform it intomolding compound 123.Conductive columns 122′ becomeTPVs 122″ after themolding compound 123 is formed to surround them, as shown inFIG. 2G in accordance with some embodiments. - Afterwards, a planarization process is applied to remove
excess molding compound 123 to exposeTPVs 122″ andconnectors 127 ofdie 121. In some embodiments, the planarization process is a grinding process. In some other embodiments, the planarization process is a chemical-mechanical polishing (CMP) process. The post planarization structure is shown inFIG. 2H in accordance with some embodiments. - Following the planarization process,
redistribution structure 125 is formed over surface 211 over structure ofFIG. 2H , as shown inFIG. 2I in accordance with some embodiments.FIG. 2I shows that thesecond redistribution structure 125 includeRDLs 213, which are insulated by one or more passivation layers, such aslayer RDLs 213 may include metal lines and conductive vias. TheRDLs 213 are made of a conductive material and directlycontacts TPVs 122″ andconnectors 127 ofdie 121. In some embodiments, theRDLs 213 are made of aluminum, aluminum alloy, copper, or copper-alloy. However,RDLs 213 may be made of other types of conductive materials. The passivation layers 212 and 214 are made of dielectric material(s) and provide stress relief for bonding stress incurred during bondingexternal connectors 126 withsubstrate 130. In some embodiments, the passivation layers 212 and 214 are made of polymers, such as polyimide, polybenzoxazole (PBO), or benzocyclobutene (BCB).Passivation 214 is patterned to form openings (not shown) to expose portions ofRDLs 123 to form bond pads (not shown). In some embodiments, an under bump metallurgy (UBM) layer (not shown) is formed over bond pads. The UBM layer may also line the sidewalls of openings ofpassivation layer 214. TheRDLs 213 may be a single layer, in some embodiments. - Examples of redistribution structures and bonding structures, and methods of forming them are described in U.S. application Ser. No. 13/427,753, entitled “Bump Structures for Multi-Chip Packaging,” filed on Mar. 22, 2012 (Attorney Docket No. TSMC2011-1339), and U.S. application Ser. No. 13/338,820, entitled “Packaged Semiconductor Device and Method of Packaging the Semiconductor Device,” filed on Dec. 28, 2011 (Attorney Docket No. TSMC2011-1368). Both above-mentioned applications are incorporated herein by reference in their entireties.
- After the
redistribution structure 125 is formed,external connectors 126 are mounted on (or bonded to) bond pads (not shown) ofredistribution structure 125, as shown inFIG. 2J in accordance with some embodiments. The dies oncarrier 201 are electrically tested to check for the functionality of dies and also for the quality of the formation of theTPVs 122″, theredistribution structure 125 and bondedexternal connectors 126, in accordance with some embodiments. In some embodiments, reliability test is also performed. - After
external connectors 126 are mounted on bond pads, the structure inFIG. 2J is flipped and is attached to atape 219, as shown inFIG. 2K in accordance with some embodiments.Tape 219 is photosensitive and can be easily detached from a die package ofdie 121 by shining ultra-violet (UV) light ontape 219, in accordance with some embodiments. After the structure ofFIG. 2J is attached totape 219,adhesive layer 202 is removed. Laser is used to provide heat to remove theadhesive layer 202, in accordance with some embodiments.FIG. 2L shows the structure ofFIG. 2K afteradhesive layer 202 is removed. - After removing
adhesive layer 202, portions ofmolding compound 123 andpassivation layer 208 surrounding top portions (portions away fromconnectors 126, or end-portions) ofTPVs 122″ are removed, as shown inFIG. 2M in accordance with some embodiments. In some embodiments, a laser tool is used to remove (by drilling) materials, such asmolding compound 123 andpassivation layer 208, surrounding the top portions ofTPVs 122″ to expose the top portions.FIGS. 3A-3H show various embodiments for structures surrounding the exposed top portion of aTPV 122, which will be described in more details below. - Following removing portions of
molding compound 123 andpassivation layer 208 surrounding top portions ofTPVs 122″, the packaging process for semiconductor dies 121 is completed and semiconductor dies 121 are packaged as packaged dies 120′. The packaged dies 120′ ontape 219 are then singulated into individual packaged dies 120′, in accordance with some embodiments. The singulation is accomplished by die saw. After singulation is completed,tape 219 is removed from the packaged dies.FIG. 2N shows a packageddie 120′ following the removal oftape 219, in accordance with some embodiments. Region X inFIG. 2N includes aTPV 122″. Various embodiments of structures in region X are shown inFIGS. 3A-3H and are described below. - The individual packaged dies 120′ are then bonded to other die packages to form package on package (PoP) structures. A
die package 110 is placed over and bonded to diepackage 120′, as shown inFIG. 2O in accordance with some embodiments.External connectors 117 ofdie package 110 are bonded toTPVs 122″ ofdie package 120′ to formbonding structures 260′. EachTPV 122″ include a main body, which is made of copper, and aplating seed layer 204, which may be made of copper, Ti, or a combination thereof. The bonding ofconnectors 117 toPTVs 122″ involves a reflow process, which could cause formation of anIMC layer 142′ next to the outer (and previously exposed) profile ofTPVs 122″. TheIMC layer 142″ contains copper, solder, and Ti, if it is included in theplating seed layer 204. In some embodiments, the thickness ofIMC layer 142′ is in a range from about 0.5 μm to about 10 μm, in some embodiments. - By forming removing materials surrounding the top portions of
TPVs 122″ to form openings 220 surrounding the top portions ofTPVs 122″, theIMC layer 142″ formed on eachTPV 122″ is not a two-dimensional (2D) surface layer, such asIMC layer 142 ofFIG. 1B , which cracks easily at corners under stress. Instead,IMC layer 142″ is a three-dimensional (3D) layer covering the surface of portion of aTPV 122″ protruding abovemolding compound 123, as shown inFIG. 2O . Such 3D layer is stronger and is less likely to crack under stress. As a result, the bonding structures formed byconnectors 117 andTPVs 122″ are stronger than those without openings 220, such as the ones described inFIG. 1B . Region Y inFIG. 2O includes abonding structure 260′ with aconnector 117 and aTPV 122″. Various embodiments of structures in region Y are shown inFIGS. 4A-4C and are described below. -
FIG. 3A shows an enlarged view of region X ofFIG. 2N , in accordance with some embodiments. Region X includesTPVs 122″, which are surrounded by moldingcompound 123.TPVs 122″ are connected toRDLs 213, which are insulated bypassivation layers FIG. 3A shows thatTPVs 122″ includes aplating seed layer 204 overconductive layer 207. Thepassivation layer 208 andmolding compound 123 covering theplating seed layer 204 and top portion ofconductive layer 207 are removed, such as by laser drill, to form opening 300. If theplating seed layer 204 and theconductive layer 207 are both made of the same conductive material, such as copper or copper alloy, theTPV 122″ would appear to be made of a single material without an obvious interface. - Opening 300 has a depth D1 below the
surface 301 of 208. In some embodiments, D1 is in a range from about 2 μm to about 100 μm. Opening 300 has a depth D2 below thesurface 302 of platingseed layer 204. In some embodiments, D2 is in a range from about 1 μm to about 70 μm. The lower portion of opening 300 has a width W1 from asurface 304 of sidewall ofTPV 122″ to asurface 303 of sidewall ofmolding compound 123. In some embodiments, W1 is in a range from about 2 μm to about 50 μm. The top width W2 of opening 300 is wider than the width W ofTPV 122″. In some embodiments, W2 is in a range from about 30 μm to about 300 μm. -
FIG. 3A shows that the sidewalls of opening 303 are substantially vertical and are substantially perpendicular to the bottom surfaces of opening 300. In addition, the surfaces of sidewalls are continuous and smooth. Alternatively, the corners at themolding compound 123 of opening 300′ could be rounded, as shown inFIG. 3B in accordance with some embodiments. The remaining portions, such as the ranges of D1, D2, W1, and W2, of opening 300′ are similar to opening 300. -
FIGS. 3A and 3B show that the connections, 302 A and 302 B, of the sidewalls ofpassivation layer 208 and the sidewalls ofmolding compound 123 is smooth. The smooth connection, 302 A and 302 B, between the sidewalls is achieved by controlling the laser drill process, whose process parameters include drill energy, drill angle, and drill time. The drill process is tuned to removepassivation layer 208 andmolding compound 123, not platinglayer 204 orconductive layer 207. In some embodiment, the drill energy is in a range from 0.1 mJ to about 30 mJ. In some embodiments, the drill angle is in a range from about 0 degree (perpendicular to surface 301) to about 85 degrees to normal ofsurface 301 ofpassivation layer 208. In some embodiments, the drill time is in a range from about 1 μs to about 150 μs for each opening 300 A or 300 B. - As described above,
FIGS. 3A and 3B show that the connection, 302 A and 302 B, of the sidewalls ofpassivation layer 208 and the sidewalls ofmolding compound 123 is smooth. Alternatively, the connection of the between the sidewalls of these two layer may not be smooth.FIG. 3C shows an opening 300 C with thesidewalls 303 ofmolding compound 123 being substantially vertical, in accordance with some embodiments. However, the sidewalls ofpassivation layer 208 are slanted with an angle θ from a surface parallel to surface 302 ofpassivation layer 208. In some embodiment, the angle θ is in a range from about 10 degrees to about 85 degrees. As a result, theconnection 302 C between sidewalls of opening 300 C ofpassivation layer 208 andmolding compound 123 is not smooth and has a sharp corner. The widest portion of opening 300 C has a width W3. In some embodiments, W3 is in a range from about 30 μm to about 300 μm. The remaining portions, such as the ranges of D1, D2, W1 and W3, of openings 300 C are similar to those inFIG. 3A . The laser drill process can be tuned to create the profile shown inFIG. 3C . Other sidewall profiles ofpassivation layer 208 andmolding compound 123 are also possible. -
FIG. 3D shows an opening 300 D with the sidewalls ofpassivation layer 208 andmolding compound 123 being slanted at an angle α from a surface parallel to surface 301 ofpassivation layer 208, in accordance with some embodiments. In some embodiment, the angle α is in a range from about 10 degrees to about 85 degrees. The remaining portions, such as the ranges of D1, D2 and W3, ofFIG. 3D are similar toFIG. 3C . -
FIG. 3E shows an opening 300 E with slanted sidewalls onmolding compound 123 and substantially vertical sidewalls onpassivation layer 208, in accordance with some embodiments. There is a ledge onconnection 302 E between sidewalls ofmolding compound 123 and sidewalls ofpassivation layer 208. The distance of the ledge W4 is in a range from about 2 μm to about 40 μm. The remaining portions, such as the ranges of D1, D2, W2, W3 and angle α, ofFIG. 3E are similar to those described inFIGS. 3C and 3D . -
FIG. 3F shows an opening 300 F wherein the plating seed layer 04 F is larger than theconductive layer 207, in accordance with some embodiments. The structure inFIG. 3F is similar to the structure inFIG. 3A , expect theplating seed layer 204 F is wider than theconductive layer 207. The different in widths (or the protruding width) W5 is in a range from about 0.001 μm to about 1 μm. The protruding portions of platingseed layer 204 F are formed during the removing theplating seed layer 204 not covered byconductive layer 207, as described inFIG. 2E . The etch time of the removing process can be controlled to leave small portions of platingseed layer 204 not covered byconductive layer 207. The remaining portions, such as the ranges of D1, D2, W1, and W2, ofFIG. 3F are similar to those described inFIG. 3A . However, other profiles described inFIGS. 3B-3E may also be applied in the embodiment ofFIG. 3F . -
FIG. 3G shows an opening 300 G wherein theplating seed layer 204 G is indented from theconductive layer 207, in accordance with some embodiments.FIG. 3G is similar toFIG. 3F , except theplating seed layer 204 G is narrower than theconductive layer 207. The recess W6 is in a range from about 0.001 μm to about 1 μm. The recess may be formed by over-etching (or with longer etching time) during the removal of platingseed layer 204 not covered byconductive layer 207, as described inFIG. 2E . Similarly, other profiles described inFIGS. 3B-3E may also be applied in the embodiment ofFIG. 3G . -
FIG. 3H shows an opening 300 H with substantially sidewalls onmolding compound 123 and without thepassivation layer 208, in accordance with some embodiments. Thepassivation layer 208 is removed in this instance. Thepassivation layer 208 is removed prior to the formation of opening 300 H, in accordance with some embodiments. The remaining portions, such as the ranges of D2, W1, and W2, ofFIG. 3H are similar to those described inFIG. 3A . Other profiles described inFIGS. 3B (rounded lower corners of opening), 3D (slanted sidewalls), 3F (protruding plating seed layer) and 3G (recessed plating seed layer) may also be applied in the embodiment ofFIG. 3H . - As mentioned above, region Y in
FIG. 2O includes abonding structure 260′ with aconnector 117 from anupper die package 110 and aTPV 122″ of alower die package 120′. Various embodiments of structures in region Y are described below.FIG. 4A shows abonding structure 260′ withconnector 117 bonded to the top portion ofTPV 122″ not embedded inmolding compound 123 andpassivation layer 208, in accordance with some embodiments. The structure nearTPV 122″ prior to bonding is a hybrid between structures ofFIG. 3D andFIG. 3E described above. The opening 300′ has slanted sidewalls on bothpassivation layer 208 andmolding compound 123. Thepassivation layer 208 is recessed back from an edge of themolding compound 123, as shown inFIG. 4A . After the bonding process (a thermal process), anIMC layer 142′ is formed by the material(s), such as Cu, Ti, or both, in theplating seed layer 204 and solder material ofconnector 117. Depending on the bonding process, a portion of conductive layer 207 (copper) could be in theIMC layer 142′. TheIMC layer 142′ caps around the protruding portion ofTPV 122″. TheIMC layer 142 has a top portion, which is substantially flat, and a side portion, which forms a ring that surrounds the protrudingTPV 122″. TheIMC layer 142′ has a thickness in a range from about 0.2 μm to about 8 μm. The upper portion ofconnector 117 may form anotherIMC layer 143 with thebonding pad 118. The thickness ofIMC layer 143 depends on the material ofbonding pad 118. Some conductive materials, such as Ni, Au, Ag, do not form or formed a verythin IMC layer 143 with solder inconnector 117. Therefore,IMC layer 143 could be non-existent in some embodiments. - Due to the opening 300′ surrounding the protruding portion of
TPV 122″, the placement of theconnector 117 would be more accurate and theconnector 117 would not slide horizontally to miss part of theTPV 122″. Horizontal sliding ofconnectors 117 could occur when theconnectors 117 are placed and bonded toTPVs 122 that are flush withmolding compound 123, such as those inFIG. 1B . Such sliding could causeconnectors 117 shorting to neighboringTPVs 122. In addition, theIMC layer 142′ formed is shaped as a cap (a 3D structure), not a surface (a 2D structure). As a result, theIMC 142′ does not easily become a weakest point of the bonding structure and does not crack as easily as the bodingstructure 260 ofFIG. 1B . This observation is supported by studies. The yield and reliability ofbonding structure 260′ are better than bondingstructure 260. -
FIG. 4B shows a portion ofbonding structure 260′ embedded in apolymer layer 270, in accordance with some embodiments. As mentioned above, themolding compound 123 surrounding the top portion ofTPV 122″ has been removed, such as by laser drill. Apassivation layer 208 may or may not present abovemolding compound 123. The presence of thepassivation layer 208 is optional.Polymer layer 270 is formed around the lower portion ofbonding structure 260″. Prior to bonding diepackage 110 to diepackage 120′, flux could be applied on the surface ofdie package 120′ and covers the exposed surfaces ofTPV 122″ andmolding compound 123. The applied flux presents oxidation of exposedplating seed layer 204 andconductive layer 207 from the environment and during bonding process. Flux is polymer-containing liquid when it is applied on the surface ofpackage 120′ and is often removed, such as by a cleaning solution, after the bonding process is completed. However, flux can be left on the surface ofpackage 120′ and becomespolymer layer 270, which yields under stress and can protect thebonding structure 260′ from cracking. The polymers contained in flux could be epoxy or other types of polymers. The thickness DF ofpolymer layer 270 is in a range from about 0.5 μm to about 30 μm. Thickness DF can be measured from thesurface molding compound 123, ifpassivation layer 208 does not exist, or from the surface ofpassivation layer 208, ifpassivation layer 208 exists. There is a distance DS between a surface 305 ofpackage 110 facingpackage 120′ and a surface 306 ofmolding compound 123. DF is smaller than DS, in accordance with some embodiments. -
FIG. 4C showsbonding structure 260′ embedded in an underfill 275, in accordance with some embodiments. As mentioned above, themolding compound 123 surrounding the top portion ofTPV 122″ has been removed, such as by laser drill. Apassivation layer 208 may or may not present abovemolding compound 123. The presence of thepassivation layer 208 is optional. An underfill 275 is formed to surroundbonding structure 260′ afterconnector 117 is bonded toTPV 122″. The underfill 275 contains polymers, such as UF3808 and UF3810 (both are epoxy-based underfill materials) As shown inFIG. 4C , underfill 275 fills the space betweendie packages bonding structure 260′ from cracking. - Various embodiments of mechanisms for forming through package vias (TPVs) with openings surrounding end-portions of the TPVs and a package on package (PoP) device with bonding structures utilizing the TPVs are provided. The openings are formed by removing materials, such as by laser drill, surrounding the end-portions of the TPVs. The openings surrounding the end-portions of the TPVs of the die package enable solders of the bonding structures formed between another die package to remain in the openings without sliding and consequently increases yield and reliability of the bonding structures. Polymers may also be added to fill the openings surrounding the TPVs or even the space between the die packages to reduce cracking of the bonding structures under stress.
- In some embodiments, a semiconductor device is provided. The semiconductor device includes a semiconductor die, and a dielectric material adjacent the semiconductor die. The semiconductor device also includes a through package via (TPV) disposed in the dielectric material. An opening in the dielectric material surrounds an end portion of the TPV to expose the end portion, and wherein at least a portion of the opening is between the end portion of the TPV and molding compound.
- In some embodiments, a semiconductor device is provided. The semiconductor device includes a semiconductor die, and one or more dielectric layers adjacent the semiconductor die. The semiconductor die also includes one or more through package vias (TPVs) disposed in the one or more dielectric layers. The one or more TPVs extends from first side of the one or more dielectric layers to a second side of the one or more dielectric layers. The semiconductor device further includes recesses in the one or more dielectric layers surrounding corresponding ends of the one or more TPVs. The recesses expose at least a portion of sidewalls of corresponding ends of the one or more TPVs.
- In yet some embodiments, a semiconductor device is provided. The semiconductor device includes a first die package. The first die package includes a first semiconductor die, and dielectric material on opposing sides of the first semiconductor die. The first die package also includes a through via (TV) in the dielectric material, and an opening in the dielectric material surrounds an end portion of the TV to expose the end portion. The semiconductor device also includes a second die package. The second die package includes a second semiconductor die, and an external connector. The external connector of the second die package is bonded to the end portion of the TV of the first die package using solder to form a bonding structure. The solder is at least partially within the opening
- Although the embodiments and their advantages have been described in detail, it should be understood that various changes, substitutions and alterations can be made herein without departing from the spirit and scope of the embodiments as defined by the appended claims. Moreover, the scope of the present application is not intended to be limited to the particular embodiments of the process, machine, manufacture, and composition of matter, means, methods and steps described in the specification. As one of ordinary skill in the art will readily appreciate from the disclosure, processes, machines, manufacture, compositions of matter, means, methods, or steps, presently existing or later to be developed, that perform substantially the same function or achieve substantially the same result as the corresponding embodiments described herein may be utilized according to the disclosure. Accordingly, the appended claims are intended to include within their scope such processes, machines, manufacture, compositions of matter, means, methods, or steps. In addition, each claim constitutes a separate embodiment, and the combination of various claims and embodiments are within the scope of the disclosure.
Claims (20)
Priority Applications (5)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US13/791,245 US9378982B2 (en) | 2013-01-31 | 2013-03-08 | Die package with openings surrounding end-portions of through package vias (TPVs) and package on package (PoP) using the die package |
CN201310261078.4A CN103972191B (en) | 2013-01-31 | 2013-06-26 | Die package with Openings Surrounding End-portions of Through Package Vias (TPVs) and Package on Package (PoP) Using the Die Package |
TW102130057A TWI514542B (en) | 2013-01-31 | 2013-08-22 | Die package with openings surrounding end-portions of through package vias (tpvs) and package on package (pop) using the die package |
US15/192,310 US10079159B2 (en) | 2013-01-31 | 2016-06-24 | Die package with openings surrounding end-portions of through package vias (TPVs) and package on package (PoP) using the die package |
US15/493,985 US10079225B2 (en) | 2013-01-31 | 2017-04-21 | Die package with openings surrounding end-portions of through package vias (TPVs) and package on package (PoP) using the die package |
Applications Claiming Priority (2)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US201361759054P | 2013-01-31 | 2013-01-31 | |
US13/791,245 US9378982B2 (en) | 2013-01-31 | 2013-03-08 | Die package with openings surrounding end-portions of through package vias (TPVs) and package on package (PoP) using the die package |
Related Child Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US15/192,310 Continuation US10079159B2 (en) | 2013-01-31 | 2016-06-24 | Die package with openings surrounding end-portions of through package vias (TPVs) and package on package (PoP) using the die package |
Publications (2)
Publication Number | Publication Date |
---|---|
US20140210101A1 true US20140210101A1 (en) | 2014-07-31 |
US9378982B2 US9378982B2 (en) | 2016-06-28 |
Family
ID=51222049
Family Applications (3)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US13/791,245 Active 2033-03-25 US9378982B2 (en) | 2013-01-31 | 2013-03-08 | Die package with openings surrounding end-portions of through package vias (TPVs) and package on package (PoP) using the die package |
US15/192,310 Active 2033-03-18 US10079159B2 (en) | 2013-01-31 | 2016-06-24 | Die package with openings surrounding end-portions of through package vias (TPVs) and package on package (PoP) using the die package |
US15/493,985 Active US10079225B2 (en) | 2013-01-31 | 2017-04-21 | Die package with openings surrounding end-portions of through package vias (TPVs) and package on package (PoP) using the die package |
Family Applications After (2)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US15/192,310 Active 2033-03-18 US10079159B2 (en) | 2013-01-31 | 2016-06-24 | Die package with openings surrounding end-portions of through package vias (TPVs) and package on package (PoP) using the die package |
US15/493,985 Active US10079225B2 (en) | 2013-01-31 | 2017-04-21 | Die package with openings surrounding end-portions of through package vias (TPVs) and package on package (PoP) using the die package |
Country Status (3)
Country | Link |
---|---|
US (3) | US9378982B2 (en) |
CN (1) | CN103972191B (en) |
TW (1) | TWI514542B (en) |
Cited By (35)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US20110291288A1 (en) * | 2010-05-26 | 2011-12-01 | Taiwan Semiconductor Manufacturing Company, Ltd. | Package systems having interposers |
US20130320525A1 (en) * | 2012-06-04 | 2013-12-05 | Yaojian Lin | Integrated circuit packaging system with substrate and method of manufacture thereof |
US20160163578A1 (en) * | 2014-12-03 | 2016-06-09 | Taiwan Semiconductor Manufacturing Company, Ltd. | Semiconductor Packages and Methods of Forming the Same |
US9406650B2 (en) * | 2014-01-31 | 2016-08-02 | Taiwan Semiconductor Manufacturing Company, Ltd. | Methods of packaging semiconductor devices and packaged semiconductor devices |
WO2016134165A1 (en) * | 2015-02-20 | 2016-08-25 | Qualcomm Incorporated | Conductive post protection for integrated circuit packages |
EP3133644A1 (en) * | 2015-08-17 | 2017-02-22 | MediaTek Inc. | Ball grid array packages including a hexagonal ball array |
US9595510B1 (en) | 2015-10-13 | 2017-03-14 | Taiwan Semiconductor Manufacturing Company, Ltd. | Structure and formation method for chip package |
US20170117243A1 (en) * | 2015-10-23 | 2017-04-27 | Invensas Corporation | Anchoring structure of fine pitch bva |
JP2017098481A (en) * | 2015-11-27 | 2017-06-01 | 日立化成株式会社 | Semiconductor device manufacturing method |
US20170221820A1 (en) * | 2016-01-29 | 2017-08-03 | Taiwan Semiconductor Manufacturing Company, Ltd. | Info Coil Structure and Methods of Manufacturing Same |
US20170256511A1 (en) * | 2016-03-02 | 2017-09-07 | Young Lyong Kim | Semiconductor packages and methods of manufacturing the same |
US20170346185A1 (en) * | 2016-05-27 | 2017-11-30 | Taiwan Semiconductor Manufacturing Co., Ltd. | Antenna device and method for manufacturing antenna device |
US20170365567A1 (en) * | 2016-06-20 | 2017-12-21 | Samsung Electro-Mechanics Co., Ltd. | Fan-out semiconductor package |
KR101816852B1 (en) * | 2015-05-29 | 2018-01-11 | 타이완 세미콘덕터 매뉴팩쳐링 컴퍼니 리미티드 | Device, package structure and method of forming the same |
US20180061668A1 (en) * | 2014-12-03 | 2018-03-01 | Taiwan Semiconductor Manufacturing Company, Ltd. | Integrated Circuit Package Pad and Methods of Forming |
TWI623067B (en) * | 2015-03-17 | 2018-05-01 | 聯發科技股份有限公司 | Semiconductor package, semiconductor package assembly and a method for fabricating a semiconductor package |
US20180286823A1 (en) * | 2017-03-30 | 2018-10-04 | Taiwan Semiconductor Manufacturing Co., Ltd. | Package structure and method of forming package structure |
US10121774B2 (en) | 2015-08-03 | 2018-11-06 | Samsung Electronics Co., Ltd. | Method of manufacturing a semiconductor package |
US20190027446A1 (en) * | 2017-07-18 | 2019-01-24 | Taiwan Semiconductor Manufacturing Co., Ltd. | Package structure, integrated fan-out package and method of fabricating the same |
US20190035772A1 (en) * | 2017-07-27 | 2019-01-31 | Taiwan Semiconductor Manufacturing Co., Ltd. | Semicondcutor package, package on package structure and method of froming package on package structure |
US20190103387A1 (en) * | 2017-09-30 | 2019-04-04 | Taiwan Semiconductor Manufacturing Co., Ltd. | Pop device and method of forming the same |
US20190131283A1 (en) * | 2017-10-27 | 2019-05-02 | Taiwan Semiconductor Manufacturing Co., Ltd. | Package structure and manufacturing method thereof |
US10290610B2 (en) * | 2017-08-29 | 2019-05-14 | Taiwan Semiconductor Manufacturing Co., Ltd. | PoP device and method of forming the same |
US10325853B2 (en) | 2014-12-03 | 2019-06-18 | Taiwan Semiconductor Manufacturing Company, Ltd. | Method of forming semiconductor packages having through package vias |
US10361173B2 (en) | 2014-09-15 | 2019-07-23 | Mediatek Inc. | Semiconductor package assemblies with system-on-chip (SOC) packages |
US10446520B2 (en) | 2010-02-26 | 2019-10-15 | Taiwan Semiconductor Manufacturing Company, Ltd. | 3D semiconductor package interposer with die cavity |
US10510561B2 (en) | 2014-04-02 | 2019-12-17 | Taiwan Semiconductor Manufacturing Company | Semiconductor device package including conformal metal cap contacting each semiconductor die |
US10714359B2 (en) | 2014-02-14 | 2020-07-14 | Taiwan Semiconductor Manufacturing Company, Ltd. | Substrate design for semiconductor packages and method of forming same |
US20200335461A1 (en) * | 2014-02-05 | 2020-10-22 | Amkor Technology, Inc. | Semiconductor device with redistribution layers formed utilizing dummy substrates |
US11107768B2 (en) | 2012-09-26 | 2021-08-31 | Ping-Jung Yang | Chip package |
US11158614B2 (en) | 2014-02-14 | 2021-10-26 | Taiwan Semiconductor Manufacturing Company, Ltd. | Thermal performance structure for semiconductor packages and method of forming same |
US11227837B2 (en) * | 2019-12-23 | 2022-01-18 | Taiwan Semiconductor Manufacturing Company, Ltd. | Integrated circuit package and method |
US11488843B2 (en) * | 2017-06-30 | 2022-11-01 | Taiwan Semiconductor Manufacturing Company, Ltd. | Underfill between a first package and a second package |
US11756802B2 (en) | 2017-06-30 | 2023-09-12 | Taiwan Semiconductor Manufacturing Company, Ltd. | Thermally conductive material in the recess of an encapsulant and sidewall of an integrated circuit device |
US11901302B2 (en) * | 2017-09-29 | 2024-02-13 | Taiwan Semiconductor Manufacturing Company, Ltd | InFO-POP structures with TIVs having cavities |
Families Citing this family (58)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US8482111B2 (en) | 2010-07-19 | 2013-07-09 | Tessera, Inc. | Stackable molded microelectronic packages |
KR101128063B1 (en) | 2011-05-03 | 2012-04-23 | 테세라, 인코포레이티드 | Package-on-package assembly with wire bonds to encapsulation surface |
US8836136B2 (en) | 2011-10-17 | 2014-09-16 | Invensas Corporation | Package-on-package assembly with wire bond vias |
US8835228B2 (en) | 2012-05-22 | 2014-09-16 | Invensas Corporation | Substrate-less stackable package with wire-bond interconnect |
US9502390B2 (en) | 2012-08-03 | 2016-11-22 | Invensas Corporation | BVA interposer |
US9048222B2 (en) | 2013-03-06 | 2015-06-02 | Taiwan Semiconductor Manufacturing Company, Ltd. | Method of fabricating interconnect structure for package-on-package devices |
US9167710B2 (en) | 2013-08-07 | 2015-10-20 | Invensas Corporation | Embedded packaging with preformed vias |
US20150076714A1 (en) | 2013-09-16 | 2015-03-19 | Invensas Corporation | Microelectronic element with bond elements to encapsulation surface |
US9583456B2 (en) | 2013-11-22 | 2017-02-28 | Invensas Corporation | Multiple bond via arrays of different wire heights on a same substrate |
US9583411B2 (en) | 2014-01-17 | 2017-02-28 | Invensas Corporation | Fine pitch BVA using reconstituted wafer with area array accessible for testing |
US9583420B2 (en) | 2015-01-23 | 2017-02-28 | Taiwan Semiconductor Manufacturing Company, Ltd. | Semiconductor device and method of manufactures |
US9281297B2 (en) | 2014-03-07 | 2016-03-08 | Taiwan Semiconductor Manufacturing Company, Ltd. | Solution for reducing poor contact in info packages |
US10381326B2 (en) | 2014-05-28 | 2019-08-13 | Invensas Corporation | Structure and method for integrated circuits packaging with increased density |
US9449947B2 (en) | 2014-07-01 | 2016-09-20 | Taiwan Semiconductor Manufacturing Company, Ltd. | Semiconductor package for thermal dissipation |
DE102014111106A1 (en) * | 2014-08-05 | 2016-02-11 | Osram Opto Semiconductors Gmbh | Electronic component, optoelectronic component, component arrangement and method for producing an electronic component |
US9543170B2 (en) * | 2014-08-22 | 2017-01-10 | Taiwan Semiconductor Manufacturing Company, Ltd. | Semiconductor packages and methods of forming the same |
US9633934B2 (en) | 2014-11-26 | 2017-04-25 | Taiwan Semiconductor Manufacturing Company, Ltd. | Semicondutor device and method of manufacture |
US9888579B2 (en) | 2015-03-05 | 2018-02-06 | Invensas Corporation | Pressing of wire bond wire tips to provide bent-over tips |
US10131540B2 (en) * | 2015-03-12 | 2018-11-20 | Taiwan Semiconductor Manufacturing Co., Ltd. | Structure and method to mitigate soldering offset for wafer-level chip scale package (WLCSP) applications |
US9704836B2 (en) | 2015-03-16 | 2017-07-11 | Mediatek Inc. | Semiconductor package assembly |
US9553001B2 (en) * | 2015-04-28 | 2017-01-24 | Taiwan Semiconductor Manufacturing Co., Ltd. | Method of forming a molding layer for semiconductor package |
US9502372B1 (en) | 2015-04-30 | 2016-11-22 | Invensas Corporation | Wafer-level packaging using wire bond wires in place of a redistribution layer |
CN105185764B (en) * | 2015-10-08 | 2017-09-12 | 江苏长电科技股份有限公司 | Spring pins POP structures and process |
US9490222B1 (en) | 2015-10-12 | 2016-11-08 | Invensas Corporation | Wire bond wires for interference shielding |
US10490528B2 (en) | 2015-10-12 | 2019-11-26 | Invensas Corporation | Embedded wire bond wires |
US10181457B2 (en) | 2015-10-26 | 2019-01-15 | Invensas Corporation | Microelectronic package for wafer-level chip scale packaging with fan-out |
US10043779B2 (en) | 2015-11-17 | 2018-08-07 | Invensas Corporation | Packaged microelectronic device for a package-on-package device |
US9508664B1 (en) | 2015-12-16 | 2016-11-29 | Taiwan Semiconductor Manufacturing Company, Ltd. | Semiconductor device structure comprising a plurality of metal oxide fibers and method for forming the same |
US9984992B2 (en) | 2015-12-30 | 2018-05-29 | Invensas Corporation | Embedded wire bond wires for vertical integration with separate surface mount and wire bond mounting surfaces |
US9761566B1 (en) * | 2016-04-13 | 2017-09-12 | Taiwan Semiconductor Manufacturing Company, Ltd. | Multi-die structure and method of forming same |
US9935075B2 (en) | 2016-07-29 | 2018-04-03 | Invensas Corporation | Wire bonding method and apparatus for electromagnetic interference shielding |
US10141276B2 (en) | 2016-09-09 | 2018-11-27 | Powertech Technology Inc. | Semiconductor package structure and manufacturing method thereof |
US20180114786A1 (en) | 2016-10-21 | 2018-04-26 | Powertech Technology Inc. | Method of forming package-on-package structure |
US10622340B2 (en) | 2016-11-21 | 2020-04-14 | Samsung Electronics Co., Ltd. | Semiconductor package |
US10299368B2 (en) | 2016-12-21 | 2019-05-21 | Invensas Corporation | Surface integrated waveguides and circuit structures therefor |
CN108447828B (en) * | 2017-02-16 | 2020-01-31 | 欣兴电子股份有限公司 | Packaging structure and substrate bonding method |
US10269587B2 (en) | 2017-06-30 | 2019-04-23 | Taiwan Semiconductor Manufacturing Company, Ltd. | Integrated circuit packages and methods of forming same |
US10438930B2 (en) * | 2017-06-30 | 2019-10-08 | Intel Corporation | Package on package thermal transfer systems and methods |
US10468339B2 (en) * | 2018-01-19 | 2019-11-05 | Taiwan Semiconductor Manufacturing Company, Ltd. | Heterogeneous fan-out structure and method of manufacture |
KR102448248B1 (en) | 2018-05-24 | 2022-09-27 | 삼성전자주식회사 | Package-on-package type semiconductor package and method for fabricating the same |
US10930633B2 (en) * | 2018-06-29 | 2021-02-23 | Taiwan Semiconductor Manufacturing Company, Ltd. | Buffer design for package integration |
US11342256B2 (en) | 2019-01-24 | 2022-05-24 | Applied Materials, Inc. | Method of fine redistribution interconnect formation for advanced packaging applications |
US11081369B2 (en) * | 2019-02-25 | 2021-08-03 | Taiwan Semiconductor Manufacturing Company, Ltd. | Package structure and manufacturing method thereof |
IT201900006740A1 (en) * | 2019-05-10 | 2020-11-10 | Applied Materials Inc | SUBSTRATE STRUCTURING PROCEDURES |
IT201900006736A1 (en) | 2019-05-10 | 2020-11-10 | Applied Materials Inc | PACKAGE MANUFACTURING PROCEDURES |
US11931855B2 (en) | 2019-06-17 | 2024-03-19 | Applied Materials, Inc. | Planarization methods for packaging substrates |
US11862546B2 (en) | 2019-11-27 | 2024-01-02 | Applied Materials, Inc. | Package core assembly and fabrication methods |
US11257790B2 (en) | 2020-03-10 | 2022-02-22 | Applied Materials, Inc. | High connectivity device stacking |
US11454884B2 (en) | 2020-04-15 | 2022-09-27 | Applied Materials, Inc. | Fluoropolymer stamp fabrication method |
US11400545B2 (en) | 2020-05-11 | 2022-08-02 | Applied Materials, Inc. | Laser ablation for package fabrication |
US11232951B1 (en) | 2020-07-14 | 2022-01-25 | Applied Materials, Inc. | Method and apparatus for laser drilling blind vias |
US11676832B2 (en) | 2020-07-24 | 2023-06-13 | Applied Materials, Inc. | Laser ablation system for package fabrication |
US11521937B2 (en) | 2020-11-16 | 2022-12-06 | Applied Materials, Inc. | Package structures with built-in EMI shielding |
US11404318B2 (en) | 2020-11-20 | 2022-08-02 | Applied Materials, Inc. | Methods of forming through-silicon vias in substrates for advanced packaging |
US11804445B2 (en) * | 2021-04-29 | 2023-10-31 | Taiwan Semiconductor Manufacturing Company, Ltd. | Method for forming chip package structure |
US11705365B2 (en) | 2021-05-18 | 2023-07-18 | Applied Materials, Inc. | Methods of micro-via formation for advanced packaging |
KR20220167625A (en) | 2021-06-14 | 2022-12-21 | 삼성전자주식회사 | Semiconductor package comprising reinforcement pattern |
CN113611615A (en) * | 2021-07-29 | 2021-11-05 | 矽磐微电子(重庆)有限公司 | Manufacturing method of chip packaging structure |
Citations (5)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US20080224298A1 (en) * | 2007-03-12 | 2008-09-18 | Micron Technology, Inc. | Apparatus for packaging semiconductor devices, packaged semiconductor components, methods of manufacturing apparatus for packaging semiconductor devices, and methods of manufacturing semiconductor components |
US20100059898A1 (en) * | 2008-09-11 | 2010-03-11 | Micron Technology, Inc. | Signal delivery in stacked device |
US20120012991A1 (en) * | 2010-07-16 | 2012-01-19 | Qualcomm Incorporated | Integrated shielding for a package-on-package system |
US20130277854A1 (en) * | 2012-04-23 | 2013-10-24 | Globalfoundries Inc. | 3d integrated circuit system with connecting via structure and method for forming the same |
US20140117556A1 (en) * | 2012-10-25 | 2014-05-01 | Po-Chun Lin | Through silicon via stacked structure and a method of manufacturing the same |
Family Cites Families (9)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JP4917874B2 (en) | 2006-12-13 | 2012-04-18 | 新光電気工業株式会社 | Stacked package and manufacturing method thereof |
US8120186B2 (en) | 2008-02-15 | 2012-02-21 | Qimonda Ag | Integrated circuit and method |
US9082806B2 (en) | 2008-12-12 | 2015-07-14 | Stats Chippac, Ltd. | Semiconductor device and method of forming a vertical interconnect structure for 3-D FO-WLCSP |
US8866301B2 (en) * | 2010-05-18 | 2014-10-21 | Taiwan Semiconductor Manufacturing Company, Ltd. | Package systems having interposers with interconnection structures |
KR20120033843A (en) | 2010-09-30 | 2012-04-09 | 하나 마이크론(주) | Stacked semiconductor package and method of manufacturing thereof |
KR101780423B1 (en) | 2011-03-18 | 2017-09-22 | 삼성전자주식회사 | Semiconductor device and method of forming the same |
US8779588B2 (en) | 2011-11-29 | 2014-07-15 | Taiwan Semiconductor Manufacturing Company, Ltd. | Bump structures for multi-chip packaging |
US9000584B2 (en) | 2011-12-28 | 2015-04-07 | Taiwan Semiconductor Manufacturing Company, Ltd. | Packaged semiconductor device with a molding compound and a method of forming the same |
US9455188B2 (en) * | 2013-01-18 | 2016-09-27 | Globalfoundries Inc. | Through silicon via device having low stress, thin film gaps and methods for forming the same |
-
2013
- 2013-03-08 US US13/791,245 patent/US9378982B2/en active Active
- 2013-06-26 CN CN201310261078.4A patent/CN103972191B/en active Active
- 2013-08-22 TW TW102130057A patent/TWI514542B/en active
-
2016
- 2016-06-24 US US15/192,310 patent/US10079159B2/en active Active
-
2017
- 2017-04-21 US US15/493,985 patent/US10079225B2/en active Active
Patent Citations (6)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US20080224298A1 (en) * | 2007-03-12 | 2008-09-18 | Micron Technology, Inc. | Apparatus for packaging semiconductor devices, packaged semiconductor components, methods of manufacturing apparatus for packaging semiconductor devices, and methods of manufacturing semiconductor components |
US20100279466A1 (en) * | 2007-03-12 | 2010-11-04 | Micron Technology, Inc. | Apparatus for packaging semiconductor devices, packaged semiconductor components, methods of manufacturing apparatus for packaging semiconductor devices, and methods of manufacturing semiconductor components |
US20100059898A1 (en) * | 2008-09-11 | 2010-03-11 | Micron Technology, Inc. | Signal delivery in stacked device |
US20120012991A1 (en) * | 2010-07-16 | 2012-01-19 | Qualcomm Incorporated | Integrated shielding for a package-on-package system |
US20130277854A1 (en) * | 2012-04-23 | 2013-10-24 | Globalfoundries Inc. | 3d integrated circuit system with connecting via structure and method for forming the same |
US20140117556A1 (en) * | 2012-10-25 | 2014-05-01 | Po-Chun Lin | Through silicon via stacked structure and a method of manufacturing the same |
Cited By (81)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US10446520B2 (en) | 2010-02-26 | 2019-10-15 | Taiwan Semiconductor Manufacturing Company, Ltd. | 3D semiconductor package interposer with die cavity |
US9048233B2 (en) * | 2010-05-26 | 2015-06-02 | Taiwan Semiconductor Manufacturing Company, Ltd. | Package systems having interposers |
US9570324B2 (en) | 2010-05-26 | 2017-02-14 | Taiwan Semiconductor Manufacturing Company, Ltd. | Method of manufacturing package system |
US20110291288A1 (en) * | 2010-05-26 | 2011-12-01 | Taiwan Semiconductor Manufacturing Company, Ltd. | Package systems having interposers |
US10515829B2 (en) * | 2010-05-26 | 2019-12-24 | Taiwan Semiconductor Manufacturing Company, Ltd. | Package system for integrated circuits |
US11081372B2 (en) * | 2010-05-26 | 2021-08-03 | Taiwan Semiconductor Manufacturing Company, Ltd. | Package system for integrated circuits |
US20130320525A1 (en) * | 2012-06-04 | 2013-12-05 | Yaojian Lin | Integrated circuit packaging system with substrate and method of manufacture thereof |
US9059157B2 (en) * | 2012-06-04 | 2015-06-16 | Stats Chippac Ltd. | Integrated circuit packaging system with substrate and method of manufacture thereof |
US11107768B2 (en) | 2012-09-26 | 2021-08-31 | Ping-Jung Yang | Chip package |
US12062618B2 (en) | 2012-09-26 | 2024-08-13 | Ping-Jung Yang | Chip package |
US11894306B2 (en) | 2012-09-26 | 2024-02-06 | Ping-Jung Yang | Chip package |
US11538763B2 (en) | 2012-09-26 | 2022-12-27 | Ping-Jung Yang | Chip package |
US9806062B2 (en) | 2014-01-31 | 2017-10-31 | Taiwan Semiconductor Manufacturing Company, Ltd. | Methods of packaging semiconductor devices and packaged semiconductor devices |
US9406650B2 (en) * | 2014-01-31 | 2016-08-02 | Taiwan Semiconductor Manufacturing Company, Ltd. | Methods of packaging semiconductor devices and packaged semiconductor devices |
US20200335461A1 (en) * | 2014-02-05 | 2020-10-22 | Amkor Technology, Inc. | Semiconductor device with redistribution layers formed utilizing dummy substrates |
US11600582B2 (en) * | 2014-02-05 | 2023-03-07 | Amkor Technology Singapore Holding Pte. Ltd. | Semiconductor device with redistribution layers formed utilizing dummy substrates |
US11158614B2 (en) | 2014-02-14 | 2021-10-26 | Taiwan Semiconductor Manufacturing Company, Ltd. | Thermal performance structure for semiconductor packages and method of forming same |
US10867949B2 (en) | 2014-02-14 | 2020-12-15 | Taiwan Semiconductor Manufacturing Company, Ltd. | Substrate design for semiconductor packages and method of forming same |
US10714359B2 (en) | 2014-02-14 | 2020-07-14 | Taiwan Semiconductor Manufacturing Company, Ltd. | Substrate design for semiconductor packages and method of forming same |
US11488842B2 (en) | 2014-04-02 | 2022-11-01 | Taiwan Semiconductor Manufacturing Company, Ltd. | Method of making semiconductor device package including conformal metal cap contacting each semiconductor die |
US10510561B2 (en) | 2014-04-02 | 2019-12-17 | Taiwan Semiconductor Manufacturing Company | Semiconductor device package including conformal metal cap contacting each semiconductor die |
US10361173B2 (en) | 2014-09-15 | 2019-07-23 | Mediatek Inc. | Semiconductor package assemblies with system-on-chip (SOC) packages |
US10510556B2 (en) | 2014-12-03 | 2019-12-17 | Taiwan Semiconductor Manufacturing Company, Ltd. | Integrated circuit package pad and methods of forming |
US10283375B2 (en) * | 2014-12-03 | 2019-05-07 | Taiwan Semiconductor Manufacturing Company, Ltd. | Integrated circuit package pad and methods of forming |
US10964641B2 (en) | 2014-12-03 | 2021-03-30 | Taiwan Semiconductor Manufacturing Company, Ltd. | Method of forming semiconductor packages having through package vias |
US12107051B2 (en) | 2014-12-03 | 2024-10-01 | Taiwan Semiconductor Manufacturing Company, Ltd. | Method of forming semiconductor packages having through package vias |
US10796927B2 (en) | 2014-12-03 | 2020-10-06 | Taiwan Semiconductor Manufacturing Company, Ltd. | Integrated circuit package pad and methods of forming |
US11342196B2 (en) | 2014-12-03 | 2022-05-24 | Taiwan Semiconductor Manufacturing Company, Ltd. | Integrated circuit package pad and methods of forming |
US9899248B2 (en) * | 2014-12-03 | 2018-02-20 | Taiwan Semiconductor Manufacturing Company, Ltd. | Method of forming semiconductor packages having through package vias |
US20160163578A1 (en) * | 2014-12-03 | 2016-06-09 | Taiwan Semiconductor Manufacturing Company, Ltd. | Semiconductor Packages and Methods of Forming the Same |
US20180061668A1 (en) * | 2014-12-03 | 2018-03-01 | Taiwan Semiconductor Manufacturing Company, Ltd. | Integrated Circuit Package Pad and Methods of Forming |
US11837550B2 (en) | 2014-12-03 | 2023-12-05 | Taiwan Semiconductor Manufacturing Company Ltd | Method of forming semiconductor packages having through package vias |
US10325853B2 (en) | 2014-12-03 | 2019-06-18 | Taiwan Semiconductor Manufacturing Company, Ltd. | Method of forming semiconductor packages having through package vias |
US11721559B2 (en) | 2014-12-03 | 2023-08-08 | Taiwan Semiconductor Manufacturing Company, Ltd. | Integrated circuit package pad and methods of forming |
JP2018507556A (en) * | 2015-02-20 | 2018-03-15 | クアルコム,インコーポレイテッド | Conductive post protection for integrated circuit packages. |
US9768108B2 (en) | 2015-02-20 | 2017-09-19 | Qualcomm Incorporated | Conductive post protection for integrated circuit packages |
WO2016134165A1 (en) * | 2015-02-20 | 2016-08-25 | Qualcomm Incorporated | Conductive post protection for integrated circuit packages |
TWI623067B (en) * | 2015-03-17 | 2018-05-01 | 聯發科技股份有限公司 | Semiconductor package, semiconductor package assembly and a method for fabricating a semiconductor package |
KR101816852B1 (en) * | 2015-05-29 | 2018-01-11 | 타이완 세미콘덕터 매뉴팩쳐링 컴퍼니 리미티드 | Device, package structure and method of forming the same |
US10090241B2 (en) * | 2015-05-29 | 2018-10-02 | Taiwan Semiconductor Manufacturing Co., Ltd. | Device, package structure and method of forming the same |
US10121774B2 (en) | 2015-08-03 | 2018-11-06 | Samsung Electronics Co., Ltd. | Method of manufacturing a semiconductor package |
EP3133644A1 (en) * | 2015-08-17 | 2017-02-22 | MediaTek Inc. | Ball grid array packages including a hexagonal ball array |
US10074637B2 (en) | 2015-10-13 | 2018-09-11 | Taiwan Semiconductor Manufacturing Company, Ltd. | Structure and formation method for chip package |
US9595510B1 (en) | 2015-10-13 | 2017-03-14 | Taiwan Semiconductor Manufacturing Company, Ltd. | Structure and formation method for chip package |
US11329031B2 (en) | 2015-10-13 | 2022-05-10 | Taiwan Semiconductor Manufacturing Co., Ltd. | Structure and formation method for chip package |
US10748882B2 (en) | 2015-10-13 | 2020-08-18 | Taiwan Semiconductor Manufacturing Co., Ltd. | Structure and formation method for chip package |
US20170117243A1 (en) * | 2015-10-23 | 2017-04-27 | Invensas Corporation | Anchoring structure of fine pitch bva |
US10332854B2 (en) * | 2015-10-23 | 2019-06-25 | Invensas Corporation | Anchoring structure of fine pitch bva |
JP2017098481A (en) * | 2015-11-27 | 2017-06-01 | 日立化成株式会社 | Semiconductor device manufacturing method |
US20170221820A1 (en) * | 2016-01-29 | 2017-08-03 | Taiwan Semiconductor Manufacturing Company, Ltd. | Info Coil Structure and Methods of Manufacturing Same |
US10867911B2 (en) | 2016-01-29 | 2020-12-15 | Taiwan Semiconductor Manufacturing Company, Ltd. | InFO coil structure and methods of manufacturing same |
KR101923276B1 (en) * | 2016-01-29 | 2018-11-28 | 타이완 세미콘덕터 매뉴팩쳐링 컴퍼니 리미티드 | Info coil structure and methods of manufacturing same |
US10269702B2 (en) * | 2016-01-29 | 2019-04-23 | Taiwan Semiconductor Manufacturing Company, Ltd. | Info coil structure and methods of manufacturing same |
US10770446B2 (en) | 2016-03-02 | 2020-09-08 | Samsung Electronics Co., Ltd. | Semiconductor packages and methods of manufacturing the same |
US20170256511A1 (en) * | 2016-03-02 | 2017-09-07 | Young Lyong Kim | Semiconductor packages and methods of manufacturing the same |
US10177131B2 (en) * | 2016-03-02 | 2019-01-08 | Samsung Electronics Co., Ltd. | Semiconductor packages and methods of manufacturing the same |
US10770795B2 (en) * | 2016-05-27 | 2020-09-08 | Taiwan Semiconductor Manufacturing Co., Ltd. | Antenna device and method for manufacturing antenna device |
US12040566B2 (en) | 2016-05-27 | 2024-07-16 | Taiwan Semiconductor Manufacturing Co., Ltd. | Antenna device |
US20170346185A1 (en) * | 2016-05-27 | 2017-11-30 | Taiwan Semiconductor Manufacturing Co., Ltd. | Antenna device and method for manufacturing antenna device |
US11482788B2 (en) | 2016-05-27 | 2022-10-25 | Taiwan Semiconductor Manufacturing Co., Ltd. | Antenna device and method for manufacturing antenna device |
US20170365567A1 (en) * | 2016-06-20 | 2017-12-21 | Samsung Electro-Mechanics Co., Ltd. | Fan-out semiconductor package |
US10672729B2 (en) * | 2017-03-30 | 2020-06-02 | Taiwan Semiconductor Manufacturing Co., Ltd. | Package structure and method of forming package structure |
US11251141B2 (en) | 2017-03-30 | 2022-02-15 | Taiwan Semiconductor Manufacturing Co., Ltd. | Package structure |
US20180286823A1 (en) * | 2017-03-30 | 2018-10-04 | Taiwan Semiconductor Manufacturing Co., Ltd. | Package structure and method of forming package structure |
US12009322B2 (en) | 2017-03-30 | 2024-06-11 | Taiwan Semiconductor Manufacturing Co., Ltd. | Package structure with through-via in molding compound and dielectric layer |
US11756802B2 (en) | 2017-06-30 | 2023-09-12 | Taiwan Semiconductor Manufacturing Company, Ltd. | Thermally conductive material in the recess of an encapsulant and sidewall of an integrated circuit device |
US11488843B2 (en) * | 2017-06-30 | 2022-11-01 | Taiwan Semiconductor Manufacturing Company, Ltd. | Underfill between a first package and a second package |
US20190027446A1 (en) * | 2017-07-18 | 2019-01-24 | Taiwan Semiconductor Manufacturing Co., Ltd. | Package structure, integrated fan-out package and method of fabricating the same |
US10522476B2 (en) * | 2017-07-18 | 2019-12-31 | Taiwan Semiconductor Manufacturing Co., Ltd. | Package structure, integrated fan-out package and method of fabricating the same |
US11201142B2 (en) * | 2017-07-27 | 2021-12-14 | Taiwan Semiconductor Manufacturing Company, Ltd. | Semiconductor package, package on package structure and method of froming package on package structure |
US20190035772A1 (en) * | 2017-07-27 | 2019-01-31 | Taiwan Semiconductor Manufacturing Co., Ltd. | Semicondcutor package, package on package structure and method of froming package on package structure |
US10290610B2 (en) * | 2017-08-29 | 2019-05-14 | Taiwan Semiconductor Manufacturing Co., Ltd. | PoP device and method of forming the same |
US11901302B2 (en) * | 2017-09-29 | 2024-02-13 | Taiwan Semiconductor Manufacturing Company, Ltd | InFO-POP structures with TIVs having cavities |
US20190103387A1 (en) * | 2017-09-30 | 2019-04-04 | Taiwan Semiconductor Manufacturing Co., Ltd. | Pop device and method of forming the same |
US10510732B2 (en) * | 2017-09-30 | 2019-12-17 | Taiwan Semiconductor Manufacturing Co., Ltd. | PoP device and method of forming the same |
US11837587B2 (en) * | 2017-10-27 | 2023-12-05 | Taiwan Semiconductor Manufacturing Company, Ltd. | Package structure and manufacturing method thereof |
US20190131283A1 (en) * | 2017-10-27 | 2019-05-02 | Taiwan Semiconductor Manufacturing Co., Ltd. | Package structure and manufacturing method thereof |
US10636775B2 (en) * | 2017-10-27 | 2020-04-28 | Taiwan Semiconductor Manufacturing Co., Ltd. | Package structure and manufacturing method thereof |
US20220122952A1 (en) * | 2017-10-27 | 2022-04-21 | Taiwan Semiconductor Manufacturing Company, Ltd. | Package structure and manufacturing method thereof |
US11942433B2 (en) | 2019-12-23 | 2024-03-26 | Taiwan Semiconductor Manufacturing Company, Ltd. | Integrated circuit package and method |
US11227837B2 (en) * | 2019-12-23 | 2022-01-18 | Taiwan Semiconductor Manufacturing Company, Ltd. | Integrated circuit package and method |
Also Published As
Publication number | Publication date |
---|---|
US20160307778A1 (en) | 2016-10-20 |
TWI514542B (en) | 2015-12-21 |
US20170229432A1 (en) | 2017-08-10 |
TW201431039A (en) | 2014-08-01 |
CN103972191A (en) | 2014-08-06 |
US10079225B2 (en) | 2018-09-18 |
CN103972191B (en) | 2017-04-26 |
US10079159B2 (en) | 2018-09-18 |
US9378982B2 (en) | 2016-06-28 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
US10079225B2 (en) | Die package with openings surrounding end-portions of through package vias (TPVs) and package on package (PoP) using the die package | |
US10269778B2 (en) | Package on package (PoP) bonding structures | |
US10128226B2 (en) | Mechanisms for forming package structure | |
US10134706B2 (en) | Warpage control of semiconductor die package | |
US9799620B2 (en) | Warpage reduction and adhesion improvement of semiconductor die package | |
US9219030B2 (en) | Package on package structures and methods for forming the same | |
CN111261608B (en) | Semiconductor device and method of forming the same | |
US9070667B2 (en) | Peripheral electrical connection of package on package | |
CN110610907A (en) | Semiconductor structure and method of forming a semiconductor structure | |
CN114464576A (en) | Semiconductor package and method of forming the same | |
CN112582389A (en) | Semiconductor package, package and forming method thereof | |
US11728312B2 (en) | Semiconductor packaging and methods of forming same | |
US20240234400A1 (en) | Integrated circuit packages and methods of forming the same |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
AS | Assignment |
Owner name: TAIWAN SEMICONDUCTOR MANUFACTURING COMPANY, LTD., Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:LIN, JING-CHENG;HUNG, JUI-PIN;CHENG, LI-HUI;REEL/FRAME:030031/0257 Effective date: 20130307 |
|
STCF | Information on status: patent grant |
Free format text: PATENTED CASE |
|
MAFP | Maintenance fee payment |
Free format text: PAYMENT OF MAINTENANCE FEE, 4TH YEAR, LARGE ENTITY (ORIGINAL EVENT CODE: M1551); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY Year of fee payment: 4 |
|
MAFP | Maintenance fee payment |
Free format text: PAYMENT OF MAINTENANCE FEE, 8TH YEAR, LARGE ENTITY (ORIGINAL EVENT CODE: M1552); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY Year of fee payment: 8 |