US20050156243A1 - Thin film transistors and methods of forming thin film transistors - Google Patents
Thin film transistors and methods of forming thin film transistors Download PDFInfo
- Publication number
- US20050156243A1 US20050156243A1 US11/038,601 US3860105A US2005156243A1 US 20050156243 A1 US20050156243 A1 US 20050156243A1 US 3860105 A US3860105 A US 3860105A US 2005156243 A1 US2005156243 A1 US 2005156243A1
- Authority
- US
- United States
- Prior art keywords
- gate
- opening
- source
- transistor
- wafer
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Abandoned
Links
- 239000010409 thin film Substances 0.000 title claims abstract description 47
- 238000000034 method Methods 0.000 title abstract description 12
- 239000000758 substrate Substances 0.000 claims abstract description 36
- 239000000463 material Substances 0.000 claims abstract description 35
- 239000004065 semiconductor Substances 0.000 claims description 10
- 239000003989 dielectric material Substances 0.000 claims 5
- 230000000873 masking effect Effects 0.000 abstract description 6
- 238000010276 construction Methods 0.000 abstract description 4
- 238000004891 communication Methods 0.000 abstract description 3
- 238000009792 diffusion process Methods 0.000 description 16
- 239000012634 fragment Substances 0.000 description 12
- 238000012545 processing Methods 0.000 description 11
- VYPSYNLAJGMNEJ-UHFFFAOYSA-N Silicium dioxide Chemical compound O=[Si]=O VYPSYNLAJGMNEJ-UHFFFAOYSA-N 0.000 description 6
- 230000005669 field effect Effects 0.000 description 6
- 125000006850 spacer group Chemical group 0.000 description 6
- 238000005530 etching Methods 0.000 description 4
- 229910052681 coesite Inorganic materials 0.000 description 3
- 229910052906 cristobalite Inorganic materials 0.000 description 3
- 229910021420 polycrystalline silicon Inorganic materials 0.000 description 3
- 229920005591 polysilicon Polymers 0.000 description 3
- 239000000377 silicon dioxide Substances 0.000 description 3
- 229910052682 stishovite Inorganic materials 0.000 description 3
- 229910052905 tridymite Inorganic materials 0.000 description 3
- 239000002019 doping agent Substances 0.000 description 2
- 238000005516 engineering process Methods 0.000 description 2
- 230000002708 enhancing effect Effects 0.000 description 2
- 239000007943 implant Substances 0.000 description 2
- 238000011065 in-situ storage Methods 0.000 description 2
- 238000005468 ion implantation Methods 0.000 description 2
- 230000000295 complement effect Effects 0.000 description 1
- 230000008021 deposition Effects 0.000 description 1
- 230000000694 effects Effects 0.000 description 1
- 238000010438 heat treatment Methods 0.000 description 1
- 239000012535 impurity Substances 0.000 description 1
- 239000012212 insulator Substances 0.000 description 1
- 238000012986 modification Methods 0.000 description 1
- 230000004048 modification Effects 0.000 description 1
- 229910021421 monocrystalline silicon Inorganic materials 0.000 description 1
- 238000011160 research Methods 0.000 description 1
Images
Classifications
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L29/00—Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
- H01L29/66—Types of semiconductor device ; Multistep manufacturing processes therefor
- H01L29/66007—Multistep manufacturing processes
- H01L29/66075—Multistep manufacturing processes of devices having semiconductor bodies comprising group 14 or group 13/15 materials
- H01L29/66227—Multistep manufacturing processes of devices having semiconductor bodies comprising group 14 or group 13/15 materials the devices being controllable only by the electric current supplied or the electric potential applied, to an electrode which does not carry the current to be rectified, amplified or switched, e.g. three-terminal devices
- H01L29/66409—Unipolar field-effect transistors
- H01L29/66477—Unipolar field-effect transistors with an insulated gate, i.e. MISFET
- H01L29/66666—Vertical transistors
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L29/00—Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
- H01L29/66—Types of semiconductor device ; Multistep manufacturing processes therefor
- H01L29/66007—Multistep manufacturing processes
- H01L29/66075—Multistep manufacturing processes of devices having semiconductor bodies comprising group 14 or group 13/15 materials
- H01L29/66227—Multistep manufacturing processes of devices having semiconductor bodies comprising group 14 or group 13/15 materials the devices being controllable only by the electric current supplied or the electric potential applied, to an electrode which does not carry the current to be rectified, amplified or switched, e.g. three-terminal devices
- H01L29/66409—Unipolar field-effect transistors
- H01L29/66477—Unipolar field-effect transistors with an insulated gate, i.e. MISFET
- H01L29/66742—Thin film unipolar transistors
- H01L29/6675—Amorphous silicon or polysilicon transistors
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L29/00—Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
- H01L29/66—Types of semiconductor device ; Multistep manufacturing processes therefor
- H01L29/68—Types of semiconductor device ; Multistep manufacturing processes therefor controllable by only the electric current supplied, or only the electric potential applied, to an electrode which does not carry the current to be rectified, amplified or switched
- H01L29/76—Unipolar devices, e.g. field effect transistors
- H01L29/772—Field effect transistors
- H01L29/78—Field effect transistors with field effect produced by an insulated gate
- H01L29/7827—Vertical transistors
Definitions
- This invention relates specifically to thin film transistor technology.
- TFT thin film transistor
- typical prior art TFT's are formed from a thin film of semiconductive material (typically polysilicon).
- a central channel region of the thin film is masked by a separate layer, while opposing adjacent source/drain regions are doped with an appropriate p or n type conductivity enhancing impurity.
- a gate insulator and gate are provided either above or below the thin film channel region, thus providing a field effect transistor having active and channel regions formed within a thin film as opposed to a bulk substrate.
- FIG. 1 is a diagrammatic sectional view of a semiconductor wafer fragment at one processing step in accordance with the invention.
- FIG. 2 is a view of the FIG. 1 wafer fragment at a processing step subsequent to that shown by FIG. 1 .
- FIG. 3 is a view of the FIG. 1 wafer fragment at a processing step subsequent to that shown by FIG. 2 .
- FIG. 4 is one example of a possible top view of FIG. 3 .
- FIG. 5 is a view of the FIG. 1 wafer fragment at a processing step subsequent to that shown by FIG. 3 .
- FIG. 6 is a diagrammatic sectional view of an alternate embodiment wafer fragment in accordance with the invention.
- FIG. 7 is a diagrammatic sectional view of yet another alternate embodiment wafer fragment at one processing step in accordance with the invention.
- FIG. 8 is a view of the FIG. 7 wafer fragment at a processing step subsequent to that shown by FIG. 7 .
- FIG. 9 is a view of the FIG. 7 wafer fragment at a processing step subsequent to that shown by FIG. 8 .
- FIG. 10 is a view of the FIG. 7 wafer fragment at a processing step subsequent to that shown by FIG. 9 .
- FIG. 11 is a view of the FIG. 7 wafer fragment at a processing step subsequent to that shown by FIG. 10 .
- a method of forming a thin film transistor over a substrate comprises the following steps:
- a method of forming a thin film transistor comprises the following steps:
- the semiconductive material within the contact opening defining an elongated and outwardly extending channel region the electrical conductance of which can be modulated by means of the adjacent electrically conductive gate and gate dielectric layers;
- a thin film transistor comprises:
- a thin film transistor layer having a source region, a channel region and a drain region; the thin film channel region comprising an annulus;
- the gate in proximity to the thin film channel annulus, the gate comprising an annulus which surrounds the thin film channel annulus.
- a semiconductor wafer fragment in process is indicated generally with reference numeral 10 .
- Such comprises a bulk substrate 12 of lightly doped p or n type monocrystalline silicon, having a diffusion region 13 provided therein.
- a first electrically insulative dielectric layer 14 (typical SiO 2 ) is provided over bulk substrate 12 .
- An example and preferred thickness range for layer 12 is from 50 Angstroms to 2000 Angstroms, with 100 Angstroms being more preferred.
- An electrically conductive layer 16 is provided over first dielectric layer 14 .
- Layer 16 will ultimately comprise the conductive gate of the thin film transistor, and preferably comprises a heavily doped (greater than 1 ⁇ 10 20 ion/cm 3 ) layer of polysilicon.
- An example and preferred thickness range is from 3000 Angstroms to 10,000 Angstroms, with 8000 Angstroms being more preferred.
- a second electrically insulative dielectric layer 18 is provided over electrically conductive gate layer 16 . Such can be considered as a base layer over which a thin film transistor layer will be provided.
- An example and preferred material is SiO 2 deposited to a thickness range of from 300 Angstroms to 3000 Angstroms, with 1000 Angstroms being more preferred.
- a contact opening 20 is provided through second dielectric layer 18 , electrically conductive gate layer 16 , and first dielectric layer 14 to outwardly expose diffusion region 13 .
- diffusion region 13 could be provided after forming contact opening 20 .
- One method of doing this is by using ion implantation through contact opening 20 , thereby making diffusion regions 13 self-aligned to contact opening 20 .
- Contact opening 20 defines projecting sidewalls 22 which in the preferred embodiment are provided to be substantially perpendicular relative to the expanse of bulk substrate 12 .
- a dielectric layer 24 which will serve as gate dielectric layer, is deposited over second dielectric layer 18 and within contact opening 20 to a thickness which less than completely fills contact opening 20 .
- An example diameter for contact opening 20 is 3500 Angstroms, with an example layer 24 being SiO 2 deposited to a thickness of 200 Angstroms in such instance.
- gate dielectric layer 24 is anisotropically etched to define a resultant gate dielectric layer 26 within contact opening 20 laterally inward of sidewalls 22 .
- anisotropically etching gate dielectric layer 24 some of second dielectric layer 18 is removed during a desired overetch. If layer 18 is 1000 Angstroms thick and layer 24 is 200 Angstroms thick, a preferred over-etch would be 200 Angstroms, reducing 18 to 800 Angstroms.
- such gate dielectric layer takes on the shape or appearance of conventional insulative sidewall spacers, and in the depicted embodiment is in the form or shape of a longitudinally elongated annulus.
- electrically conductive gate layer 16 also is comprised of an annulus which surrounds contact opening 20 .
- FIG. 4 illustrates one example of a possible patterned top construction of FIG. 3 .
- Such illustrates gate dielectric annulus 26 encircling within contact opening 20 .
- Electrically conductive gate layer 16 has been patterned to comprise a ring portion and an extension 27 . Regardless, the bulk mass of layer 16 constitutes an annulus which encircles contact opening 20 .
- the above described process provides but one example of a manner in which a gate dielectric layer is provided within contact opening 20 .
- a layer 30 of semiconductive material is provided over second dielectric layer 18 and within contact opening 20 against gate dielectric layer 26 , and in electrical communication with diffusion region 13 .
- layer 30 is provided to completely fill the remaining open portion of contact opening 20 .
- Semiconductive material layer 30 constitutes a layer from which a channel region and at least one of a source region or a drain region of a thin film transistor are to be formed.
- the semiconductive material of layer 30 within contact opening 20 defines an elongated and outwardly extending channel region 31 the electrical conductance of which can be modulated by means of the adjacent electrically conductive gate and gate dielectric layers 16 and 26 , respectively.
- Field effect transistor channel regions typically utilize some minimum conductivity doping, less than the doping concentrations of the source and drain, to provide desired conductance when modulated by the gate. Such can be provided in this example by in situ doping of layer 30 during its deposition. Alternately, an ion implant can be conducted with subsequent processing providing desired diffusion of the dopants.
- the semiconductive material layer 30 is then conductively doped such that its portion lying outwardly of contact opening 20 forms one of a source or a drain region 32 of a thin film transistor.
- the doping results in an interface 34 being created relative to the outermost portions of layer 30 and that portion within channel region 31 , such that portion 32 constitutes a highly doped electrically conductive region, while channel region 31 constitutes a semiconductive layer capable of being rendered conductive by applying suitable voltage to gate layer 16 .
- conductive doping of layer 36 is conducted using its thickness to effectively prevent conductivity doping of channel region 31 , with such doping being conducted without other masking of the channel region by any separate masking layer.
- the effective thickness and doping conditions for the outer portion of layer 30 effectively can be utilized to prevent undesired conductivity enhancing doping of channel region 31 .
- one of doped regions 32 of layer 30 or diffusion region 13 of bulk substrate 12 constitutes a source region of a thin film transistor, while the other of such constitutes a drain region.
- Region 31 constitutes a channel region, with gate layer 16 comprising an annulus which encircles thin film channel region 31 .
- Both of channel region 31 and diffusion region 32 are elongated, with diffusion region 32 being oriented substantially perpendicular relative to channel region 31 and also substantially parallel with bulk substrate 14 .
- Elongated channel region 31 and gate dielectric annulus 26 are perpendicularly oriented relative to bulk substrate 14 .
- the thickness of oxide layer 14 ′ defines the gate-drain offset dimension of the thin film transistor.
- a drain offset is a region used in thin film transistors to reduce off current caused by thermionic field emission in the channel region near the drain. If region 32 is the drain, then the thickness of layer 18 defines the offset dimension.
- the thickness of gate polysilicon layer 16 defines the channel length of the thin film transistor.
- Layer 30 a can be doped in a single step to form diffusion regions 32 a and 35 , one of which constitutes a drain region and the other of which constitutes a source region of the resultant thin film transistor.
- channel annulus 33 is elongated and oriented substantially perpendicularly relative to bulk substrate 12 and diffusion regions 32 a and 35 .
- gate layer 16 comprises an annulus which surrounds thin film channel annulus 33 .
- the elongated and substantially vertical nature or orientation of channel region 33 prevents conductivity doping from occurring therein when regions 32 a and 35 are doped by a highly directional perpendicular ion implantation doping.
- diffusion region 13 constitutes a node to which electrical connection of a thin film transistor is to be made, while in the first embodiment example region 13 comprised an inherent part of the thin film transistor. Diffusion region 13 might alternately be provided by out-diffusion of dopant material from region 35 from subsequent heating steps.
- Desired minimum doping for the channel region of FIG. 6 can be provided by in situ doping or by ion implanting, such as angled implanting.
- second electrically insulative dielectric layer 18 is provided with an initial contact opening 50 therethrough to electrically conductive gate layer 16 .
- a preliminary electrically insulative layer 52 is provided over second dielectric layer 18 and to within initial contact opening 50 , with such layer less than completely filling contact opening 50 .
- preliminary electrically insulative layer 52 is anisotropically etched to define an insulative annulus spacer 54 within initial contact opening 50 .
- Such facilitates or enables producing a contact opening inwardly of the spacers which is less than the minimum photolithographic feature size which can be useable to produce the smallest possible initial contact opening 50 .
- the resultant width of the opening after spacer etch can be reduced to 0.1 micron.
- layer 52 is preferably provided to a thickness of from 500 Angstroms to 1200 Angstroms, with 1000 Angstroms being most preferred.
- An anisotropic etch of a 1000 Angstrom thick layer 52 will preferably be conducted as an over-etch of 300 Angstroms, leaving layer 18 1200 Angstroms thick.
- a secondary contact 56 is etched through electrically conductive gate layer 16 and first dielectric layer 14 .
- insulative annulus spacer 54 and second dielectric layer 18 are used as an etching mask. Diffusion regions 13 b is provided as shown.
- a secondary electrically insulative layer 58 is provided over second dielectric layer 18 and insulative annulus spacer 54 to within secondary contact opening 56 , with such layer being provided to less than completely fill secondary contact opening 56 .
- secondary electrically insulative layer 58 has been anisotropically etched to define a gate dielectric layer annulus 26 b within secondary contact opening 56 .
- a subsequent semiconductive layer 30 b is provided and doped as shown to provide diffusion region 32 b, and to provide channel region 31 b.
- An example thickness for layer 58 is 200 Angstroms. Anisotropic etching of such a layer preferably includes a 200 Angstrom over-etch, resulting in a final preferred thickness of layer 18 of 1000 Angstroms.
- the above described method and embodiment further reduce overall mask count in semiconductor processing. Since in the preferred embodiment the channel region is substantially vertical, masks are not required to protect the desired channel from the thin film transistor source and drain implants. Depending on implementation, the channel region may even be completely sealed from the surface providing even greater protection, thus eliminating at least two masks.
Landscapes
- Engineering & Computer Science (AREA)
- Microelectronics & Electronic Packaging (AREA)
- Power Engineering (AREA)
- Physics & Mathematics (AREA)
- Ceramic Engineering (AREA)
- Condensed Matter Physics & Semiconductors (AREA)
- General Physics & Mathematics (AREA)
- Computer Hardware Design (AREA)
- Manufacturing & Machinery (AREA)
- Thin Film Transistor (AREA)
Abstract
A method of forming a thin film transistor over a substrate is provided whereby at least one of the source region or the drain region is conductively doped while preventing conductivity doping of the channel region without any masking of the channel region occurring by any separate masking layer. A method includes, a) providing a substrate having a node to which electrical connection is to be made; b) providing a first electrically insulative dielectric layer over the substrate; c) providing an electrically conductive gate layer over the first dielectric layer; d) providing a second electrically insulative dielectric layer over the electrically conductive gate layer; e) providing a contact opening through the second dielectric layer, the electrically conductive gate layer and the first dielectric layer; the contact opening defining projecting sidewalls; f) providing a gate dielectric layer within the contact opening laterally inward of the projecting sidewalls; g) providing a layer of semiconductive material over the second dielectric layer and within the contact opening against the gate dielectric layer and in electrical communication with the node; the semiconductive material within the contact opening defining an elongated and outwardly extending channel region the electrical conductance of which can be modulated by means of the adjacent electrically conductive gate and gate dielectric layers; and h) conductively doping the semiconductive material layer lying outwardly of the contact opening to form one of a source region or a drain region of a thin film transistor. Thin film transistor constructions are also disclosed.
Description
- This invention was made with Government support under Contract No. MDA972-92-C-0054 awarded by Advanced Research Projects Agency (ARPA). The Government has certain rights in this invention.
- This invention relates specifically to thin film transistor technology.
- As circuit density continues to increase, there is a corresponding drive to produce smaller and smaller field effect transistors. Field effect transistors have typically been formed by providing active areas within a bulk substrate material or within a complementary conductivity type well formed within a bulk substrate. One additional technique finding greater application in achieving reduced transistor size is to form field effect transistors with thin films, which is commonly referred to as “thin film transistor” (TFT) technology. These transistors are formed using thin layers which constitute all or a part of the resultant source and drain regions, as opposed to providing both regions within a bulk semiconductor substrate.
- Specifically, typical prior art TFT's are formed from a thin film of semiconductive material (typically polysilicon). A central channel region of the thin film is masked by a separate layer, while opposing adjacent source/drain regions are doped with an appropriate p or n type conductivity enhancing impurity. A gate insulator and gate are provided either above or below the thin film channel region, thus providing a field effect transistor having active and channel regions formed within a thin film as opposed to a bulk substrate.
- It would be desirable to improve upon methods of forming thin film transistors and in improving thin film transistor constructions.
- Preferred embodiments of the invention are described below with reference to the following accompanying drawings.
-
FIG. 1 is a diagrammatic sectional view of a semiconductor wafer fragment at one processing step in accordance with the invention. -
FIG. 2 is a view of theFIG. 1 wafer fragment at a processing step subsequent to that shown byFIG. 1 . -
FIG. 3 is a view of theFIG. 1 wafer fragment at a processing step subsequent to that shown byFIG. 2 . -
FIG. 4 is one example of a possible top view ofFIG. 3 . -
FIG. 5 is a view of theFIG. 1 wafer fragment at a processing step subsequent to that shown byFIG. 3 . -
FIG. 6 is a diagrammatic sectional view of an alternate embodiment wafer fragment in accordance with the invention. -
FIG. 7 is a diagrammatic sectional view of yet another alternate embodiment wafer fragment at one processing step in accordance with the invention. -
FIG. 8 is a view of theFIG. 7 wafer fragment at a processing step subsequent to that shown byFIG. 7 . -
FIG. 9 is a view of theFIG. 7 wafer fragment at a processing step subsequent to that shown byFIG. 8 . -
FIG. 10 is a view of theFIG. 7 wafer fragment at a processing step subsequent to that shown byFIG. 9 . -
FIG. 11 is a view of theFIG. 7 wafer fragment at a processing step subsequent to that shown byFIG. 10 . - This disclosure of the invention is submitted in furtherance of the constitutional purposes of the U.S. Patent Laws “to promote the progress of science and useful arts” (Article 1, Section-8).
- In accordance with one aspect of the invention, a method of forming a thin film transistor over a substrate comprises the following steps:
- providing a layer of semiconductive material from which a channel region and at least one of a source region or a drain region of a thin film transistor are to be formed; and
- conductively doping the at least one of the source region or the drain region of the semiconductive material layer while preventing conductivity doping of the channel region of the semiconductive material layer, such doping being conducted without any masking of the channel region by any separate masking layer.
- In accordance with another aspect of the invention, a method of forming a thin film transistor comprises the following steps:
- providing a substrate having a node to which electrical connection is to be made;
- providing a first electrically insulative dielectric layer over the substrate;
- providing an electrically conductive gate layer over the first dielectric layer;
- providing a second electrically insulative dielectric layer over the electrically conductive gate layer;
- providing a contact opening through the second dielectric layer, the electrically conductive gate layer and the first dielectric layer; the contact opening defining projecting sidewalls;
- providing a gate dielectric layer within the contact opening laterally inward of the contact opening sidewalls;
- providing a layer of semiconductive material over the second dielectric layer and within the contact opening against the gate dielectric layer and in electrical communication with the node; the semiconductive material within the contact opening defining an elongated and outwardly extending channel region the electrical conductance of which can be modulated by means of the adjacent electrically conductive gate and gate dielectric layers; and
- conductively doping the semiconductive material layer lying outwardly of the contact opening to form one of a source region or a drain region of a thin film transistor.
- In accordance with still another aspect of the invention, a thin film transistor comprises:
- a thin film transistor layer having a source region, a channel region and a drain region; the thin film channel region comprising an annulus; and
- a gate in proximity to the thin film channel annulus, the gate comprising an annulus which surrounds the thin film channel annulus.
- These and other aspects of the invention will be more readily appreciated from the following description with proceeds with reference to the accompanying drawings.
- Referring to
FIG. 1 , a semiconductor wafer fragment in process is indicated generally withreference numeral 10. Such comprises abulk substrate 12 of lightly doped p or n type monocrystalline silicon, having adiffusion region 13 provided therein. A first electrically insulative dielectric layer 14 (typical SiO2) is provided overbulk substrate 12. An example and preferred thickness range forlayer 12 is from 50 Angstroms to 2000 Angstroms, with 100 Angstroms being more preferred. An electricallyconductive layer 16 is provided over firstdielectric layer 14.Layer 16 will ultimately comprise the conductive gate of the thin film transistor, and preferably comprises a heavily doped (greater than 1×1020 ion/cm3) layer of polysilicon. An example and preferred thickness range is from 3000 Angstroms to 10,000 Angstroms, with 8000 Angstroms being more preferred. A second electrically insulativedielectric layer 18 is provided over electricallyconductive gate layer 16. Such can be considered as a base layer over which a thin film transistor layer will be provided. An example and preferred material is SiO2 deposited to a thickness range of from 300 Angstroms to 3000 Angstroms, with 1000 Angstroms being more preferred. - Referring to
FIG. 2 , acontact opening 20 is provided through seconddielectric layer 18, electricallyconductive gate layer 16, and firstdielectric layer 14 to outwardly exposediffusion region 13. Alternately,diffusion region 13 could be provided after formingcontact opening 20. One method of doing this is by using ion implantation through contact opening 20, thereby makingdiffusion regions 13 self-aligned to contact opening 20. Contactopening 20 definesprojecting sidewalls 22 which in the preferred embodiment are provided to be substantially perpendicular relative to the expanse ofbulk substrate 12. Adielectric layer 24, which will serve as gate dielectric layer, is deposited over seconddielectric layer 18 and within contact opening 20 to a thickness which less than completely fills contact opening 20. An example diameter for contact opening 20 is 3500 Angstroms, with anexample layer 24 being SiO2 deposited to a thickness of 200 Angstroms in such instance. - Referring to
FIG. 3 , gatedielectric layer 24 is anisotropically etched to define a resultant gatedielectric layer 26 within contact opening 20 laterally inward ofsidewalls 22. When anisotropically etching gatedielectric layer 24, some of seconddielectric layer 18 is removed during a desired overetch. Iflayer 18 is 1000 Angstroms thick andlayer 24 is 200 Angstroms thick, a preferred over-etch would be 200 Angstroms, reducing 18 to 800 Angstroms. In the illustrated and preferred embodiment, such gate dielectric layer takes on the shape or appearance of conventional insulative sidewall spacers, and in the depicted embodiment is in the form or shape of a longitudinally elongated annulus. Thus, electricallyconductive gate layer 16 also is comprised of an annulus which surroundscontact opening 20. -
FIG. 4 illustrates one example of a possible patterned top construction ofFIG. 3 . Such illustrates gatedielectric annulus 26 encircling withincontact opening 20. Electricallyconductive gate layer 16 has been patterned to comprise a ring portion and anextension 27. Regardless, the bulk mass oflayer 16 constitutes an annulus which encirclescontact opening 20. The above described process provides but one example of a manner in which a gate dielectric layer is provided withincontact opening 20. - Referring to
FIG. 5 , alayer 30 of semiconductive material is provided over seconddielectric layer 18 and within contact opening 20 againstgate dielectric layer 26, and in electrical communication withdiffusion region 13. In this particular described embodiment,layer 30 is provided to completely fill the remaining open portion ofcontact opening 20.Semiconductive material layer 30 constitutes a layer from which a channel region and at least one of a source region or a drain region of a thin film transistor are to be formed. The semiconductive material oflayer 30 withincontact opening 20 defines an elongated and outwardly extendingchannel region 31 the electrical conductance of which can be modulated by means of the adjacent electrically conductive gate and gate dielectric layers 16 and 26, respectively. - Field effect transistor channel regions typically utilize some minimum conductivity doping, less than the doping concentrations of the source and drain, to provide desired conductance when modulated by the gate. Such can be provided in this example by in situ doping of
layer 30 during its deposition. Alternately, an ion implant can be conducted with subsequent processing providing desired diffusion of the dopants. - The
semiconductive material layer 30 is then conductively doped such that its portion lying outwardly of contact opening 20 forms one of a source or adrain region 32 of a thin film transistor. The doping results in aninterface 34 being created relative to the outermost portions oflayer 30 and that portion withinchannel region 31, such thatportion 32 constitutes a highly doped electrically conductive region, whilechannel region 31 constitutes a semiconductive layer capable of being rendered conductive by applying suitable voltage togate layer 16. Note that advantageously in accordance with the preferred process, conductive doping of layer 36 is conducted using its thickness to effectively prevent conductivity doping ofchannel region 31, with such doping being conducted without other masking of the channel region by any separate masking layer. The effective thickness and doping conditions for the outer portion oflayer 30 effectively can be utilized to prevent undesired conductivity enhancing doping ofchannel region 31. - In the above described embodiment; one of
doped regions 32 oflayer 30 ordiffusion region 13 ofbulk substrate 12 constitutes a source region of a thin film transistor, while the other of such constitutes a drain region.Region 31 constitutes a channel region, withgate layer 16 comprising an annulus which encircles thinfilm channel region 31. Both ofchannel region 31 anddiffusion region 32 are elongated, withdiffusion region 32 being oriented substantially perpendicular relative to channelregion 31 and also substantially parallel withbulk substrate 14.Elongated channel region 31 and gatedielectric annulus 26 are perpendicularly oriented relative tobulk substrate 14. - If
region 13 constitutes the drain region, then the thickness ofoxide layer 14′ defines the gate-drain offset dimension of the thin film transistor. As well known to those of skill in the art, a drain offset is a region used in thin film transistors to reduce off current caused by thermionic field emission in the channel region near the drain. Ifregion 32 is the drain, then the thickness oflayer 18 defines the offset dimension. The thickness ofgate polysilicon layer 16 defines the channel length of the thin film transistor. - An alternate embodiment is shown and described with reference to
FIG. 6 . Like numerals from the first described embodiment are utilized where appropriate, with differences being indicated by the suffix “a” or with different numerals. In the depicted embodiment ofwafer fragment 10 a,semiconductive material 30 a is provided to only partially fill the remaining portion ofcontact opening 20. Such forms anannulus 33 withincontact opening 20, with such annulus being utilized to comprise the channel region of the resultant thin film transistor. -
Layer 30 a can be doped in a single step to formdiffusion regions channel annulus 33 is elongated and oriented substantially perpendicularly relative tobulk substrate 12 anddiffusion regions gate layer 16 comprises an annulus which surrounds thinfilm channel annulus 33. Again, the elongated and substantially vertical nature or orientation ofchannel region 33 prevents conductivity doping from occurring therein whenregions diffusion region 13 constitutes a node to which electrical connection of a thin film transistor is to be made, while in the firstembodiment example region 13 comprised an inherent part of the thin film transistor.Diffusion region 13 might alternately be provided by out-diffusion of dopant material fromregion 35 from subsequent heating steps. - Desired minimum doping for the channel region of
FIG. 6 can be provided by in situ doping or by ion implanting, such as angled implanting. - Yet another alternate preferred embodiment is described with reference to
FIGS. 7-11 . Like numerals from the first described embodiment have been utilized where appropriate, with differences being indicated with the suffix “b” or with different numerals. Referring first toFIG. 7 , second electrically insulativedielectric layer 18 is provided with an initial contact opening 50 therethrough to electricallyconductive gate layer 16. A preliminary electricallyinsulative layer 52 is provided over seconddielectric layer 18 and to withininitial contact opening 50, with such layer less than completely fillingcontact opening 50. - Referring to
FIG. 8 , preliminary electricallyinsulative layer 52 is anisotropically etched to define aninsulative annulus spacer 54 withininitial contact opening 50. Such facilitates or enables producing a contact opening inwardly of the spacers which is less than the minimum photolithographic feature size which can be useable to produce the smallest possibleinitial contact opening 50. For example, where a minimum available photolithographic width forcontact opening 50 were 0.32 micron, the resultant width of the opening after spacer etch can be reduced to 0.1 micron. As examples, iflayer 18 is 1500 Angstroms thick andopening 50 is 3200 Angstroms in diameter,layer 52 is preferably provided to a thickness of from 500 Angstroms to 1200 Angstroms, with 1000 Angstroms being most preferred. An anisotropic etch of a 1000 Angstromthick layer 52 will preferably be conducted as an over-etch of 300 Angstroms, leavinglayer 18 1200 Angstroms thick. - Referring to
FIG. 9 , asecondary contact 56 is etched through electricallyconductive gate layer 16 and firstdielectric layer 14. During such etching,insulative annulus spacer 54 and seconddielectric layer 18 are used as an etching mask.Diffusion regions 13 b is provided as shown. - Referring to
FIG. 10 , a secondary electricallyinsulative layer 58 is provided over seconddielectric layer 18 andinsulative annulus spacer 54 to withinsecondary contact opening 56, with such layer being provided to less than completely fillsecondary contact opening 56. - Referring to
FIG. 11 , secondary electricallyinsulative layer 58 has been anisotropically etched to define a gatedielectric layer annulus 26 b withinsecondary contact opening 56. Asubsequent semiconductive layer 30 b is provided and doped as shown to providediffusion region 32 b, and to providechannel region 31 b. An example thickness forlayer 58 is 200 Angstroms. Anisotropic etching of such a layer preferably includes a 200 Angstrom over-etch, resulting in a final preferred thickness oflayer 18 of 1000 Angstroms. - The above described embodiments utilizing an annulus gate essentially enables provision of a channel region which is gated about all sides, thus enabling provision of smaller field effect transistors. Such results in a reduced consumption of substrate area, with such example thin film transistors enabling the required area to be that of the contact and the associated anisotropic spacer-like constructions. Conventional horizontal thin film transistors require additional area for the channel, source and drain regions. Such also provides for improved thin film transistor characteristics, due to gating of the channel region on all sides which provides greater controllable on/off currents.
- The above described method and embodiment further reduce overall mask count in semiconductor processing. Since in the preferred embodiment the channel region is substantially vertical, masks are not required to protect the desired channel from the thin film transistor source and drain implants. Depending on implementation, the channel region may even be completely sealed from the surface providing even greater protection, thus eliminating at least two masks.
- In compliance with the statute, the invention has been described in language more or less specific as to structural and methodical features. It is to be understood, however, that the invention is not limited to the specific features shown and described, since the means herein disclosed comprise preferred forms of putting the invention into effect. The invention is, therefore, claimed in any of its forms or modifications within the proper scope of the appended claims appropriately interpreted in accordance with the doctrine of equivalents.
Claims (43)
1-35. (canceled)
36. A wafer comprising:
a transistor comprising:
a substrate;
a gate provided over the substrate and substantially surrounding an opening;
a first source/drain region;
a second source/drain region;
semiconductive material proximate the gate and comprising a channel intermediate the first and second source/drain regions, wherein at least a portion of the channel is formed within the opening; and
dielectric material formed intermediate the gate and the semiconductive material.
37. The wafer of claim 36 , wherein the semiconductive material partially fills the opening within the gate.
38. The wafer of claim 36 further comprising an electrically insulative layer over the substrate and below the gate.
39. The wafer of claim 36 , wherein the transistor comprises a thin film transistor.
40. The wafer of claim 36 , wherein the dielectric material is formed within the opening, and wherein the dielectric material and the semiconductive material completely fill the opening within the gate.
41. The wafer of claim 36 , wherein at least a portion of the first source/drain region is formed above the opening of the gate.
42. The wafer of claim 41 , wherein at least a portion of the second source/drain region is formed below the opening of the gate.
43. The wafer of claim 36 , wherein the gate laterally surrounds dielectric material.
44. The wafer of claim 36 , wherein the dielectric material laterally surrounds the channel formed within the opening.
45. The wafer of claim 36 , wherein at least a portion of the first source/drain region is formed within the semiconductive material.
46. The wafer of claim 36 , wherein at least a portion of the first source/drain region is formed within the substrate.
47. The wafer of claim 36 , wherein the channel is formed elevationally above at least one of the first and second source/drain regions.
48. The wafer of claim 36 , wherein the channel comprises an elongated structure extending substantially perpendicularly to an upper surface of the substrate.
49. A wafer comprising:
a transistor comprising:
a substrate;
a gate provided over the substrate and substantially surrounding an opening, wherein the opening has a lateral cross-sectional dimension which is less than a minimum photolithographic feature size utilized for fabricating the transistor;
a first source/drain region;
a second source/drain region; and
semiconductive material proximate the gate and comprising a channel intermediate the first and second source/drain regions.
50. The wafer of claim 49 , wherein the channel is formed within the opening.
51. The wafer of claim 49 , wherein at least a portion of the first source/drain region is formed above the opening of the gate.
52. The wafer of claim 49 , wherein the gate laterally surrounds the channel.
53. The wafer of claim 49 , wherein the transistor comprises a gate dielectric between the gate and the channel, and wherein the gate dielectric laterally surrounds the channel.
54. The wafer of claim 49 , wherein at least a portion of the first source/drain region is formed above the opening, and wherein at least a portion of the second source/drain region is formed below the opening.
55. The wafer of claim 49 , wherein the transistor comprises a thin film transistor.
56. The wafer of claim 49 further comprising an electrically insulative layer over the substrate and below the gate.
57. A semiconductor device comprising:
a transistor comprising:
a substrate;
a gate provided over the substrate and substantially surrounding an opening;
a first source/drain region comprising at least a portion formed partially below the opening;
a second source/drain region comprising at least a portion formed partially above the opening;
semiconductive material proximate the gate and comprising a channel intermediate the first and second source/drain regions; and
a gate dielectric formed intermediate the gate and the semiconductive material.
58. The semiconductor device of claim 57 , wherein the channel is formed within the opening.
59. The semiconductor device of claim 57 , wherein the transistor comprises a thin film transistor.
60. A semiconductor device comprising:
a transistor comprising:
a substrate;
a gate provided over the substrate and substantially surrounding an opening, wherein the opening has a lateral cross-sectional dimension which is less than a minimum photolithographic feature size utilized for fabricating the transistor;
first and second source/drain regions;
semiconductive material proximate the gate and comprising a channel intermediate the first and second source/drain regions; and
a gate dielectric formed intermediate the gate and the channel.
61. The semiconductor device of claim 60 , wherein the channel is formed within the opening.
62. The semiconductor device of claim 60 , wherein the transistor comprises a thin film transistor.
63. A transistor comprising:
a substrate;
a gate provided over the substrate and substantially surrounding an opening;
a first source/drain region comprising at least a portion formed partially below the opening;
a second source/drain region comprising at least a portion formed partially above the opening;
semiconductive material proximate the gate and comprising a channel intermediate the first and second source/drain regions; and
a gate dielectric intermediate the gate and the channel.
64. The transistor of claim 63 , wherein the channel is formed in the opening and partially fills the opening.
65. The transistor of claim 63 further comprising a thin film transistor.
66. The transistor of claim 63 , wherein the gate dielectric and the semiconductive material completely fill the opening within the gate.
67. The transistor of claim 63 , wherein the semiconductive material is provided within the opening and over the gate.
68. The transistor of claim 63 , wherein the opening is formed through an entirety of the gate.
69. The transistor of claim 63 , wherein at least a portion of the first source/drain region is formed within the semiconductive material.
70. The transistor of claim 63 , wherein at least a portion of the first source/drain region is formed within the substrate.
71. A transistor comprising:
a substrate;
a gate provided over the substrate and substantially surrounding an opening over the substrate, the opening has a lateral cross-sectional dimension which is less than a minimum photolithographic feature size utilized for fabricating the transistor;
first and second source/drain regions; and
semiconductive material intermediate the first and second source/drain regions and comprising a channel.
72. The transistor of claim 71 , wherein at least a portion of at least one of the first and second source/drain regions is formed within the opening.
73. The transistor of claim 71 , wherein at least a portion of the semiconductive material is formed within the opening.
74. The transistor of claim 71 further comprising insulative material provided intermediate the gate and the semiconductive material.
75. The transistor of claim 71 , wherein at least a portion of at least one of the first and second source/drain regions is formed above the opening of the gate.
76. The transistor of claim 75 , wherein at least a portion of at least one of the first and second source/drain regions is formed below the opening of the gate.
77. The transistor of claim 71 further comprising a thin film transistor.
Priority Applications (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US11/038,601 US20050156243A1 (en) | 1995-07-24 | 2005-01-18 | Thin film transistors and methods of forming thin film transistors |
Applications Claiming Priority (4)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US08/506,084 US5700727A (en) | 1995-07-24 | 1995-07-24 | Method of forming a thin film transistor |
US08/996,325 US6589821B2 (en) | 1995-07-24 | 1997-12-22 | Methods of forming thin film transistors |
US09/920,979 US6844577B2 (en) | 1995-07-24 | 2001-08-01 | Thin film transistor |
US11/038,601 US20050156243A1 (en) | 1995-07-24 | 2005-01-18 | Thin film transistors and methods of forming thin film transistors |
Related Parent Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US09/920,979 Continuation US6844577B2 (en) | 1995-07-24 | 2001-08-01 | Thin film transistor |
Publications (1)
Publication Number | Publication Date |
---|---|
US20050156243A1 true US20050156243A1 (en) | 2005-07-21 |
Family
ID=24013108
Family Applications (6)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US08/506,084 Expired - Lifetime US5700727A (en) | 1995-07-24 | 1995-07-24 | Method of forming a thin film transistor |
US08/679,955 Expired - Lifetime US5804855A (en) | 1995-07-24 | 1996-07-15 | Thin film transistors |
US08/996,325 Expired - Fee Related US6589821B2 (en) | 1995-07-24 | 1997-12-22 | Methods of forming thin film transistors |
US09/143,039 Expired - Fee Related US6175134B1 (en) | 1995-07-24 | 1998-08-28 | Thin film transistors |
US09/920,979 Expired - Fee Related US6844577B2 (en) | 1995-07-24 | 2001-08-01 | Thin film transistor |
US11/038,601 Abandoned US20050156243A1 (en) | 1995-07-24 | 2005-01-18 | Thin film transistors and methods of forming thin film transistors |
Family Applications Before (5)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US08/506,084 Expired - Lifetime US5700727A (en) | 1995-07-24 | 1995-07-24 | Method of forming a thin film transistor |
US08/679,955 Expired - Lifetime US5804855A (en) | 1995-07-24 | 1996-07-15 | Thin film transistors |
US08/996,325 Expired - Fee Related US6589821B2 (en) | 1995-07-24 | 1997-12-22 | Methods of forming thin film transistors |
US09/143,039 Expired - Fee Related US6175134B1 (en) | 1995-07-24 | 1998-08-28 | Thin film transistors |
US09/920,979 Expired - Fee Related US6844577B2 (en) | 1995-07-24 | 2001-08-01 | Thin film transistor |
Country Status (1)
Country | Link |
---|---|
US (6) | US5700727A (en) |
Cited By (2)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US20070215940A1 (en) * | 2006-03-16 | 2007-09-20 | Spansion Llc | Vertical semiconductor device |
US20090008646A1 (en) * | 2007-07-05 | 2009-01-08 | Samsung Electronics Co., Ltd. | Display substrate, method of manufacturing the same, and display device having the same |
Families Citing this family (14)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JP3403231B2 (en) * | 1993-05-12 | 2003-05-06 | 三菱電機株式会社 | Semiconductor device and manufacturing method thereof |
US5700727A (en) | 1995-07-24 | 1997-12-23 | Micron Technology, Inc. | Method of forming a thin film transistor |
US5943579A (en) * | 1997-02-14 | 1999-08-24 | Micron Technology, Inc. | Method for forming a diffusion region in a semiconductor device |
KR100259078B1 (en) * | 1997-08-14 | 2000-06-15 | 김영환 | Thin film transistor and method fabricating the same |
US6143631A (en) | 1998-05-04 | 2000-11-07 | Micron Technology, Inc. | Method for controlling the morphology of deposited silicon on a silicon dioxide substrate and semiconductor devices incorporating such deposited silicon |
US5960282A (en) * | 1998-12-04 | 1999-09-28 | United Semiconductor Corp. | Method for fabricating a dynamic random access memory with a vertical pass transistor |
US6211018B1 (en) * | 1999-08-14 | 2001-04-03 | Electronics And Telecommunications Research Institute | Method for fabricating high density trench gate type power device |
US6610607B1 (en) * | 2000-05-25 | 2003-08-26 | International Business Machines Corporation | Method to define and tailor process limited lithographic features using a modified hard mask process |
WO2008017737A1 (en) | 2006-08-10 | 2008-02-14 | Brevetix | Sound-absorbing assembly |
CN102074577B (en) | 2010-10-09 | 2013-03-06 | 北京大学 | Vertical channel field effect transistor and preparation method thereof |
GB201402471D0 (en) * | 2014-02-12 | 2014-03-26 | Ifast Nv | Method for extraction and dissolution of hop acids in aqueous media |
US9899378B2 (en) | 2015-12-14 | 2018-02-20 | International Business Machines Corporation | Simultaneously fabricating a high voltage transistor and a finFET |
US10103233B1 (en) * | 2017-09-29 | 2018-10-16 | Nxp Usa, Inc. | Transistor die with drain via arrangement, and methods of manufacture thereof |
CN116207131B (en) * | 2021-12-15 | 2024-05-28 | 北京超弦存储器研究院 | Thin film transistor and preparation method thereof |
Citations (37)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US4243997A (en) * | 1976-03-25 | 1981-01-06 | Tokyo Shibaura Electric Co., Ltd. | Semiconductor device |
US4467518A (en) * | 1981-05-19 | 1984-08-28 | Ibm Corporation | Process for fabrication of stacked, complementary MOS field effect transistor circuits |
US4845537A (en) * | 1986-12-01 | 1989-07-04 | Mitsubishi Denki Kabushiki Kaisha | Vertical type MOS transistor and method of formation thereof |
US4859623A (en) * | 1988-02-04 | 1989-08-22 | Amoco Corporation | Method of forming vertical gate thin film transistors in liquid crystal array |
US4864374A (en) * | 1987-11-30 | 1989-09-05 | Texas Instruments Incorporated | Two-transistor dram cell with high alpha particle immunity |
US5001540A (en) * | 1988-03-11 | 1991-03-19 | Nec Corporation | Thin-film transistor operable at high voltage and a method for manufacturing the same |
US5156987A (en) * | 1991-12-18 | 1992-10-20 | Micron Technology, Inc. | High performance thin film transistor (TFT) by solid phase epitaxial regrowth |
US5208172A (en) * | 1992-03-02 | 1993-05-04 | Motorola, Inc. | Method for forming a raised vertical transistor |
US5214295A (en) * | 1992-01-28 | 1993-05-25 | Micron Technology, Inc. | Thin film field effect transistor, CMOS inverter, and methods of forming thin film field effect transistors and CMOS inverters |
US5229310A (en) * | 1991-05-03 | 1993-07-20 | Motorola, Inc. | Method for making a self-aligned vertical thin-film transistor in a semiconductor device |
US5252849A (en) * | 1992-03-02 | 1993-10-12 | Motorola, Inc. | Transistor useful for further vertical integration and method of formation |
US5270968A (en) * | 1991-12-27 | 1993-12-14 | Samsung Electronics Co., Ltd. | Thin-film transistor for semiconductor memory device and fabricating method thereof |
US5274259A (en) * | 1993-02-01 | 1993-12-28 | Power Integrations, Inc. | High voltage transistor |
US5283455A (en) * | 1991-08-09 | 1994-02-01 | Mitsubishi Denki Kabushiki Kaisha | Thin film field effect element having an LDD structure |
US5308997A (en) * | 1992-06-22 | 1994-05-03 | Motorola, Inc. | Self-aligned thin film transistor |
US5308778A (en) * | 1992-03-02 | 1994-05-03 | Motorola, Inc. | Method of formation of transistor and logic gates |
US5324673A (en) * | 1992-11-19 | 1994-06-28 | Motorola, Inc. | Method of formation of vertical transistor |
US5334862A (en) * | 1993-08-10 | 1994-08-02 | Micron Semiconductor, Inc. | Thin film transistor (TFT) loads formed in recessed plugs |
US5336917A (en) * | 1991-12-06 | 1994-08-09 | Kabushiki Kaisha Toshiba | Dynamic memory cell using hollow post shape channel thin-film transistor |
US5398200A (en) * | 1992-03-02 | 1995-03-14 | Motorola, Inc. | Vertically formed semiconductor random access memory device |
US5397731A (en) * | 1993-06-30 | 1995-03-14 | Nec Corporation | Method of manufacturing semiconductor integrated circuit device |
US5418393A (en) * | 1993-11-29 | 1995-05-23 | Motorola, Inc. | Thin-film transistor with fully gated channel region |
US5432370A (en) * | 1992-08-17 | 1995-07-11 | Fuji Electric Co., Ltd. | High withstand voltage M I S field effect transistor and semiconductor integrated circuit |
US5444275A (en) * | 1990-07-10 | 1995-08-22 | Kawasaki Steel Corporation | Radial gate array cell |
US5463240A (en) * | 1993-11-01 | 1995-10-31 | Nec Corporation | CMIS device with increased gain |
US5508531A (en) * | 1992-07-01 | 1996-04-16 | Hyundai Electronics Industries Co., Ltd. | Thin film transistor (TFT) and method of manufacturing thereof |
US5561308A (en) * | 1994-01-18 | 1996-10-01 | Kabushiki Kaisha Toshiba | Semiconductor device including thin film transistor |
US5599724A (en) * | 1992-05-21 | 1997-02-04 | Kabushiki Kaisha Toshiba | FET having part of active region formed in semiconductor layer in through hole formed in gate electrode and method for manufacturing the same |
US5612546A (en) * | 1994-12-22 | 1997-03-18 | Goldstar Electron Co., Ltd. | Thin film transistor structure |
US5627390A (en) * | 1994-05-26 | 1997-05-06 | Mitsubishi Denki Kabushiki Kaisha | Semiconductor device with columns |
US5640034A (en) * | 1992-05-18 | 1997-06-17 | Texas Instruments Incorporated | Top-drain trench based resurf DMOS transistor structure |
US5700727A (en) * | 1995-07-24 | 1997-12-23 | Micron Technology, Inc. | Method of forming a thin film transistor |
US5747359A (en) * | 1994-05-25 | 1998-05-05 | Sandisk Corporation | Method of patterning polysilicon layers on substrate |
US5925894A (en) * | 1996-11-12 | 1999-07-20 | Lg Semicon Co., Ltd. | Thin film transistor with asymmetrically arranged gate electrode and offset region |
US5930615A (en) * | 1995-11-27 | 1999-07-27 | Micron Technology, Inc. | Method of forming CMOS having simultaneous formation of halo regions of PMOS and part of source/drain of NMOS |
US5994735A (en) * | 1993-05-12 | 1999-11-30 | Mitsubishi Denki Kabushiki Kaisha | Semiconductor device having a vertical surround gate metal-oxide semiconductor field effect transistor, and manufacturing method thereof |
US6074954A (en) * | 1998-08-31 | 2000-06-13 | Applied Materials, Inc | Process for control of the shape of the etch front in the etching of polysilicon |
Family Cites Families (2)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US5001374A (en) * | 1989-09-08 | 1991-03-19 | Amp Incorporated | Digital filter for removing short duration noise |
JPH065091A (en) * | 1992-06-23 | 1994-01-14 | Mitsubishi Electric Corp | Semiconductor device |
-
1995
- 1995-07-24 US US08/506,084 patent/US5700727A/en not_active Expired - Lifetime
-
1996
- 1996-07-15 US US08/679,955 patent/US5804855A/en not_active Expired - Lifetime
-
1997
- 1997-12-22 US US08/996,325 patent/US6589821B2/en not_active Expired - Fee Related
-
1998
- 1998-08-28 US US09/143,039 patent/US6175134B1/en not_active Expired - Fee Related
-
2001
- 2001-08-01 US US09/920,979 patent/US6844577B2/en not_active Expired - Fee Related
-
2005
- 2005-01-18 US US11/038,601 patent/US20050156243A1/en not_active Abandoned
Patent Citations (41)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US4243997A (en) * | 1976-03-25 | 1981-01-06 | Tokyo Shibaura Electric Co., Ltd. | Semiconductor device |
US4467518A (en) * | 1981-05-19 | 1984-08-28 | Ibm Corporation | Process for fabrication of stacked, complementary MOS field effect transistor circuits |
US4845537A (en) * | 1986-12-01 | 1989-07-04 | Mitsubishi Denki Kabushiki Kaisha | Vertical type MOS transistor and method of formation thereof |
US4864374A (en) * | 1987-11-30 | 1989-09-05 | Texas Instruments Incorporated | Two-transistor dram cell with high alpha particle immunity |
US4859623A (en) * | 1988-02-04 | 1989-08-22 | Amoco Corporation | Method of forming vertical gate thin film transistors in liquid crystal array |
US5001540A (en) * | 1988-03-11 | 1991-03-19 | Nec Corporation | Thin-film transistor operable at high voltage and a method for manufacturing the same |
US5444275A (en) * | 1990-07-10 | 1995-08-22 | Kawasaki Steel Corporation | Radial gate array cell |
US5229310A (en) * | 1991-05-03 | 1993-07-20 | Motorola, Inc. | Method for making a self-aligned vertical thin-film transistor in a semiconductor device |
US5283455A (en) * | 1991-08-09 | 1994-02-01 | Mitsubishi Denki Kabushiki Kaisha | Thin film field effect element having an LDD structure |
US5336917A (en) * | 1991-12-06 | 1994-08-09 | Kabushiki Kaisha Toshiba | Dynamic memory cell using hollow post shape channel thin-film transistor |
US5156987A (en) * | 1991-12-18 | 1992-10-20 | Micron Technology, Inc. | High performance thin film transistor (TFT) by solid phase epitaxial regrowth |
US5270968A (en) * | 1991-12-27 | 1993-12-14 | Samsung Electronics Co., Ltd. | Thin-film transistor for semiconductor memory device and fabricating method thereof |
US5214295A (en) * | 1992-01-28 | 1993-05-25 | Micron Technology, Inc. | Thin film field effect transistor, CMOS inverter, and methods of forming thin film field effect transistors and CMOS inverters |
US5376562A (en) * | 1992-03-02 | 1994-12-27 | Motorola, Inc. | Method for forming vertical transistor structures having bipolar and MOS devices |
US5208172A (en) * | 1992-03-02 | 1993-05-04 | Motorola, Inc. | Method for forming a raised vertical transistor |
US5308778A (en) * | 1992-03-02 | 1994-05-03 | Motorola, Inc. | Method of formation of transistor and logic gates |
US5308782A (en) * | 1992-03-02 | 1994-05-03 | Motorola | Semiconductor memory device and method of formation |
US5398200A (en) * | 1992-03-02 | 1995-03-14 | Motorola, Inc. | Vertically formed semiconductor random access memory device |
US5252849A (en) * | 1992-03-02 | 1993-10-12 | Motorola, Inc. | Transistor useful for further vertical integration and method of formation |
US5640034A (en) * | 1992-05-18 | 1997-06-17 | Texas Instruments Incorporated | Top-drain trench based resurf DMOS transistor structure |
US5599724A (en) * | 1992-05-21 | 1997-02-04 | Kabushiki Kaisha Toshiba | FET having part of active region formed in semiconductor layer in through hole formed in gate electrode and method for manufacturing the same |
US5308997A (en) * | 1992-06-22 | 1994-05-03 | Motorola, Inc. | Self-aligned thin film transistor |
US5508531A (en) * | 1992-07-01 | 1996-04-16 | Hyundai Electronics Industries Co., Ltd. | Thin film transistor (TFT) and method of manufacturing thereof |
US5432370A (en) * | 1992-08-17 | 1995-07-11 | Fuji Electric Co., Ltd. | High withstand voltage M I S field effect transistor and semiconductor integrated circuit |
US5414288A (en) * | 1992-11-19 | 1995-05-09 | Motorola, Inc. | Vertical transistor having an underlying gate electrode contact |
US5324673A (en) * | 1992-11-19 | 1994-06-28 | Motorola, Inc. | Method of formation of vertical transistor |
US5274259A (en) * | 1993-02-01 | 1993-12-28 | Power Integrations, Inc. | High voltage transistor |
US5994735A (en) * | 1993-05-12 | 1999-11-30 | Mitsubishi Denki Kabushiki Kaisha | Semiconductor device having a vertical surround gate metal-oxide semiconductor field effect transistor, and manufacturing method thereof |
US5397731A (en) * | 1993-06-30 | 1995-03-14 | Nec Corporation | Method of manufacturing semiconductor integrated circuit device |
US5334862A (en) * | 1993-08-10 | 1994-08-02 | Micron Semiconductor, Inc. | Thin film transistor (TFT) loads formed in recessed plugs |
US5463240A (en) * | 1993-11-01 | 1995-10-31 | Nec Corporation | CMIS device with increased gain |
US5418393A (en) * | 1993-11-29 | 1995-05-23 | Motorola, Inc. | Thin-film transistor with fully gated channel region |
US5561308A (en) * | 1994-01-18 | 1996-10-01 | Kabushiki Kaisha Toshiba | Semiconductor device including thin film transistor |
US5747359A (en) * | 1994-05-25 | 1998-05-05 | Sandisk Corporation | Method of patterning polysilicon layers on substrate |
US5627390A (en) * | 1994-05-26 | 1997-05-06 | Mitsubishi Denki Kabushiki Kaisha | Semiconductor device with columns |
US5612546A (en) * | 1994-12-22 | 1997-03-18 | Goldstar Electron Co., Ltd. | Thin film transistor structure |
US5700727A (en) * | 1995-07-24 | 1997-12-23 | Micron Technology, Inc. | Method of forming a thin film transistor |
US6175134B1 (en) * | 1995-07-24 | 2001-01-16 | Micron Technology, Inc. | Thin film transistors |
US5930615A (en) * | 1995-11-27 | 1999-07-27 | Micron Technology, Inc. | Method of forming CMOS having simultaneous formation of halo regions of PMOS and part of source/drain of NMOS |
US5925894A (en) * | 1996-11-12 | 1999-07-20 | Lg Semicon Co., Ltd. | Thin film transistor with asymmetrically arranged gate electrode and offset region |
US6074954A (en) * | 1998-08-31 | 2000-06-13 | Applied Materials, Inc | Process for control of the shape of the etch front in the etching of polysilicon |
Cited By (5)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US20070215940A1 (en) * | 2006-03-16 | 2007-09-20 | Spansion Llc | Vertical semiconductor device |
US7859026B2 (en) * | 2006-03-16 | 2010-12-28 | Spansion Llc | Vertical semiconductor device |
US20090008646A1 (en) * | 2007-07-05 | 2009-01-08 | Samsung Electronics Co., Ltd. | Display substrate, method of manufacturing the same, and display device having the same |
US8587740B2 (en) * | 2007-07-05 | 2013-11-19 | Samsung Display Co., Ltd. | Display substrate, method of manufacturing the same, and display device having the same |
KR101448668B1 (en) | 2007-07-05 | 2014-10-08 | 삼성디스플레이 주식회사 | Display substrate, method of manufacturing the same and display apparatus having the same |
Also Published As
Publication number | Publication date |
---|---|
US5700727A (en) | 1997-12-23 |
US6175134B1 (en) | 2001-01-16 |
US6844577B2 (en) | 2005-01-18 |
US20020001884A1 (en) | 2002-01-03 |
US6589821B2 (en) | 2003-07-08 |
US20020048875A1 (en) | 2002-04-25 |
US5804855A (en) | 1998-09-08 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
US20050156243A1 (en) | Thin film transistors and methods of forming thin film transistors | |
US5641698A (en) | Method of fabricating FET device with double spacer | |
US5937293A (en) | Method of fabricating a source/drain with LDD and halo | |
KR20050085607A (en) | Method of manufactoring a trench-gate semiconductor device | |
JP2000332246A (en) | Process of forming mos gate device having self-aligned trench | |
US6254676B1 (en) | Method for manufacturing metal oxide semiconductor transistor having raised source/drain | |
US20010002058A1 (en) | Semiconductor apparatus and method of manufacture | |
US5903013A (en) | Thin film transistor and method of manufacturing the same | |
US6261910B1 (en) | Semiconductor device and method of manufacturing the same | |
JPH10144921A (en) | Structure and manufacture of semiconductor device | |
US6747313B1 (en) | Thin film transistor | |
US5953596A (en) | Methods of forming thin film transistors | |
JP2939735B2 (en) | Thin film transistor and method of manufacturing the same | |
US5753543A (en) | Method of forming a thin film transistor | |
JPH0629524A (en) | Manufacture of semiconductor device | |
JP3049496B2 (en) | Method of manufacturing MOSFET | |
JP3239875B2 (en) | Thin film transistor and method of manufacturing the same | |
US7033875B2 (en) | MOS transistor and fabrication method thereof | |
US7015103B2 (en) | Method for fabricating vertical transistor | |
KR100253261B1 (en) | Fabrication method of thin film transistor | |
JPS63227059A (en) | Semiconductor device and manufacture thereof | |
JPS63305566A (en) | Semiconductor device and manufacture thereof | |
KR940010568B1 (en) | Mosfet and manufacturing method thereof | |
JPH06151842A (en) | Semiconductor device and its manufacture | |
US6936517B2 (en) | Method for fabricating transistor of semiconductor device |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
STCB | Information on status: application discontinuation |
Free format text: ABANDONED -- FAILURE TO RESPOND TO AN OFFICE ACTION |