TWI767844B - Semiconductor structure and method of forming the same - Google Patents

Semiconductor structure and method of forming the same Download PDF

Info

Publication number
TWI767844B
TWI767844B TW110136215A TW110136215A TWI767844B TW I767844 B TWI767844 B TW I767844B TW 110136215 A TW110136215 A TW 110136215A TW 110136215 A TW110136215 A TW 110136215A TW I767844 B TWI767844 B TW I767844B
Authority
TW
Taiwan
Prior art keywords
active
layer
components
calibration reference
active components
Prior art date
Application number
TW110136215A
Other languages
Chinese (zh)
Other versions
TW202315035A (en
Inventor
江知優
Original Assignee
華邦電子股份有限公司
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by 華邦電子股份有限公司 filed Critical 華邦電子股份有限公司
Priority to TW110136215A priority Critical patent/TWI767844B/en
Application granted granted Critical
Publication of TWI767844B publication Critical patent/TWI767844B/en
Publication of TW202315035A publication Critical patent/TW202315035A/en

Links

Images

Landscapes

  • Semiconductor Integrated Circuits (AREA)

Abstract

A semiconductor structure includes: a plurality of calibration reference features on a substrate and disposed from each other in a first direction; and a plurality of columns of first active features and a plurality of columns of second active features disposed on opposite sides of the calibration reference features respectively, wherein each column of the first active features is disposed in a second direction and spaced apart from each other, and each column of the first active features includes a plurality of first active features disposed in the first direction and spaced apart from each other, wherein the first direction is not parallel to the second direction, wherein each column of the second active features is disposed in the second direction and spaced apart from each other, and each column of the second active features includes a plurality of second active features disposed in the first direction and spaced apart from each other, wherein the calibration reference features, the first active features, and the second active features are disposed on a same layer and are a portion of the substrate.

Description

半導體結構及其形成方法Semiconductor structure and method of forming the same

本發明實施例是關於半導體結構,特別是關於具有校正參考部件的半導體結構及其形成方法。Embodiments of the present invention relate to semiconductor structures, and more particularly, to semiconductor structures having calibration reference features and methods of forming the same.

在製造半導體裝置(例如:記憶體裝置或電晶體裝置)的製程中,經常使用各種圖案化製程(包括微影及蝕刻等等)來轉移其結構中的部件圖案,以形成所欲的半導體結構。然而,當元件尺寸持續縮小時,許多挑戰隨之而生。舉例而言,在各種圖案化製程之間可能具有偏移或誤差,這會對半導體結構產生不利的影響,進而降低裝置可靠度或性能。In the process of fabricating semiconductor devices (eg, memory devices or transistor devices), various patterning processes (including lithography and etching, etc.) are often used to transfer the pattern of components in the structure to form the desired semiconductor structure . However, as component sizes continue to shrink, many challenges arise. For example, there may be offsets or errors between various patterning processes, which can adversely affect semiconductor structures, thereby reducing device reliability or performance.

本發明實施例提供一種半導體結構,包括:複數個校正參考部件,位於基板上且沿第一方向間隔設置;以及複數行第一主動部件及複數行第二主動部件,分別設置於些校正參考部件的兩側,其中每行第一主動部件在第二方向上彼此間隔設置且每行第一主動部件包括沿第一方向間隔設置的複數個第一主動部件,其中第一方向不平行於第二方向,每行第二主動部件在第二方向上彼此間隔設置且每行第二主動部件行包括沿第一方向間隔設置的複數個第二主動部件,其中校正參考部件、第一主動部件及第二主動部件設置於同一層且是基板的一部分,其中校正參考部件的寬度大於第一主動部件的寬度且大於第二主動部件的寬度,校正參考部件的長度大於第一主動部件的長度且大於第二主動部件的長度。An embodiment of the present invention provides a semiconductor structure, comprising: a plurality of calibration reference components, located on a substrate and spaced along a first direction; and a plurality of rows of first active components and a plurality of rows of second active components, respectively disposed on the calibration reference components two sides of the device, wherein each row of first active parts is spaced apart from each other in a second direction and each row of first active parts includes a plurality of first active parts spaced in a first direction, wherein the first direction is not parallel to the second direction, each row of the second active parts is spaced apart from each other in the second direction and each row of the second active part row includes a plurality of second active parts spaced along the first direction, wherein the calibration reference part, the first active part and the first active part are The two active components are disposed on the same layer and are part of the substrate, wherein the width of the calibration reference component is greater than the width of the first active component and greater than the width of the second active component, and the length of the calibration reference component is greater than the length of the first active component and greater than that of the second active component. 2. The length of the active part.

本發明實施例提供一種半導體結構的形成方法,包括:提供基板,其上方具有主動層,其中主動層是基板的一部分;形成遮罩層堆疊於主動層上;形成犧牲層於遮罩層堆疊上;形成圖案化間隔物於犧牲層上,圖案化間隔物包括校正參考圖案及主動區前置圖案;執行第一圖案化製程,將圖案化間隔物的校正參考圖案及主動區前置圖案轉移至遮罩層堆疊;在第一圖案化製程之後,執行第二圖案化製程,將具有主動區前置圖案的遮罩層堆疊圖案化為主動區圖案;以及在第二圖案化製程之後,執行第三圖案化製程,將遮罩層堆疊的校正參考圖案及主動區圖案轉移至主動層,以分別形成複數個校正參考部件以及複數行主動部件。An embodiment of the present invention provides a method for forming a semiconductor structure, including: providing a substrate with an active layer thereon, wherein the active layer is a part of the substrate; forming a mask layer stacked on the active layer; forming a sacrificial layer on the mask layer stack ; form patterned spacers on the sacrificial layer, the patterned spacers include a calibration reference pattern and an active area pre-pattern; perform a first patterning process to transfer the calibration reference pattern and active area pre-pattern of the patterned spacers to masking layer stacking; after the first patterning process, performing a second patterning process, patterning the masking layer stack with the active region pre-pattern into an active region pattern; and after the second patterning process, performing a second patterning process The third patterning process is to transfer the calibration reference pattern and the active region pattern stacked on the mask layer to the active layer to form a plurality of calibration reference components and a plurality of rows of active components, respectively.

第1A圖繪示出半導體結構10的上視圖,第1A-1及1A-2圖分別繪示出半導體結構10沿著第1A圖的A-A’線及B-B’線的剖面圖。為了使圖式簡潔,第1A圖僅繪示出複數行第一主動部件G1、複數行第二主動部件G2、及複數個校正參考部件102C的上視圖。半導體結構10包括基板100、複數行第一主動部件G1、複數行第二主動部件G2、及複數個校正參考部件102C。1A illustrates a top view of the semiconductor structure 10, and FIGS. 1A-1 and 1A-2 illustrate cross-sectional views of the semiconductor structure 10 along the lines A-A' and B-B' of FIG. 1A, respectively. In order to simplify the drawing, FIG. 1A only shows the top view of the first active part G1 in a plurality of rows, the second active part G2 in a plurality of rows, and the calibration reference part 102C. The semiconductor structure 10 includes a substrate 100 , a plurality of rows of first active components G1 , a plurality of rows of second active components G2 , and a plurality of calibration reference components 102C.

參照第1A圖,複數個校正參考部件102C位於基板100上且所述複數個校正參考部件102C沿第一方向d1間隔設置。在一些實施例中,校正參考部件102C具有環形形狀。在一些實施例中,環形形狀的一邊的寬度W4可以等於第一主動部件102A的寬度W1且等於第二主動部件102B的寬度W2。複數行第一主動部件G1及複數行第二主動部件G2分別設置於校正參考部件102C的兩側。每行第一主動部件G1在第二方向d2上彼此間隔設置且每行第一主動部件G1包括沿第一方向d1間隔設置的複數個第一主動部件102A。在一些實施例中,第一方向d1不平行於第二方向d2。每行第二主動部件G2在第二方向d2上彼此間隔設置且每行第二主動部件行G2包括沿第一方向d1間隔設置的複數個第二主動部件102B。參照第1A-1及1A-2圖,校正參考部件102C、第一主動部件102A及第二主動部件102B設置於同一層。在一些實施例中,第一主動部件102A、第二主動部件102B及校正參考部件102C可包括相同材料。舉例而言,第一主動部件102A、第二主動部件102B及校正參考部件102C是基板100的一部分,其中第一主動部件102A、第二主動部件102B及校正參考部件102C的形成都是透過對基板100進行圖案化製程。因此,第一主動部件102A、第二主動部件102B、校正參考部件102C及基板100是連續的,並且由相同材料所組成。Referring to FIG. 1A, a plurality of calibration reference components 102C are located on the substrate 100, and the plurality of calibration reference components 102C are arranged at intervals along the first direction d1. In some embodiments, the correction reference member 102C has a ring shape. In some embodiments, the width W4 of one side of the annular shape may be equal to the width W1 of the first active part 102A and equal to the width W2 of the second active part 102B. A plurality of rows of first active components G1 and a plurality of rows of second active components G2 are respectively disposed on both sides of the calibration reference component 102C. The first active parts G1 of each row are spaced apart from each other in the second direction d2 and each row of the first active parts G1 includes a plurality of first active parts 102A spaced along the first direction d1. In some embodiments, the first direction d1 is not parallel to the second direction d2. Each row of the second active parts G2 is spaced apart from each other in the second direction d2 and each row of the second active part row G2 includes a plurality of second active parts 102B spaced in the first direction d1. 1A-1 and 1A-2, the calibration reference part 102C, the first active part 102A, and the second active part 102B are provided on the same layer. In some embodiments, the first active component 102A, the second active component 102B, and the calibration reference component 102C may comprise the same material. For example, the first active part 102A, the second active part 102B and the calibration reference part 102C are part of the substrate 100, wherein the first active part 102A, the second active part 102B and the calibration reference part 102C are formed through the substrate 100 to perform a patterning process. Therefore, the first active part 102A, the second active part 102B, the calibration reference part 102C and the substrate 100 are continuous and composed of the same material.

校正參考部件102C可用於量測不同製程之間的偏移,以改善裝置可靠度及/或製程裕度。舉例而言,校正參考部件102C與主動部件(如第一主動部件102A及第二主動部件102B)的圖案分別是在不同的圖案化製程中形成。因此,藉由量測校正參考部件102C與主動部件(如第一主動部件102A及第二主動部件102B)的偏移,可以判斷形成主動部件的圖案化製程與形成校正參考部件102C的圖案化製程之間是否有偏移。接著根據所量測到的偏移,可以優化將對下一梯次半導體結構進行的圖案化製程的參數或調整後續的製程參數,從而提昇裝置可靠度及/或製程裕度。在一些實施例中,校正參考部件102C與主動部件(如第一主動部件102A及第二主動部件102B)可整合至半導體裝置的對準記號區或設置在記憶體陣列區域內,使主動部件(如第一主動部件102A及第二主動部件102B)的圖案與半導體裝置的主動區在相同的製程中形成,而與校正參考部件102C的圖案在不同的製程中形成。在一些實施例中,藉由量測校正參考部件102C與主動部件(如第一主動部件102A及第二主動部件102B)的偏移,可以判斷半導體裝置的主動區是否有偏移,並且可以根據所量測到的偏移優化形成半導體裝置的主動區的製程參數或調整後續的製程參數。在本發明的一些實施例中,半導體裝置為動態隨機存取記憶體。The calibration reference part 102C can be used to measure the offset between different processes to improve device reliability and/or process margin. For example, the patterns of the calibration reference part 102C and the active parts (eg, the first active part 102A and the second active part 102B) are formed in different patterning processes, respectively. Therefore, by measuring the offset between the calibration reference part 102C and the active parts (eg, the first active part 102A and the second active part 102B), the patterning process for forming the active part and the patterning process for forming the calibration reference part 102C can be determined Is there any offset between. Then, according to the measured offset, the parameters of the patterning process for the next-level semiconductor structure can be optimized or the subsequent process parameters can be adjusted, thereby improving device reliability and/or process margin. In some embodiments, the calibration reference part 102C and the active parts (eg, the first active part 102A and the second active part 102B) can be integrated into the alignment mark area of the semiconductor device or disposed in the memory array area, so that the active parts ( For example, the pattern of the first active part 102A and the second active part 102B) is formed in the same process as the active region of the semiconductor device, and is formed in a different process from the pattern of the calibration reference part 102C. In some embodiments, by measuring the offset between the reference component 102C and the active components (eg, the first active component 102A and the second active component 102B), it can be determined whether the active region of the semiconductor device is offset, and can be determined according to The measured offset optimizes process parameters for forming the active region of the semiconductor device or adjusts subsequent process parameters. In some embodiments of the present invention, the semiconductor device is a dynamic random access memory.

在一些實施例中,校正參考部件102C的寬度W3大於第一主動部件102A的寬度W1且大於第二主動部件102B的寬度W2,校正參考部件102C的長度L3大於第一主動部件102A的長度L1且大於第二主動部件102B的長度L2。在一些實施例中,校正參考部件102C的寬度W3至少為第一主動部件102A的寬度W1的兩倍且至少為第二主動部件102B的寬度W2的兩倍,校正參考部件102C的長度L3至少為第一主動部件102A的長度L1的兩倍且至少為第二主動部件102B的長度L2的兩倍,亦即W3 ≧ 2*W1、W3 ≧ 2*W2、L3 ≧ 2*L1、以及L3 ≧ 2*L2。In some embodiments, the width W3 of the calibration reference member 102C is greater than the width W1 of the first active member 102A and greater than the width W2 of the second active member 102B, and the length L3 of the calibration reference member 102C is greater than the length L1 of the first active member 102A and greater than the length L2 of the second active part 102B. In some embodiments, the width W3 of the calibration reference part 102C is at least twice the width W1 of the first active part 102A and at least twice the width W2 of the second active part 102B, and the length L3 of the calibration reference part 102C is at least Twice the length L1 of the first active part 102A and at least twice the length L2 of the second active part 102B, ie W3 ≧ 2*W1, W3 ≧ 2*W2, L3 ≧ 2*L1, and L3 ≧ 2 *L2.

在一些實施例中,相鄰的兩行第一主動部件102A彼此交錯設置且相鄰的兩行第二主動部件102B彼此交錯設置。舉例而言,相鄰的兩行第一主動部件102A之間在第一方向d1上具有第一偏移距離S1且相鄰的兩行第二主動部件102B在第一方向d1上具有第二偏移距離S2。此處的偏移距離定義為相鄰的兩行主動部件的對應位置在第一方向d1上的距離,例如第1A圖中箭頭114及116所標示的相鄰的兩行第一主動部件102A的對應位置在第一方向d1上的距離S1。在一些實施例中,第一偏移距離S1可以等於第二偏移距離S2。In some embodiments, two adjacent rows of first active components 102A are staggered with each other and two adjacent rows of second active components 102B are staggered with each other. For example, two adjacent rows of first active components 102A have a first offset distance S1 in the first direction d1 and two adjacent rows of second active components 102B have a second offset distance in the first direction d1 Move the distance S2. The offset distance here is defined as the distance between the corresponding positions of the adjacent two rows of active components in the first direction d1, for example, the distance between the adjacent two rows of the first active components 102A indicated by arrows 114 and 116 in FIG. 1A. The distance S1 of the corresponding position in the first direction d1. In some embodiments, the first offset distance S1 may be equal to the second offset distance S2.

在一些實施例中,校正參考部件102C、第一主動部件102A、及第二主動部件102B的縱長皆沿著第一方向。例如,校正參考部件102C的長度L3、第一主動部件102A的長度L1、及第二主動部件102B的長度L2皆是沿著第一方向d1且彼此平行。In some embodiments, the longitudinal lengths of the calibration reference part 102C, the first active part 102A, and the second active part 102B are all along the first direction. For example, the length L3 of the calibration reference part 102C, the length L1 of the first active part 102A, and the length L2 of the second active part 102B are all along the first direction d1 and parallel to each other.

在一些實施例中,校正參考部件102C、第一主動部件102A、及第二主動部件102B的外輪廓具有相同或相似的形狀,可以使校正參考部件102C與主動部件之間的偏移量測更快或更精準。舉例而言,校正參考部件102C、第一主動部件102A、及第二主動部件102B的外輪廓可皆為平行四邊形,如第1A圖所示。In some embodiments, the outer contours of the calibration reference part 102C, the first active part 102A, and the second active part 102B have the same or similar shapes, which can make the offset measurement between the calibration reference part 102C and the active part more accurate. faster or more precise. For example, the outer contours of the calibration reference part 102C, the first active part 102A, and the second active part 102B can all be parallelograms, as shown in FIG. 1A .

參照第1A圖,在一些實施例中,校正參考部件102C與所述複數行第一主動部件G1的間距E1等於參考部件102C與所述複數行第二主動部件G2的間距E2。在一些實施例中,相鄰的兩行第一主動部件102A具有相同的間距D3且相鄰的兩行第二主動部件102B具有相同的間距D4。在其他實施例中,所述的間距D3等於所述的間距D4。在一些實施例中,每行第一主動部件G1的相鄰兩個第一主動部件102A的間距D5等於每行第二主動部件G2的相鄰兩個第二主動部件102B的間距D6。在一些實施例中,相鄰兩個校正參考部件102C的間距D7不等於所述的間距D5且不等於所述的間距D6。1A , in some embodiments, the distance E1 between the calibration reference component 102C and the plurality of rows of first active components G1 is equal to the distance E2 between the reference component 102C and the plurality of rows of second active components G2 . In some embodiments, two adjacent rows of the first active components 102A have the same distance D3 and two adjacent rows of the second active components 102B have the same distance D4. In other embodiments, the distance D3 is equal to the distance D4. In some embodiments, the distance D5 between adjacent two first active components 102A in each row of first active components G1 is equal to the distance D6 between adjacent two second active components 102B in each row of second active components G2. In some embodiments, the distance D7 between two adjacent calibration reference components 102C is not equal to the distance D5 and not equal to the distance D6.

第2A-8A圖繪示出形成半導體結構10的製程的示意圖。第2A-1至8A-1圖繪示沿著第2A至8A圖的A-A’線的半導體結構的剖面圖;第2A-2至8A-2圖繪示沿著第2A至8A圖的B-B’線的半導體結構的剖面圖。參照第2A-1及2A-2圖,提供基板100,其上方具有主動層102。在一些實施例中,主動層102是基板100的一部分,因此主動層102與基板100包括相同的材料。在一實施例中,主動層102的材料包括矽。FIGS. 2A-8A are schematic diagrams illustrating a process for forming the semiconductor structure 10 . FIGS. 2A-1 to 8A-1 illustrate cross-sectional views of the semiconductor structure along line AA' of FIGS. 2A to 8A; FIGS. 2A-2 to 8A-2 illustrate A cross-sectional view of the semiconductor structure along the line BB'. Referring to Figures 2A-1 and 2A-2, a substrate 100 is provided with an active layer 102 thereon. In some embodiments, the active layer 102 is part of the substrate 100 and thus the active layer 102 and the substrate 100 comprise the same material. In one embodiment, the material of the active layer 102 includes silicon.

接著,形成遮罩層堆疊104於主動層102上。在一些實施例中,遮罩層堆疊104為多個膜層的堆疊,所述多個膜層的材料可各自包括:氧化物(例如:四乙氧基矽烷(tetraethyl orthosilicate,TEOS)氧化物)、氮化物(例如:氮化矽)、氮氧化物(例如:氮氧化矽(SiON))、多晶矽、非晶矽、含碳的遮罩材料或前述之組合。在一些實施例中,遮罩層堆疊104包括:第一遮罩層104A、在第一遮罩層104A上的第二遮罩層104B及在第二遮罩層104B上的第三遮罩層104C,且第一遮罩層104A、第二遮罩層104B及第三遮罩層104C可包括不同的材料。在這樣的實施例中,第一遮罩層104A的材料可包括四乙氧基矽烷(TEOS)氧化物、第二遮罩層104B的材料可包括多晶矽(polysilicon)或非晶矽(amorphous silicon)、且第三遮罩層104C的材料可包括含碳的硬遮罩材料。在其他實施例中,遮罩層堆疊104為單層結構,例如多晶矽層、非晶矽層或前述材料的單層結構。Next, a mask layer stack 104 is formed on the active layer 102 . In some embodiments, the mask layer stack 104 is a stack of a plurality of film layers, the materials of which may each include: an oxide (eg, tetraethyl orthosilicate (TEOS) oxide) , nitride (eg: silicon nitride), oxynitride (eg: silicon oxynitride (SiON)), polysilicon, amorphous silicon, carbon-containing mask materials, or a combination of the foregoing. In some embodiments, the mask layer stack 104 includes a first mask layer 104A, a second mask layer 104B on the first mask layer 104A, and a third mask layer on the second mask layer 104B 104C, and the first mask layer 104A, the second mask layer 104B and the third mask layer 104C may include different materials. In such an embodiment, the material of the first mask layer 104A may include tetraethoxysilane (TEOS) oxide, and the material of the second mask layer 104B may include polysilicon or amorphous silicon , and the material of the third mask layer 104C may include a carbon-containing hard mask material. In other embodiments, the mask layer stack 104 is a single-layer structure, such as a polysilicon layer, an amorphous silicon layer, or a single-layer structure of the foregoing materials.

隨後在遮罩層堆疊104上形成犧牲層106。犧牲層106的材料可包括:氮氧化物(例如:氮氧化矽(SiON))、氮化物、多晶矽、非晶矽、碳化物、或前述之組合。在一些實施例中,犧牲層106為多層結構,包括第一犧牲材料層106A及第一犧牲材料層106A上的第二犧牲材料層106B。在這樣的實施例中,第一犧牲材料層106A的材料可包括氮氧化矽(SiON),第二犧牲材料層106B的材料與第一犧牲材料層106A相異,可包括多晶矽、非晶矽。在其他實施例中,犧牲層106為單層結構。A sacrificial layer 106 is then formed on the mask layer stack 104 . The material of the sacrificial layer 106 may include: oxynitride (eg, silicon oxynitride (SiON)), nitride, polysilicon, amorphous silicon, carbide, or a combination thereof. In some embodiments, the sacrificial layer 106 is a multi-layer structure including a first sacrificial material layer 106A and a second sacrificial material layer 106B on the first sacrificial material layer 106A. In such an embodiment, the material of the first sacrificial material layer 106A may include silicon oxynitride (SiON), and the material of the second sacrificial material layer 106B is different from that of the first sacrificial material layer 106A, and may include polysilicon and amorphous silicon. In other embodiments, the sacrificial layer 106 is a single-layer structure.

參照第2A、2A-1及2A-2圖,形成圖案化層108於犧牲層106上。圖案化層108具有鐵軌形輪廓。具體而言,圖案化層108包含複數個長條108A、以及介於相鄰的長條108A之間的複數個連接部件108B。連接部件108B連接相鄰的兩個長條108A。所述相鄰的長條108A與連接部件108B界定出複數個開口109且開口109暴露出犧牲層106。根據一些實施例,圖案化層108包括:光阻層、抗反射層(例如有機介電層(organic dielectric layer ,ODL))或前述之組合。Referring to FIGS. 2A , 2A-1 and 2A-2 , a patterned layer 108 is formed on the sacrificial layer 106 . The patterned layer 108 has a rail-shaped profile. Specifically, the patterned layer 108 includes a plurality of strips 108A and a plurality of connecting members 108B between adjacent strips 108A. The connecting member 108B connects two adjacent long bars 108A. The adjacent strips 108A and the connecting members 108B define a plurality of openings 109 , and the openings 109 expose the sacrificial layer 106 . According to some embodiments, the patterned layer 108 includes a photoresist layer, an anti-reflection layer (eg, an organic dielectric layer (ODL)), or a combination thereof.

參照第3A、3A-1及3A-2圖,形成間隔物層110’於圖案化層108及犧牲層106上。間隔物層110’的材料可包括:氧化物、氮化物、氮氧化物、碳化物或前述之組合。在一些實施例中,間隔物層110’順應性地形成於圖案化層108及犧牲層106上。3A, 3A-1 and 3A-2, a spacer layer 110' is formed on the patterned layer 108 and the sacrificial layer 106. The material of the spacer layer 110' may include oxides, nitrides, oxynitrides, carbides, or combinations thereof. In some embodiments, the spacer layer 110' is conformally formed on the patterned layer 108 and the sacrificial layer 106.

參照第4A、4A-1及4A-2圖,回蝕刻間隔物層110’,以露出圖案化層108的頂表面及犧牲層106的頂表面。在一些實施例中,蝕刻製程包括:反應式離子蝕刻(RIE)、中性粒子束蝕刻(NBE)、或感應耦合電漿蝕刻(inductive coupled plasma etch)。Referring to Figures 4A, 4A-1 and 4A-2, the spacer layer 110' is etched back to expose the top surface of the patterned layer 108 and the top surface of the sacrificial layer 106. In some embodiments, the etching process includes reactive ion etching (RIE), neutral beam etching (NBE), or inductive coupled plasma etch.

參照第5A、5A-1及5A-2圖,移除圖案化層108。留下的間隔物層110’形成圖案化間隔物110。圖案化間隔物110包括校正參考圖案P1及主動區前置圖案P2,校正參考圖案P1包括複數個環形形狀。Referring to Figures 5A, 5A-1 and 5A-2, the patterned layer 108 is removed. The remaining spacer layer 110' forms the patterned spacer 110. The patterned spacer 110 includes a calibration reference pattern P1 and an active area pre-pattern P2, and the calibration reference pattern P1 includes a plurality of annular shapes.

參照第6A、6A-1、6A-2、7A、7A-1及7A-2圖,接著執行第一圖案化製程,將圖案化間隔物110的校正參考圖案P1及主動區前置圖案P2轉移至遮罩層堆疊104。如第6A、6A-1及6A-2圖所示,以圖案化間隔物110作為遮罩,蝕刻犧牲層106,然後移除圖案化間隔物110。在犧牲層106包括第一犧牲材料層106A及第二犧牲材料層106B的實施例中,第一犧牲材料層106A可作為蝕刻停止層,所述的蝕刻犧牲層106是蝕刻穿過第二犧牲材料層106B而未穿過第一犧牲材料層106A。在這樣的實施例中,第一犧牲材料層106A可作為蝕刻停止層。在犧牲層106為單層結構的實施例中,所述的蝕刻犧牲層106是蝕刻穿過犧牲層106,且下方的遮罩結構104可以作為蝕刻停止層。蝕刻犧牲層106的製程可包括:濕蝕刻、乾蝕刻(如反應式離子蝕刻、中性粒子束蝕刻、感應耦合電漿蝕刻或其他適合的蝕刻製程)。Referring to Figures 6A, 6A-1, 6A-2, 7A, 7A-1 and 7A-2, a first patterning process is then performed to transfer the calibration reference pattern P1 and the active area pre-pattern P2 of the patterned spacers 110 to the mask layer stack 104 . As shown in FIGS. 6A, 6A-1 and 6A-2, the sacrificial layer 106 is etched using the patterned spacer 110 as a mask, and then the patterned spacer 110 is removed. In embodiments where the sacrificial layer 106 includes a first sacrificial material layer 106A and a second sacrificial material layer 106B, the first sacrificial material layer 106A may serve as an etch stop layer, the etch sacrificial layer 106 being etched through the second sacrificial material layer 106B without passing through the first sacrificial material layer 106A. In such an embodiment, the first sacrificial material layer 106A may serve as an etch stop layer. In the embodiment in which the sacrificial layer 106 is a single-layer structure, the sacrificial layer 106 is etched through the sacrificial layer 106 , and the mask structure 104 below can serve as an etch stop layer. The process of etching the sacrificial layer 106 may include wet etching, dry etching (eg, reactive ion etching, neutral particle beam etching, inductively coupled plasma etching, or other suitable etching processes).

如第7A、7A-1及7A-2圖所示,以犧牲層106作為蝕刻遮罩,蝕刻穿過第一犧牲材料層106A(若存在,亦即若犧牲層106為多層結構)、第三遮罩層104C及第二遮罩層104B,在蝕刻後移除犧牲層106及第三遮罩層104C,從而將圖案化間隔物110的校正參考圖案P1及主動區前置圖案P2轉移至遮罩層堆疊104(例如,轉移至第二遮罩層104B)。第一遮罩層104A可作為蝕刻停止層且可以保護下方的主動層免於蝕刻製程的損害。在一些實施例中,用於蝕刻遮罩層堆疊104的製程可相同或類似於上述的蝕刻製程。在其他實施例中,第一圖案化製程使用圖案化間隔物110作為遮罩,蝕刻犧牲層106及遮罩層堆疊104,以將圖案化間隔物110的校正參考圖案P1及主動區前置圖案P2轉移至遮罩層堆疊104,並在蝕刻後移除圖案化間隔物110及犧牲層106。As shown in FIGS. 7A, 7A-1 and 7A-2, the sacrificial layer 106 is used as an etching mask to etch through the first sacrificial material layer 106A (if present, that is, if the sacrificial layer 106 is a multilayer structure), the third The mask layer 104C and the second mask layer 104B, the sacrificial layer 106 and the third mask layer 104C are removed after etching, so as to transfer the calibration reference pattern P1 and the active area pre-pattern P2 of the patterned spacer 110 to the mask layer The mask layer stack 104 (eg, transferred to the second mask layer 104B). The first mask layer 104A can serve as an etch stop layer and can protect the underlying active layer from damage during the etching process. In some embodiments, the process used to etch the mask layer stack 104 may be the same or similar to the etch process described above. In other embodiments, the first patterning process uses the patterned spacer 110 as a mask to etch the sacrificial layer 106 and the mask layer stack 104 , so as to calibrate the reference pattern P1 of the patterned spacer 110 and the active region pre-pattern P2 is transferred to the mask layer stack 104 and the patterned spacers 110 and sacrificial layer 106 are removed after etching.

參照第8A、8A-1、8A-2及9圖,在第一圖案化製程之後,執行第二圖案化製程,形成圖案化光阻層112於具有校正參考圖案P1的第二遮罩層104B上且露出部分的第二遮罩層104B。8A, 8A-1, 8A-2 and 9, after the first patterning process, a second patterning process is performed to form the patterned photoresist layer 112 on the second mask layer 104B having the calibration reference pattern P1 and expose part of the second mask layer 104B.

參照第9圖,接著移除第二遮罩層104B被露出的部分,以將具有主動區前置圖案P2的第二遮罩層104B圖案化為主動區圖案P3,隨後將圖案化光阻層112移除。執行第二圖案化製程係將具有主動區前置圖案P2的遮罩層堆疊104切割為在第一方向d1上具有彼此間隔開的多個部分的主動區圖案P3。在這樣的實施例中,可以改變圖案化光阻層112來調整第二遮罩層104B被露出的部分的形狀,從而達到所欲的主動區圖案P3。在一些實施例中,在移除第二遮罩層104B被露出的部分期間,由於圖案化光阻層112在具有校正參考圖案P1的第二遮罩層104B上,可保護具有校正參考圖案P1的第二遮罩層104B不遭受製程的影響。因此在第二圖案化製程之前(例如由圖案化間隔物及/或第一圖案化製程)定義的校正參考圖案P1可以良好地保留在第二遮罩層104B。在執行第二圖案化製程後,第二遮罩層104B具有校正參考圖案P1及主動區圖案P3。在其他實施例中,例如遮罩層堆疊104為單層結構的實施例中,可將所述校正參考圖案P1及主動區圖案P3轉移至單層結構的遮罩層堆疊104且此遮罩層堆疊104下方為主動層102。Referring to FIG. 9, the exposed part of the second mask layer 104B is then removed to pattern the second mask layer 104B having the active region pre-pattern P2 into an active region pattern P3, and then the photoresist layer is patterned 112 removed. The second patterning process is performed to cut the mask layer stack 104 having the active area pre-pattern P2 into active area patterns P3 having a plurality of portions spaced apart from each other in the first direction d1. In such an embodiment, the patterned photoresist layer 112 can be changed to adjust the shape of the exposed portion of the second mask layer 104B, so as to achieve the desired active region pattern P3. In some embodiments, during removal of the exposed portion of the second mask layer 104B, since the patterned photoresist layer 112 is on the second mask layer 104B with the correction reference pattern P1, the second mask layer 104B with the correction reference pattern P1 may be protected The second mask layer 104B is not affected by the process. Therefore, the calibration reference pattern P1 defined before the second patterning process (eg, by the patterned spacers and/or the first patterning process) can be well retained on the second mask layer 104B. After the second patterning process is performed, the second mask layer 104B has the calibration reference pattern P1 and the active region pattern P3. In other embodiments, such as the embodiment in which the mask layer stack 104 is a single-layer structure, the calibration reference pattern P1 and the active region pattern P3 may be transferred to the mask layer stack 104 of a single-layer structure and the mask layer Below the stack 104 is the active layer 102 .

參照第10圖,在第二圖案化製程之後,執行第三圖案化製程,將遮罩層堆疊104的校正參考圖案P1及主動區圖案P3轉移至主動層102,以分別形成複數個校正參考部件102C以及複數行主動部件G1及G2,隨後移除遮罩層堆疊104。半導體結構10包括:校正參考部件102C,具有在第二圖案化製程之前(例如由圖案化間隔物及/或第一圖案化製程)定義的校正參考圖案P1、及複數行主動部件G1及G2,具有在第二圖案化製程定義的主動區圖案P3。透過量測校正參考部件102C與複數行主動部件G1及G2的偏移,並與預定的偏移值(理想狀態偏移值為0)比較,可以判斷第二圖案化製程與在第二圖案化製程之前(例如,形成圖案化間隔物的製程及/或第一圖案化製程)的製程之間是否有偏移。舉例而言,若量測的校正參考部件102C與複數行主動部件G1及G2的偏移等於0,則表示製程之間的沒有偏移;若量測的校正參考部件102C與複數行主動部件G1及G2的偏移不等於0,則表示製程之間可能有偏移且複數行主動部件G1及G2的位置可能有偏差。在一些實施例中,可以根據量測到的偏移,優化第一圖案化製程及/或第二圖案化製程的製程參數,從而提昇裝置可靠度及/或製程裕度。在一些實施例中,半導體結構10可整合至半導體裝置中,例如,將所述校正參考部件102C、複數行主動部件G1及G2、以及其製程(例如,包括第二圖案化製程)與半導體裝置的主動區及其製程整合,並在形成所述部件後量測校正參考部件102C與複數行主動部件G1及G2的偏移,可以由此判斷所述複數行主動部件G1及G2、以及所述主動區是否有偏移,並根據偏移量優化製程,以提昇裝置可靠度及/或性能。Referring to FIG. 10, after the second patterning process, a third patterning process is performed to transfer the calibration reference pattern P1 and the active region pattern P3 of the mask layer stack 104 to the active layer 102 to form a plurality of calibration reference components respectively 102C and the plurality of rows of active components G1 and G2, then the mask layer stack 104 is removed. The semiconductor structure 10 includes a calibration reference part 102C having a calibration reference pattern P1 defined before the second patterning process (eg, by patterning spacers and/or the first patterning process), and a plurality of rows of active parts G1 and G2, There is an active region pattern P3 defined in the second patterning process. By measuring the offset of the calibration reference part 102C and the plurality of rows of active parts G1 and G2 and comparing it with a predetermined offset value (the ideal state offset value is 0), it can be determined whether the second patterning process is different from the second patterning process. Whether there is an offset between processes prior to the process (eg, the process of forming the patterned spacers and/or the first patterning process). For example, if the offset between the measured calibration reference part 102C and the plurality of rows of active parts G1 and G2 is equal to 0, it means that there is no offset between the processes; if the measured calibration reference part 102C and the plurality of rows of active parts G1 If the offset of G2 and G2 is not equal to 0, it means that there may be offsets between processes and the positions of the active components G1 and G2 of the plurality of rows may be offset. In some embodiments, process parameters of the first patterning process and/or the second patterning process can be optimized according to the measured offset, thereby improving device reliability and/or process margin. In some embodiments, the semiconductor structure 10 may be integrated into a semiconductor device, eg, the calibration reference part 102C, the plurality of rows of active parts G1 and G2 , and processes thereof (eg, including a second patterning process) and the semiconductor device The active region and its process integration, and after the components are formed, the offset between the reference component 102C and the plurality of rows of active components G1 and G2 is measured and corrected, and the plurality of rows of active components G1 and G2, and the Whether there is an offset in the active area, and optimize the process according to the offset to improve device reliability and/or performance.

在一些實施例中,校正參考圖案P1及主動區圖案P3的外輪廓具有相同或相似的形狀,例如,可具有平行四邊形外輪廓、橢圓形外輪廓或圓角矩型外輪廓。舉例而言,在第11圖所繪示的實施例中,第一主動部件102A、第二主動部件102B及校正參考部件102C的外輪廓皆為橢圓形。在第12圖所繪示的實施例中,第一主動部件102A、第二主動部件102B及校正參考部件102C的外輪廓皆為圓角矩型。In some embodiments, the outer contours of the calibration reference pattern P1 and the active region pattern P3 have the same or similar shapes, for example, may have a parallelogram outer contour, an elliptical outer contour or a rounded rectangular outer contour. For example, in the embodiment shown in FIG. 11, the outer contours of the first active part 102A, the second active part 102B and the calibration reference part 102C are all oval. In the embodiment shown in FIG. 12, the outer contours of the first active part 102A, the second active part 102B and the calibration reference part 102C are all rounded and rectangular.

本發明的一些實施例提供具有校正參考部件的半導體結構及其形成方法,可運用校正參考部件測量製程間的偏移以改善裝置可靠度及/或製程裕度。在一些實施例中,可運用所量測的偏移量判斷主動部件是否有偏移,以進一步優化製程,從而提昇裝置可靠度及/或製程裕度。此外,本發明實施例提供的半導體結構可以整合至半導體裝置中,運用所量測的偏移提昇裝置可靠度及/或性能。Some embodiments of the present invention provide semiconductor structures and methods of forming the same with calibration reference features that can be used to measure inter-process offsets to improve device reliability and/or process margins. In some embodiments, the measured offset can be used to determine whether the active component has offset, so as to further optimize the process, thereby improving device reliability and/or process margin. In addition, the semiconductor structure provided by the embodiments of the present invention can be integrated into a semiconductor device, and the reliability and/or performance of the device can be improved by using the measured offset.

雖然本發明以前述之實施例揭露如上,然其並非用以限定本發明。本發明所屬技術領域中具有通常知識者,在不脫離本發明之精神和範圍內,當可做些許之更動與潤飾。因此本發明之保護範圍當視後附之申請專利範圍所界定者為準。Although the present invention is disclosed in the foregoing embodiments, it is not intended to limit the present invention. Those with ordinary knowledge in the technical field to which the present invention pertains may make some changes and modifications without departing from the spirit and scope of the present invention. Therefore, the protection scope of the present invention should be determined by the scope of the appended patent application.

10:半導體結構 100:基板 102:主動層 102A:第一主動部件 102B:第二主動部件 102C:校正參考部件 104:遮罩層堆疊 104A:第一遮罩層 104B:第二遮罩層 104C:第三遮罩層 106:犧牲層 106A:第一犧牲材料層 106B:第二犧牲材料層 108:圖案化層 108A:長條 108B:連接部件 109:開口 110:間隔物 110’:間隔物層 112:圖案化光阻層 d1:第一方向 d2:第二方向 E1,E2,D3,D4,D5,D6,D7:間距 G1:第一主動部件行 G2:第二主動部件行 L1,L2,L3:長度 P1:校正參考圖案 P2:主動區前置圖案 P3:主動區圖案 S1:第一偏移距離 S2:第二偏移距離 W1,W2,W3,W4:寬度 10: Semiconductor structure 100: Substrate 102: Active layer 102A: First Active Part 102B: Second Active Part 102C: Calibration Reference Parts 104: Mask Layer Stacking 104A: first mask layer 104B: Second mask layer 104C: Third mask layer 106: Sacrificial Layer 106A: first sacrificial material layer 106B: Second sacrificial material layer 108: Patterning Layers 108A: long strip 108B: Connecting parts 109: Opening 110: Spacer 110': Spacer Layer 112: Patterned photoresist layer d1: first direction d2: the second direction E1, E2, D3, D4, D5, D6, D7: Spacing G1: first active part row G2: Second Active Part Row L1, L2, L3: length P1: Correction reference pattern P2: Active area front pattern P3: Active area pattern S1: first offset distance S2: Second offset distance W1,W2,W3,W4: width

由以下的詳細敘述配合所附圖式,可最好地理解本發明實施例。 第1A-8A、9及10圖是根據本發明的一些實施例,繪示出半導體結構的上視圖。 第1A-1至8A-1圖是根據本發明的一些實施例,分別繪示沿著第1A至8A圖的A-A’線的半導體結構的剖面圖。 第1A-2至8A-2圖是根據本發明的一些實施例,分別沿著第2A至8A圖的B-B’線的半導體結構的剖面圖。 第11及12圖是根據本發明的其他實施例,繪示出半導體結構的上視圖。 Embodiments of the present invention are best understood from the following detailed description in conjunction with the accompanying drawings. Figures 1A-8A, 9 and 10 are top views illustrating semiconductor structures according to some embodiments of the present invention. FIGS. 1A-1 to 8A-1 are cross-sectional views of the semiconductor structure along line A-A' of FIGS. 1A to 8A, respectively, according to some embodiments of the present invention. FIGS. 1A-2 through 8A-2 are cross-sectional views of semiconductor structures along lines B-B' of FIGS. 2A through 8A, respectively, according to some embodiments of the present invention. FIGS. 11 and 12 are top views of semiconductor structures according to other embodiments of the present invention.

10:半導體結構 10: Semiconductor structure

100:基板 100: Substrate

102A:第一主動部件 102A: First Active Part

102B:第二主動部件 102B: Second Active Part

102C:校正參考部件 102C: Calibration Reference Parts

E1,E2,D3,D4,D5,D6,D7:間距 E1, E2, D3, D4, D5, D6, D7: Spacing

G1:第一主動部件行 G1: first active part row

G2:第二主動部件行 G2: Second Active Part Row

L1,L2,L3:長度 L1, L2, L3: length

S1:第一偏移距離 S1: first offset distance

S2:第二偏移距離 S2: Second offset distance

W1,W2,W3,W4:寬度 W1,W2,W3,W4: width

Claims (11)

一種半導體結構,包括:複數個校正參考部件,位於一基板上且沿一第一方向間隔設置;以及複數行第一主動部件及複數行第二主動部件,分別設置於該些校正參考部件的兩側,其中每行第一主動部件在一第二方向上彼此間隔設置且每行第一主動部件包括沿該第一方向間隔設置的複數個第一主動部件,其中該第一方向不平行該第二方向,每行第二主動部件在該第二方向上彼此間隔設置且每行第二主動部件行包括沿該第一方向間隔設置的複數個第二主動部件,其中該些校正參考部件、該些第一主動部件及該些第二主動部件設置於同一層且是該基板的一部分,其中該些校正參考部件的寬度大於該些第一主動部件的寬度且大於該些第二主動部件的寬度,該些校正參考部件的長度大於該些第一主動部件的長度且大於該些第二主動部件的長度。 A semiconductor structure, comprising: a plurality of calibration reference components, located on a substrate and spaced along a first direction; and a plurality of rows of first active components and a plurality of rows of second active components, respectively disposed on two of the calibration reference components. side, wherein each row of first active parts is spaced apart from each other in a second direction and each row of first active parts includes a plurality of first active parts spaced along the first direction, wherein the first direction is not parallel to the first active part Two directions, each row of second active components is spaced apart from each other in the second direction, and each row of second active components includes a plurality of second active components spaced along the first direction, wherein the calibration reference components, the The first active components and the second active components are disposed on the same layer and are part of the substrate, wherein the width of the calibration reference components is greater than the width of the first active components and greater than the width of the second active components , the lengths of the calibration reference components are greater than the lengths of the first active components and greater than the lengths of the second active components. 如請求項1之半導體結構,其中該些校正參考部件的寬度至少為該些第一主動部件的寬度的兩倍且至少為該些第二主動部件的寬度的兩倍,該些校正參考部件的長度至少為該些第一主動部件的長度的兩倍且至少為該些第二主動部件的長度的兩倍。 The semiconductor structure of claim 1, wherein the width of the calibration reference components is at least twice the width of the first active components and at least twice the width of the second active components, and the calibration reference components have a width The length is at least twice the length of the first active components and at least twice the length of the second active components. 如請求項1之半導體結構,其中相鄰的兩行第一主動部件彼此交錯設置且相鄰的兩行第二主動部件彼此交錯設置,其 中每行第一主動部件的相鄰兩個第一主動部件的間距等於每行第二主動部件的相鄰兩個第二主動部件的間距。 The semiconductor structure of claim 1, wherein two adjacent rows of first active components are staggered with each other and two adjacent rows of second active components are staggered with each other, wherein The distance between adjacent two first active components in each row of the first active components is equal to the distance between adjacent two second active components in each row of second active components. 如請求項1之半導體結構,其中該些校正參考部件、該些第一主動部件、及該些第二主動部件的外輪廓具有相同的形狀。 The semiconductor structure of claim 1, wherein outer contours of the calibration reference components, the first active components, and the second active components have the same shape. 如請求項4之半導體結構,其中所述外輪廓的形狀包括平行四邊形、橢圓形或圓角矩型。 The semiconductor structure of claim 4, wherein the shape of the outer contour includes a parallelogram, an ellipse, or a rounded rectangle. 如請求項1之半導體結構,其中該些校正參考部件具有一環形形狀,其中該環形形狀的一邊的寬度等於該些第一主動部件的寬度且等於該些第二主動部件的寬度。 The semiconductor structure of claim 1, wherein the calibration reference components have an annular shape, wherein a width of one side of the annular shape is equal to the width of the first active components and equal to the width of the second active components. 一種半導體結構的形成方法,包括:提供一基板,其上方具有一主動層,其中該主動層是該基板的一部分;形成一遮罩層堆疊於該主動層上;形成一犧牲層於該遮罩層堆疊上;形成一圖案化間隔物於該犧牲層上,該圖案化間隔物包括一校正參考圖案及一主動區前置圖案;執行一第一圖案化製程,將該圖案化間隔物的該校正參考圖案及該主動區前置圖案轉移至該遮罩層堆疊;在該第一圖案化製程之後,執行一第二圖案化製程,將具有該主動區前置圖案的該遮罩層堆疊圖案化為一主動區圖案;以及 在該第二圖案化製程之後,執行一第三圖案化製程,將該遮罩層堆疊的該校正參考圖案及該主動區圖案轉移至該主動層,以分別形成複數個校正參考部件以及複數行主動部件。 A method for forming a semiconductor structure, comprising: providing a substrate with an active layer thereon, wherein the active layer is a part of the substrate; forming a mask layer stacked on the active layer; forming a sacrificial layer on the mask layer stacking; forming a patterned spacer on the sacrificial layer, the patterned spacer includes a calibration reference pattern and an active area pre-pattern; performing a first patterning process, the patterned spacer The calibration reference pattern and the active area pre-pattern are transferred to the mask layer stack; after the first patterning process, a second patterning process is performed to pattern the mask layer stack with the active area pre-pattern into an active region pattern; and After the second patterning process, a third patterning process is performed to transfer the calibration reference pattern and the active region pattern of the mask layer stack to the active layer to form a plurality of calibration reference parts and a plurality of rows, respectively Active parts. 如請求項7之半導體結構的形成方法,其中該些校正參考部件沿一方向間隔設置,所述複數行主動部件包括複數行第一主動部件及複數行第二主動部件,分別設置於該些校正參考部件的兩側。 The method for forming a semiconductor structure according to claim 7, wherein the calibration reference components are arranged at intervals along a direction, and the plurality of rows of active components include a plurality of rows of first active components and a plurality of rows of second active components, which are respectively disposed on the calibration reference components. Both sides of the reference part. 如請求項7之半導體結構的形成方法,其中形成該圖案化間隔物於該犧牲層上包括:形成一圖案化層於該犧牲層上,其中該圖案化層包含複數個長條、以及介於相鄰的長條之間的複數個連接部件,所述相鄰的長條與該些連接部件界定出複數個開口且該些開口暴露出該犧牲層;形成一間隔物層於該圖案化層及該犧牲層上;蝕刻該間隔物層,以露出該圖案化層的頂表面及該犧牲層的頂表面;以及移除該圖案化層。 The method for forming a semiconductor structure as claimed in claim 7, wherein forming the patterned spacers on the sacrificial layer comprises: forming a patterned layer on the sacrificial layer, wherein the patterned layer comprises a plurality of strips, and between A plurality of connecting parts between adjacent strips, the adjacent strips and the connecting parts define a plurality of openings and the openings expose the sacrificial layer; a spacer layer is formed on the patterned layer and on the sacrificial layer; etching the spacer layer to expose the top surface of the patterned layer and the top surface of the sacrificial layer; and removing the patterned layer. 如請求項7之半導體結構的形成方法,其中執行該第一圖案化製程包括:以該圖案化間隔物作為遮罩,蝕刻該犧牲層;移除該圖案化間隔物;以及以該犧牲層作為遮罩,蝕刻該遮罩層堆疊。 The method for forming a semiconductor structure of claim 7, wherein performing the first patterning process comprises: using the patterned spacer as a mask, etching the sacrificial layer; removing the patterned spacer; and using the sacrificial layer as a mask mask, etch the mask layer stack. 如請求項7之半導體結構的形成方法,其中執行該第二圖案化製程包括:形成一圖案化光阻層於具有該校正參考圖案的該遮罩層堆疊上且露出部分的該遮罩層堆疊;以及移除該遮罩層堆疊被露出的部分。 The method for forming a semiconductor structure of claim 7, wherein performing the second patterning process comprises: forming a patterned photoresist layer on the mask layer stack having the calibration reference pattern and exposing a portion of the mask layer stack ; and removing the exposed portion of the mask layer stack.
TW110136215A 2021-09-29 2021-09-29 Semiconductor structure and method of forming the same TWI767844B (en)

Priority Applications (1)

Application Number Priority Date Filing Date Title
TW110136215A TWI767844B (en) 2021-09-29 2021-09-29 Semiconductor structure and method of forming the same

Applications Claiming Priority (1)

Application Number Priority Date Filing Date Title
TW110136215A TWI767844B (en) 2021-09-29 2021-09-29 Semiconductor structure and method of forming the same

Publications (2)

Publication Number Publication Date
TWI767844B true TWI767844B (en) 2022-06-11
TW202315035A TW202315035A (en) 2023-04-01

Family

ID=83103911

Family Applications (1)

Application Number Title Priority Date Filing Date
TW110136215A TWI767844B (en) 2021-09-29 2021-09-29 Semiconductor structure and method of forming the same

Country Status (1)

Country Link
TW (1) TWI767844B (en)

Citations (6)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20100221919A1 (en) * 2009-02-27 2010-09-02 Samsung Electronics Co., Ltd. Method of forming patterns for semiconductor device
US20130157461A1 (en) * 2011-12-19 2013-06-20 Won-Kyu Kim Method for fabricating semiconductor memory device
US8871104B2 (en) * 2010-10-13 2014-10-28 Samsung Electronics Co., Ltd. Method of forming pattern, reticle, and computer readable medium for storing program for forming pattern
TW201611273A (en) * 2014-08-25 2016-03-16 三星電子股份有限公司 Semiconductor device and method of fabricating the same
US10755969B2 (en) * 2018-01-01 2020-08-25 International Business Machines Corporation Multi-patterning techniques for fabricating an array of metal lines with different widths
US20200321215A1 (en) * 2017-11-23 2020-10-08 Yangtze Memory Technologies Co., Ltd. Method and structure for cutting dense line patterns using self-aligned double patterning

Patent Citations (6)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20100221919A1 (en) * 2009-02-27 2010-09-02 Samsung Electronics Co., Ltd. Method of forming patterns for semiconductor device
US8871104B2 (en) * 2010-10-13 2014-10-28 Samsung Electronics Co., Ltd. Method of forming pattern, reticle, and computer readable medium for storing program for forming pattern
US20130157461A1 (en) * 2011-12-19 2013-06-20 Won-Kyu Kim Method for fabricating semiconductor memory device
TW201611273A (en) * 2014-08-25 2016-03-16 三星電子股份有限公司 Semiconductor device and method of fabricating the same
US20200321215A1 (en) * 2017-11-23 2020-10-08 Yangtze Memory Technologies Co., Ltd. Method and structure for cutting dense line patterns using self-aligned double patterning
US10755969B2 (en) * 2018-01-01 2020-08-25 International Business Machines Corporation Multi-patterning techniques for fabricating an array of metal lines with different widths

Also Published As

Publication number Publication date
TW202315035A (en) 2023-04-01

Similar Documents

Publication Publication Date Title
KR101670556B1 (en) Method for integrated circuit patterning
US8802510B2 (en) Methods for controlling line dimensions in spacer alignment double patterning semiconductor processing
KR102250656B1 (en) Method of forming patterns for semiconductor device
TWI628715B (en) Feature size reduction
US9379017B1 (en) Method of forming a semiconductor structure including a plurality of fins and an alignment/overlay mark
US8575032B2 (en) Methods of forming a pattern on a substrate
TWI809140B (en) Method of manufacturing semiconductor devices
US9437415B2 (en) Layer alignment in FinFET fabrication
JP2009071306A (en) Method for forming micropattern in semiconductor device
US20080064216A1 (en) Method of manufacturing flash memory device
TWI264065B (en) Method for fabricating semiconductor device capable of decreasing critical dimension in peripheral region
TWI509657B (en) Overlay vernier mask pattern, formation method thereof, semiconductor device including overlay vernier pattern, and formation method thereof
TWI767844B (en) Semiconductor structure and method of forming the same
JP2015095631A (en) Semiconductor device
KR20090047001A (en) Method for fabricating fine pattern in semicondutor device using spacer
TWI567785B (en) Method for fabricating patterned structure of semiconductor device
CN116072653A (en) Semiconductor structure and forming method thereof
TWI538015B (en) Method for fabricating semiconductor device
US8937018B2 (en) Methods of forming a pattern on a substrate
JP2000171966A (en) Manufacture of reticle and semiconductor device
US11848210B2 (en) Semiconductor structure and method of forming the same
US10832910B2 (en) Methods of fabricating a device
CN112071744A (en) Graphical mask layer and forming method thereof, memory and forming method thereof
TWI621210B (en) Method for fabricating semiconductor device
TWI755734B (en) Semiconductor device and method of manufacturing same