### **PCT** (30) Priority data: 237,029 ## WORLD INTELLECTUAL PROPERTY ORGANIZATION International Bureau #### INTERNATIONAL APPLICATION PUBLISHED UNDER THE PATENT COOPERATION TREATY (PCT) (51) International Patent Classification <sup>5</sup>: H01L 29/796, 21/339 (11) International Publication Number: WO 90/02417 (43) International Publication Date: 8 March 1990 (08.03.90) US (21) International Application Number: PCT/US89/03637 29 August 1988 (29.08.88) (22) International Filing Date: 24 August 1989 (24.08.89) (71) Applicant: EASTMAN KODAK COMPANY [US/US]; 343 State Street, Rochester, NY 14650 (US). (72) Inventor: ERHARDT, Herbert, J.; 115 North Landing Road, Rochester, NY 14625 (US). (74) Agent: SCHAPER, Donald, D.; 343 State Street, Rochester, NY 14650 (US). (81) Designated States: AT (European patent), BE (European patent), CH (European patent), DE (European patent), FR (European patent), GB (European patent), IT (European patent), JP, LU (European patent), NL (European patent), SE (European patent). Published With international search report. Before the expiration of the time limit for amending the claims and to be republished in the event of the receipt of amendments. (54) Title: CHARGE-COUPLED DEVICE #### (57) Abstract A charge-coupled device (CCD) (30) of the two-phase type is disclosed. The CCD (30) comprises two polysilicon levels which are electrically connected to form one clock phase. In order to provide a CCD of improved transfer efficiency, two implanted regions (48-51) of different dopant levels are provided under each polysilicon level. When the CCD is clocked, a four-tier potential profile is produced. #### FOR THE PURPOSES OF INFORMATION ONLY Codes used to identify States party to the PCT on the front pages of pamphlets publishing international applications under the PCT. | ΑT | Austria | ES | Spain | MG | Madagascar | |----|------------------------------|----|------------------------------|----|--------------------------| | ΑU | Australia | FI | Finland | ML | Mali | | BB | Barbados | FR | France | MR | Mauritania | | BE | Belgium | GA | Gabon | MW | Malawi | | BF | Burkina Fasso | GB | United Kingdom | NL | Netherlands | | BG | Bulgaria | HU | Hungary | NO | Norway | | BJ | Benin | rr | Italy | RO | Romania | | BR | Brazil | JР | Japan | SD | Sudan | | CA | Canada | KP | Democratic People's Republic | SE | Sweden | | CF | Central African Republic | | of Korea | SN | Senegal | | CG | Congo | KR | Republic of Korea | SU | Soviet Union | | CH | Switzerland | Ц | Liechtenstein | TD | Chad | | CM | Cameroon | LK | Sri Lanka | TG | Togo | | DE | Germany, Federal Republic of | W | Luxembourg | US | United States of America | | DK | Denmark | MC | Monaco | | | #### -1- #### CHARGE-COUPLED DEVICE The present invention relates to a charge-coupled device (CCD), and more particularly, to such a device which has improved transfer efficiency. It is known in two-phase CCD devices to employ either a true two-phase structure with two distinct potential levels under a single gate 10 electrode or a pseudo two-phase structure in which there is a uniform, but distinct, potential level under each of two electrically-connected gate electrodes which form one clock phase. In applications involving long device cells and in high-speed applications, the transfer efficiency of these conventional structures is not entirely satisfactory. Thus, ways have been sought to improve the transfer efficiency in CCD's while at the same time not unduly complicating the process of making 20 the device. U.S. Patent No. 3,767,983, is directed to improving the transfer efficiency in a charge transfer device of the bucket brigade type. The device disclosed in this patent includes two 25 different threshold voltages in the transfer region between each pair of successive storage sites. is a substantially abrupt transition between the two different threshold voltages in the transfer region. The abrupt transition is provided to improve the 30 transfer efficiency of the device by solving the problem of feedback voltage which occurs between the transferor zone (source) and the transferee zone (drain). Such a problem does not exist in CCD's, however, and thus, this patent does not provide a 35 solution to the problem of increasing the transfer efficiency in a CCD. -2- It is an object of the present invention to overcome the problems in the prior art discussed above and to provide an improved CCD. In accordance with one aspect of the 5 invention, there is provided a charge-coupled device for storage and transfer in a predetermined direction of varying amounts of mobile charge carriers, the device having a plurality of phases, the device comprising: a substrate of a first conductivity type; 10 a layer of a second conductivity type on the substrate; an insulating layer on the layer of a second conductivity type; electrode means for each phase of said device, said electrode means including a pair of gate electrodes on said insulating layer, 15 said pair of gate electrodes being electrically connected together, a plurality of the electrode means being disposed to form a path in the predetermined direction; and at least three implanted regions of different dopant levels under each of the In accordance with another aspect of the invention, there is provided a method of making a charge-coupled device, the method comprising the steps of: implanting a buried channel of a first conductivity type on a substrate of a second conductivity type; defining an area on the substrate by means of photoresist and polysilicon for the electrode means of one phase of the device; implanting the area with the first and second conductivity types to form at least three regions of different dopant levels under the area. 20 electrode means. In one embodiment of the present invention, two polysilicon levels are used for each clock phase of a two-phase CCD. The polysilicon levels are electrically connected to form the gate electrodes of one phase of the device, and two dopant levels are provided under each polysilicon level. When the CCD is clocked, a four-tier potential profile is produced beneath each phase. The CCD of the present invention has a very high transfer efficiency, and thus, it is particularly suitable for use in high speed applications and in devices having relatively long cells. The high transfer efficiency results from the multiple potential levels and the resulting increased electric fields which are formed when the CCD is being clocked. A further advantage of the present invention is the method disclosed herein of making a CCD in which two levels of polysilicon are used in a manner to minimize the number of mask steps and provide self-aligned profiles. In the practice of this method, the effective number of potential steps per phase in a CCD can be doubled with only one Embodiments of the present invention will now be described, by way of example, with reference to the accompanying drawings in which: additional implant. Fig. 1 is a sectional view of a prior—art CCD of the pseudo two—phase type; Fig. 2 is a potential profile of the CCD 25 shown in Fig. 1; Fig. 3 is a sectional view of the CCD of the present invention; Fig. 4 is a potential profile of the CCD shown in Fig. 3; Figs. 5-9 show the steps performed in making the CCD of the present invention; Fig. 10 is a graph showing horizontal field versus cell length for a conventional two-phase CCD; and Fig. 11 is a graph showing horizontal field versus cell length for the CCD of the present invention. -4- With reference to Fig. 1, there is shown a prior—art CCD which is designated 10. CCD 10 is of the pseudo two—phase type, and comprises a P—type substrate 12. A N—type buried channel 14 is formed in substrate 12, and an insulating layer 16 is formed over buried channel 14. P—type implants are made as shown at 18, and polysilicon gate electrodes 20 and 22 are formed on layer 16. Electrodes 20 and 22 are electrically connected by a conductor 24 to form either phase one (\$\phi\$1) or phase two (\$\phi2) of the device 10. A potential diagram of prior—art device 10 is shown in Fig. 2 in which electrodes 20 and 22 are indicated schematically. As shown in Fig. 2, the resulting potential profile 26 of device 10 when it is being clocked is a two—tier profile in which, for example, tiers at 2V and 4V occur in a phase which is turned off and tiers at 6V and 8V occur when a phase is turned on. The two tiers for each phase are required for uni—directional charge transfer. A disadvantage of the device 10 is that the electric field across the cell, as illustrated by the diagram in Fig. 10, is less than adequate for charge transfer in long device cell applications and for high—speed applications. A CCD 30 which is constructed in accordance with the present invention is shown in Fig. 3. CCD 30 is a two-phase device and comprises a P-type substrate 32 having a N-type buried channel 34 formed therein. A gate oxide 36 is formed over the buried channel 34, and polysilicon gate electrodes 38 and 40 are formed on oxide 36. Electrodes 38 and 40 are electrically connected by a conductor 42 to form either \$\phi\$ 1 or \$\phi\$2 of device 30. As shown in Fig. 35 3, electrodes 38 and 40 have different levels of polysilicon; electrode 40 is generally planar, and electrode 38 is formed with portions which overlap adjacent electrodes 40. As noted above, two polysilicon levels are used for each phase in device 30. It is also a feature of the present invention to provide two implanted regions of different dopant levels under each electrode 38, 40, such that there are two potentials formed under each polysilicon level. 10 Thus, as shown in Fig. 3, a P-type implant 44 is made under each of the electrodes 38, 40, and an N-type implant 46 is made under each of the electrodes 40. As a result of implants 44 and 46, there are formed under electrodes 38 and 40 a first region 48 having a P-type implant in the N-type buried channel 34, a second region 49 having no implant in the buried channel 34, a third region 50 having a P-type implant and an N-type implant in the buried channel 34, and a fourth region 51 having an N-type implant in the 20 buried channel 34. A potential diagram for device 30 is shown in Fig. 4, and as can be seen therein, a four-tier potential profile 50 is produced in device 30 when the device 30 is being clocked. As a result of 25 increasing the number of tiers, or steps, under each electrode 38, 40, and thereby increasing the drift field across the cell, as shown in Fig. 11, the transfer efficiency of device 30 is substantially increased. Using two-dimensional electrostatics 30 modeling, the electric field for the CCD structure, under typical operating conditions, can be calculated. The magnitude of this field is shown for a prior-art structure in Fig. 10 and for the structure of the present invention in Fig. 11. 35 peaks in Figs. 10 and 11 represent the change from one potential tier to the next; the valleys in these -6- figures show the drop in the field across a given tier. A higher field value speeds—up charge transport. It can be seen in Fig. 11 that there is a greater number of high field peaks and the field value across each tier remains at a higher level than in Figure 10. The net result is more field—aided transport of charge across the cell resulting in lower transfer times and improved charge transfer efficiency. A manufacturing process for producing device 30 is shown in Figs. 5-9. As shown in Fig. 5, the process is carried out using a P-type substrate 32 having an N-type buried channel 34 implanted therein in a known manner. A gate oxide 36 is grown on the substrate 32 over buried channel 34, followed by the deposition of a layer 37 of polysilicon, a layer 39 of silicon nitride, and a layer 41 of silicon dioxide. As shown in Fig. 5, a first gate electrode area 53 is defined by a photoresist 43, and the 20 silicon nitride layer 39 and the silicon dioxide layer 41 are removed in the areas 53. A N-type material is implanted through the polysilicon 37 and gate oxide 36 in the areas 53. Photoresist 43 is then stripped off, and a photoresist 45 is applied to 25 define the width of a stepped potential region with respect to the edge of a first gate electrode. A P-type implant is then made, as shown in Fig. 6, which provides for the decrease in the channel potential in the stepped potential region. Resist 45 30 is then stripped off, as well as the remaining deposited oxide, and the exposed polysilicon is locally oxidized by a conventional LOCOS (Local Oxidation of Silicon) process as shown in Fig. 7. The remaining silicon nitride layer 39 is then 35 removed by etching, and the polysilicon layer 37 is removed in the areas not locally oxidized. As shown in Fig. 8, a photoresist 47 is applied to define the width of a second stepped-potential region with respect to the edge of the first gate electrode. In a next step, a P-type 5 material is implanted to provide for the necessary shift in channel potential in the second stepped-potential region. Resist 47 is then stripped, and a second polysilicon layer is deposited and patterned to form second gate electrodes 38. The two gate electrodes are tied together by conductor 42 so that the electrodes can be simultaneously clocked. It will be apparent that modifications can be made in the process disclosed herein for making a CCD device without departing from the scope of the 15 present invention. For example, the N-type offset implant (Fig. 5), which is made prior to the implant for the first stepped-potential region, can be replaced with an unmasked P-type implant; this results in a lower offset for the the first gate 20 electrode channel potential and requires that the order of the gate electrodes within the phase be interchanged. Another alternative is to replace the N-type (or P-type) implant, which is made prior to the first stepped-potential implant, with an unmasked 25 implant prior to the deposition of the second layer of polysilicon; this implant can be either N-type or P-type depending on the order of the gate electrodes. It is also possible to substitute either or both P-type stepped-potential implants with N-type 30 implants, which are aligned to the trailing edge (right edge as shown in Figs. 5-9) of the gate electrode; this modification can be used with any of the above configurations depending on the order the gate electrodes or on implant preference. Further, 35 the process disclosed herein can be extended to processes with more than two layers of polysilicon and/or more than two-phase CCD architectures. 10 15 20 #### Claims: 1. A charge-coupled device for storage and transfer in a predetermined direction of varying amounts of mobile charge carriers, said device having 5 a plurality of phases, said device comprising: a substrate (32) of a first conductivity type; a layer (34) of a second conductivity type on said substrate (32); an insulating layer (36) on said layer of a second conductivity type; electrode means (38, 40) for each phase of said device, said electrode means including a pair of gate electrodes (38, 40) on said insulating layer (36), said pair of gate electrodes (38, 40) being electrically connected together, a plurality of said electrode means (38, 40) being disposed to form a path in said predetermined direction; and at least three implanted regions (48-51) of different dopant levels under each of said electrode means (38, 40). - 2. A charge-coupled device, as defined in claim 1, wherein the gate electrodes (38, 40) in each phase are formed from polysilicon, and the polysilicon level of one of the electrodes (38) in said pair of gate electrodes is different from the polysilicon level of the other electrode (40). - 3. A charge-coupled device, as defined in claim 2, wherein there are at least two implanted regions (48-51) of different dopant levels under each of said electrodes (38, 40). - 4. A charge-coupled device for storage and transfer in a predetermined direction of information represented by varying amounts of mobile charge carriers, said device comprising: PCT/US89/03637 5 10 15 a substrate (32) of a first conductivity type; a layer (34) of a second conductivity type on said substrate (32); an insulating layer (36) disposed on said layer (34) of a second conductivity type; a plurality of gate electrodes (38, 40) disposed over said insulating layer (36) so as to form a path in said predetermined direction, successive pairs of said electrodes (38, 40) being electrically connected to form one phase of said device, one of the electrodes (38, 40) in each phase being formed of a first level of material and the other electrode being formed of a second level of material; and at least two implanted regions (48-51) of different dopant levels under each of said electrodes (38, 40). - 5. A charge-coupled device, as defined in claim 4, wherein the dopant level in each of the regions (48-51) under a pair of electrically-connected electrodes (38, 40) is different whereby a four-tier potential profile (50) is produced by a pair of electrodes (38, 40). - 6. A charge-coupled device, as defined in claim 4, wherein said first conductivity type is a P-type. - 7. A charge-coupled device, as defined in claim 4, wherein said second conductivity type is an 30 N-type. - 8. A charge-coupled device, as defined in claim 4, wherein said gate electrodes (38, 40) are formed of polysilicon. - 9. A charge coupled device, as defined in claim 4, wherein the implanted regions (48-51) under -10- one of the electrodes in a phase are a first region (48) of N-type and P-type and a second region (49) of N-type. - 10. A charge-coupled device, as defined in 5 claim 9, wherein the implanted regions under the other electrodes are one region (50) of N-type and P-type and another region (51) of N-type. - 11. A charge-coupled device of the two-phase type, said device comprising: a semiconductor substrate (32); 15 20 25 30 two electrically-connected gate electrodes (38, 40) for each of said phases formed on said substrate (32), the electrodes(38, 40) in each phase being formed from polysilicon and the polysilicon level of one of the electrodes (38) being different from the level of the other electrode (40); and said substrate (32) having two regions (48-51) of different dopant levels under each of said electrodes. 12. A method of making a charge-coupled device, said method comprising the steps of: implanting a buried channel of a first conductivity type on a substrate of a second conductivity type; defining an area on said substrate by means of photoresist and polysilicon for the electrode means of one phase of said device; implanting said area with said first and second conductivity types to form at least three regions of different dopant levels under said area. 13. A method of making a charge-coupled device, as defined in claim 12, wherein polysilicon layers are deposited on said area to form two gate electrodes which are electrically connected. #### -11- 14. A method of making a charge-coupled device, as defined in claim 13, wherein said area is implanted with said first and second semiconductor types to form two regions of different dopant levels under each of said electrodes. - 15. A method of making a charge-coupled device, as defined in claim 12, wherein a polysilicon layer is deposited on said area, and an edge of said polysilicon is used in the implanting of one of said materials to define a boundary of one of said regions. - 16. A method of making a charge-coupled device, said method comprising the steps of: implanting a buried channel of a first conductivity type on a substrate of a second conductivity type; 15 20 25 30 35 growing a gate oxide on the substrate over the buried channel; depositing successive layers of polysilicon, silicon nitride, and silicon dioxide over said gate oxide; defining a first gate electrode area by means of photoresist and removing the nitride and oxide layers in these areas to expose the polysilicon layers; implanting a material of said second conductivity type through the exposed polysilicon and through the gate oxide; defining a stepped potential region under said first gate electrode area by means of photoresist; implanting a material of said second conductivity type in said stepped potential region; locally oxidizing exposed polysilicon and then etching to form a first gate electrode; 5 -12- defining a second stepped potential region adjacent said first gate electrode by means of photoresist and said first gate electrode; implanting a material of said second conductivity type in said second stepped potential region; depositing a second polysilicon layer to form a second gate electrode; and electrically connecting the first and second gate electrodes together. 15 10 20 25 30 35 ## SUBSTITUTE SHEET ## SUBSTITUTE SHEET SUBSTITUTE SHEET FIG. II | | | INTERNATIONAL | PCT/ | 'US 89/03637 | |-------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | I. CLAS | SIFICATIO | N OF SUBJECT MATTER (if several class | | | | | | | | | | IPC <sup>5</sup> | | L L 29/796, H 01 L 21 | | | | II. FIELD | S SEARCH | 1ED | | | | | | Minimum Docume | entation Searched 7 | | | Classificat | tion System | | Classification Symbols | | | IPC <sup>5</sup> | | H 01 L | | | | | | | | <del></del> | | | | - | ## Classification Symbols ## O1 L Documentation Searched other than Minimum Documentation to the Extent that such Documents are included in the Fields Searched. ### FRED TO BE RELEVANT* **Searched** ### Provided In the Fields Searched. ### Relevant to Claim No. 12 ### Relevant to Claim No. 13 | | | III. DOC | UMENTS C | ONSIDERED TO BE RELEVANT | | - | | Category * | Citati | on of Document, 11 with Indication, where ap | propriate, of the relevant passages 12 | Relevant to Claim No. 13 | | X | US, | 1974, see column 5, line 12; column 12, | line 13 - column 6,<br>line 45 - column | 1,4,6,7 | | Y | | | | 2,3,8,11-14 | | Y | International Electron Devices Meeting, Technical Digest, 3-5 December 1979, Washington, D.C., IEEE (New York, US), C.L. Chen et al.: "The effect of interpoly structure variation on charge transfer efficiency of a buried channel CCD", pages 606-610, see page 608, figure 1 | | | | | Y | DE, | | ine 3 - page 13, | 12-14 | | A | | | | 16 | | "A" doc con "E" earl film "L" doc whi cita "O" doc oth "P" doc late IV. CERT | cument definition is identified to be id | of cited documents: 19 Ing the general state of the art which is not a of particular relevance It but published on or after the international It may throw doubts on priority claim(s) or a establish the publication date of another special reason (as specified) Ing to an oral disclosure, use, exhibition or shed prior to the international filling date but internation of the international Search Impletion of the international Search | or priority date and not in conflic cited to understand the principle invention "X" document of particular relevance cannot be considered novel or of involve an inventive step "Y" document of particular relevance cannot be considered to involve a document is combined with one of ments, such combination being of in the art. "4" document member of the same pa | t with the application but or theory underlying the e; the claimed invention cannot be considered to e; the claimed invention in inventive step when the or more other such docupious to a person skilled stent family | | Internation | al Searching | Authority | | | | | EUROPE | AN PATENT OFFICE | | T 1/ 1/11 1 18 | # ANNEX TO THE INTERNATIONAL SEARCH REPORT ON INTERNATIONAL PATENT APPLICATION NO. US 8903637 SA 31018 This annex lists the patent family members relating to the patent documents cited in the above-mentioned international search report. The members are as contained in the European Patent Office EDP file on 22/12/89 The European Patent Office is in no way liable for these particulars which are merely given for the purpose of information. | Patent document<br>cited in search report | Publication date | Patent family<br>member(s) | Publication date | |-------------------------------------------|------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------| | US-A- 3796932 | 12-03-74 | BE-A- 785468 CA-A- 1096041 CA-A- 1003107 CA-A- 1003108 DE-A,B,C 2231616 FR-A,B 2143837 GB-A- 1376640 NL-A- 7208841 SE-B- 387186 SE-B- 409773 SE-A- 7509111 | 16-10-72<br>17-02-81<br>04-01-77<br>04-01-77<br>11-01-73<br>09-02-73<br>11-12-74<br>02-01-73<br>30-08-76<br>03-09-79<br>14-08-75 | | DE-A- 2916098 | 31-10-79 | JP-A- 54139495<br>JP-A- 54140485<br>JP-A- 54140464<br>JP-A- 54140486<br>US-A- 4239559 | 29-10-79<br>31-10-79<br>31-10-79<br>31-10-79<br>16-12-80 |