## (19) World Intellectual Property Organization International Bureau





#### (43) International Publication Date 6 February 2003 (06.02.2003)

#### **PCT**

## (10) International Publication Number WO 03/010805 A2

- (51) International Patent Classification<sup>7</sup>: H01L 21/20, 21/8238
- (21) International Application Number: PCT/US02/14736
- (22) International Filing Date: 8 May 2002 (08.05.2002)
- (25) Filing Language: English
- (26) Publication Language: English
- (30) Priority Data:

09/910,044 23 July 2001 (23.07.2001) US

- (71) Applicant: MOTOROLA, INC. [US/US]; 1303 East Algonquin Road, Schaumburg, IL 60196 (US).
- (72) Inventors: OOMS, William, J.; 7200 W. Dillon Wash, Prescott, AZ 86305 (US). PRENDERGAST, James, E.; 12229 S. Honah Lee Court, Phoenix, AZ 85044 (US). GILLIG, Steven, F.; 633 West End Road, Roselle, IL 60172 (US).

- (74) Agents: KOCH, William, E. et al.; Portfolio Manager Motorola Labs, 3102 North 56th Street, AZ11/56-238, Phoenix, AZ 85018-6606 (US).
- (81) Designated States (national): AE, AG, AL, AM, AT, AU, AZ, BA, BB, BG, BR, BY, BZ, CA, CH, CN, CO, CR, CU, CZ, DE, DK, DM, DZ, EC, EE, ES, FI, GB, GD, GE, GH, GM, HR, HU, ID, IL, IN, IS, JP, KE, KG, KP, KR, KZ, LC, LK, LR, LS, LT, LU, LV, MA, MD, MG, MK, MN, MW, MX, MZ, NO, NZ, OM, PH, PL, PT, RO, RU, SD, SE, SG, SI, SK, SL, TJ, TM, TN, TR, TT, TZ, UA, UG, UZ, VN, YU, ZA, ZM, ZW.
- (84) Designated States (regional): ARIPO patent (GH, GM, KE, LS, MW, MZ, SD, SL, SZ, TZ, UG, ZM, ZW), Eurasian patent (AM, AZ, BY, KG, KZ, MD, RU, TJ, TM), European patent (AT, BE, CH, CY, DE, DK, ES, FI, FR, GB, GR, IE, IT, LU, MC, NL, PT, SE, TR), OAPI patent (BF, BJ, CF, CG, CI, CM, GA, GN, GQ, GW, ML, MR, NE, SN, TD, TG).

[Continued on next page]

#### (54) Title: COMPLEMENTARY III-V STRUCTURES AND DEVICES



(57) Abstract: High quality epitaxial layers of monocrystalline materials suitable for forming complimentary III-V field effect transistors (340) can be grown overlying monocrystalline substrates (350) such as large silicon wafers by forming a compliant substrate (346) for growing the monocrystalline layers and a buffer structure overlying the compliant substrate (346). One way to achieve the formation of a compliant substrate includes first growing an accommodating buffer layer (354) on a silicon wafer (350). The accommodating buffer layer (354) is a layer of monocrystalline oxide spaced apart from the silicon wafer by an amorphous interface layer of silicon oxide (352).



O 03/010805 A2

### WO 03/010805 A2



#### Published:

 without international search report and to be republished upon receipt of that report

For two-letter codes and other abbreviations, refer to the "Guidance Notes on Codes and Abbreviations" appearing at the beginning of each regular issue of the PCT Gazette.

1

# COMPLEMENTARY III-V STRUCTURES AND DEVICES

#### Field of the Invention

This invention relates generally to semiconductor structures and devices and to a method for their fabrication, and more specifically to complementary III-V semiconductor structures and devices and to the fabrication and use of complementary III-V semiconductor structures, devices, and integrated circuits formed over a compliant substrate.

10

15

20

25

30

5

#### Background of the Invention

Semiconductor devices often include multiple layers of conductive, insulating, and semiconductive layers. Often, the desirable properties of such layers improve with the crystallinity of the layer. For example, the electron mobility and band gap of semiconductive layers improves as the crystallinity of the layer increases. Similarly, the free electron concentration of conductive layers and the electron charge displacement and electron energy recoverability of insulative or dielectric films improves as the crystallinity of these layers increases.

For many years, attempts have been made to grow various monolithic thin films on a foreign substrate such as silicon (Si). To achieve optimal characteristics of the various monolithic layers, however, a monocrystalline film of high crystalline quality is desired. Attempts have been made, for example, to grow various monocrystalline layers on a substrate such as germanium, silicon, and various insulators. These attempts have generally been unsuccessful because lattice mismatches between the host crystal and the grown crystal have caused the resulting layer of monocrystalline material to be of low crystalline quality.

If a large area thin film of high quality monocrystalline material was available at low cost, a variety of semiconductor devices could advantageously be fabricated in or using that film at a low cost compared to the cost of fabricating such devices beginning with a bulk wafer of semiconductor material or in an epitaxial film of such material on a bulk wafer of semiconductor material. In addition, if a thin film of high quality

5

10

15

20

25

2

monocrystalline material could be realized beginning with a bulk wafer such as a silicon wafer, an integrated device structure could be achieved that took advantage of the best properties of both the silicon and the high quality monocrystalline material.

In particular, high quality films of monocrystalline III-V material could be used to form field effect transistors for use with complimentary devices suitable for logic and control circuits. Furthermore, the transistors formed within the epitaxially formed monocrystalline layer(s) could be coupled to devices or circuits formed with in the substrate.

Accordingly, a need exists for a semiconductor structure, suitable for forming complementary III-V devices, that provides high quality monocrystalline films or layers over another monocrystalline material and for a process for making such a structure. In other words, there is a need for providing the formation of a monocrystalline substrate that is compliant with a high quality monocrystalline material layer so that true two-dimensional growth can be achieved for the formation of quality semiconductor structures, devices and integrated circuits.

#### Brief Description of the Drawings

The present invention is illustrated by way of example and not limitation in the accompanying figures, in which like references indicate similar elements, and in which:

- FIGS. 1, 2, and 3 illustrate schematically, in cross section, device structures in accordance with various embodiments of the invention;
- FIG. 4 illustrates graphically the relationship between maximum attainable film thickness and lattice mismatch between a host crystal and a grown crystalline overlayer;
- FIG. 5 illustrates a high resolution Transmission Electron Micrograph of a structure including a monocrystalline accommodating buffer layer;
- FIG. 6 illustrates an x-ray diffraction spectrum of a structure including a monocrystalline accommodating buffer layer;
- FIG. 7 illustrates a high resolution Transmission Electron Micrograph of a structure including an amorphous oxide layer;

FIG. 8 illustrates an x-ray diffraction spectrum of a structure including an amorphous oxide layer;

- FIGS. 9-12 illustrate schematically, in cross-section, the formation of a device structure in accordance with another embodiment of the invention;
- 5 FIGS. 13-16 illustrate a probable molecular bonding structure of the device structures illustrated in FIGS. 9-12;
  - FIGS. 17-19 illustrate schematically, in cross-section, the formation of yet another embodiment of a device structure in accordance with the invention;
- FIGS. 20-21 illustrate schematically, in cross section, device structures that can be used in accordance with various embodiments of the invention;
  - FIGS. 22-26 include illustrations of cross-sectional views of a portion of an integrated circuit that includes a compound semiconductor portion, a bipolar portion, and an MOS portion in accordance with the present invention;
- FIG. 27 illustrates a device structure in accordance with yet another embodiment of the present invention; and
  - FIG. 28 illustrates a complementary III-V field effect transistor in accordance with the present invention.

Skilled artisans will appreciate that elements in the figures are illustrated for simplicity and clarity and have not necessarily been drawn to scale. For example, the dimensions of some of the elements in the figures may be exaggerated relative to other elements to help to improve understanding of embodiments of the present invention.

20

#### Detailed Description of the Drawings

FIG. 1 illustrates schematically, in cross section, a portion of a semiconductor structure 20 in accordance with an embodiment of the invention. Semiconductor structure 20 includes a monocrystalline substrate 22, accommodating buffer layer 24 comprising a monocrystalline material, and a monocrystalline material layer 26. In this context, the term "monocrystalline" shall have the meaning commonly used within the semiconductor industry. The term shall refer to materials that are a single crystal or that are substantially a single crystal and shall include those materials having a relatively

4

small number of defects such as dislocations and the like as are commonly found in substrates of silicon or germanium or mixtures of silicon and germanium and epitaxial layers of such materials commonly found in the semiconductor industry.

5

10

15

20

25

30

In accordance with one embodiment of the invention, structure 20 also includes an amorphous intermediate layer 28 positioned between substrate 22 and accommodating buffer layer 24. Structure 20 may also include a template layer 30 between the accommodating buffer layer and monocrystalline material layer 26. As will be explained more fully below, the template layer helps to initiate the growth of the monocrystalline material layer on the accommodating buffer layer. The amorphous intermediate layer helps to relieve the strain in the accommodating buffer layer and by doing so, aids in the growth of a high crystalline quality accommodating buffer layer.

Substrate 22, in accordance with an embodiment of the invention, is a monocrystalline semiconductor or compound semiconductor wafer, preferably of large diameter. The wafer can be of, for example, a material from Group IV of the periodic table. Examples of Group IV semiconductor materials include silicon, germanium, mixed silicon and germanium, mixed silicon and carbon, mixed silicon, germanium and carbon, and the like. Preferably substrate 22 is a wafer containing silicon or germanium, and most preferably is a high quality monocrystalline silicon wafer as used in the semiconductor industry. Accommodating buffer layer 24 is preferably a monocrystalline oxide or nitride material epitaxially grown on the underlying substrate. In accordance with one embodiment of the invention, amorphous intermediate layer 28 is grown on substrate 22 at the interface between substrate 22 and the growing accommodating buffer layer by the oxidation of substrate 22 during the growth of layer 24. The amorphous intermediate layer serves to relieve strain that might otherwise occur in the monocrystalline accommodating buffer layer as a result of differences in the lattice constants of the substrate and the buffer layer. As used herein, lattice constant refers to the distance between atoms of a cell measured in the plane of the surface. If such strain is not relieved by the amorphous intermediate layer, the strain may cause defects in the crystalline structure of the accommodating buffer layer. Defects in the crystalline structure of the accommodating buffer layer, in turn, would

make it difficult to achieve a high quality crystalline structure in monocrystalline

5

material layer 26 which may comprise a semiconductor material, a compound semiconductor material, or another type of material such as a metal or a non-metal.

5

10

15

20

25

30

Accommodating buffer layer 24 is preferably a monocrystalline oxide or nitride material selected for its crystalline compatibility with the underlying substrate and with the overlying material layer. For example, the material could be an oxide or nitride having a lattice structure closely matched to the substrate and to the subsequently applied monocrystalline material layer. Materials that are suitable for the accommodating buffer layer include metal oxides such as the alkaline earth metal titanates, alkaline earth metal zirconates, alkaline earth metal hafnates, alkaline earth metal tantalates, alkaline earth metal ruthenates, alkaline earth metal niobates, alkaline earth metal vanadates, alkaline earth metal tin-based perovskites, lanthanum aluminate, lanthanum scandium oxide, and gadolinium oxide. Additionally, various nitrides such as gallium nitride, aluminum nitride, and boron nitride may also be used for the accommodating buffer layer. Most of these materials are insulators, although strontium ruthenate, for example, is a conductor. Generally, these materials are metal oxides or metal nitrides, and more particularly, these metal oxide or nitrides typically include at least two different metallic elements. In some specific applications, the metal oxides or nitrides may include three or more different metallic elements.

Amorphous interface layer 28 is preferably an oxide formed by the oxidation of the surface of substrate 22, and more preferably is composed of a silicon oxide. The thickness of layer 28 is sufficient to relieve strain attributed to mismatches between the lattice constants of substrate 22 and accommodating buffer layer 24. Typically, layer 28 has a thickness in the range of approximately 0.5-5 nm.

The material for monocrystalline material layer 26 can be selected, as desired, for a particular structure or application. For example, the monocrystalline material of layer 26 may comprise a compound semiconductor which can be selected, as needed for a particular semiconductor structure, from any of the Group IIIA and VA elements (III-V semiconductor compounds), mixed III-V compounds, Group II(A or B) and VIA elements (III-VI semiconductor compounds), and mixed II-VI compounds. Examples include gallium arsenide (GaAs), gallium indium arsenide (GaInAs), gallium aluminum arsenide (GaAlAs), indium phosphide (InP), cadmium sulfide (CdS), cadmium mercury

6

telluride (CdHgTe), zinc selenide (ZnSe), zinc sulfur selenide (ZnSSe), and the like. However, monocrystalline material layer 26 may also comprise other semiconductor materials, metals, or non-metal materials which are used in the formation of semiconductor structures, devices and/or integrated circuits.

5

10

15

20

25

30

Appropriate materials for template 30 are discussed below. Suitable template materials chemically bond to the surface of the accommodating buffer layer 24 at selected sites and provide sites for the nucleation of the epitaxial growth of monocrystalline material layer 26. When used, template layer 30 has a thickness ranging from about 1 to about 10 monolayers.

FIG. 2 illustrates, in cross section, a portion of a semiconductor structure 40 in accordance with a further embodiment of the invention. Structure 40 is similar to the previously described semiconductor structure 20, except that an additional buffer layer 32 is positioned between accommodating buffer layer 24 and monocrystalline material layer 26. Specifically, the additional buffer layer is positioned between template layer 30 and the overlying layer of monocrystalline material. The additional buffer layer, formed of a semiconductor or compound semiconductor material when the monocrystalline material layer 26 comprises a semiconductor or compound semiconductor material, serves to provide a lattice compensation when the lattice constant of the accommodating buffer layer cannot be adequately matched to the overlying monocrystalline semiconductor or compound semiconductor material layer.

FIG. 3 schematically illustrates, in cross section, a portion of a semiconductor structure 34 in accordance with another exemplary embodiment of the invention. Structure 34 is similar to structure 20, except that structure 34 includes an amorphous layer 36, rather than accommodating buffer layer 24 and amorphous interface layer 28, and an additional monocrystalline layer 38.

As explained in greater detail below, amorphous layer 36 may be formed by first forming an accommodating buffer layer and an amorphous interface layer in a similar manner to that described above. Monocrystalline layer 38 is then formed (by epitaxial growth) overlying the monocrystalline accommodating buffer layer. The accommodating buffer layer is then exposed to an anneal process to convert at least part of the monocrystalline accommodating buffer layer to an amorphous layer. Amorphous

WO 03/010805

10

15

20

25

30

7

PCT/US02/14736

layer 36 formed in this manner comprises materials from both the accommodating buffer and interface layers, which amorphous layers may or may not amalgamate. Thus, layer 36 may comprise one or two amorphous layers. Formation of amorphous layer 36 between substrate 22 and additional monocrystalline layer 26 (subsequent to layer 38 formation) relieves stresses between layers 22 and 38 and provides a true compliant substrate for subsequent processing--*e.g.*, monocrystalline material layer 26 formation.

The processes previously described above in connection with FIGS. 1 and 2 are adequate for growing monocrystalline material layers over a monocrystalline substrate. However, the process described in connection with FIG. 3, which includes transforming a monocrystalline accommodating buffer layer to an amorphous oxide layer, may be better for growing monocrystalline material layers because it allows any strain in layer 26 to relax.

Additional monocrystalline layer 38 may include any of the materials described throughout this application in connection with either of monocrystalline material layer 26 or additional buffer layer 32. For example, when monocrystalline material layer 26 comprises a semiconductor or compound semiconductor material, layer 38 may include monocrystalline Group IV or monocrystalline compound semiconductor materials.

In accordance with one embodiment of the present invention, additional monocrystalline layer 38 serves as an anneal cap during layer 36 formation and as a template for subsequent monocrystalline layer 26 formation. Accordingly, layer 38 is preferably thick enough to provide a suitable template for layer 26 growth (at least one monolayer) and thin enough to allow layer 38 to form as a substantially defect free monocrystalline material.

In accordance with another embodiment of the invention, additional monocrystalline layer 38 comprises monocrystalline material (e.g., a material discussed above in connection with monocrystalline layer 26) that is thick enough to form devices within layer 38. In this case, a semiconductor structure in accordance with the present invention does not include monocrystalline material layer 26. In other words, the semiconductor structure in accordance with this embodiment only includes one monocrystalline layer disposed above amorphous oxide layer 36.

8

The following non-limiting, illustrative examples illustrate various combinations of materials useful in structures 20, 40, and 34 in accordance with various alternative embodiments of the invention. These examples are merely illustrative, and it is not intended that the invention be limited to these illustrative examples.

5

10

15

20

#### Example 1

In accordance with one embodiment of the invention, monocrystalline substrate 22 is a silicon substrate oriented in the (100) direction. The silicon substrate can be, for example, a silicon substrate as is commonly used in making complementary metal oxide semiconductor (CMOS) integrated circuits having a diameter of about 200-300 mm. In accordance with this embodiment of the invention, accommodating buffer layer 24 is a monocrystalline layer of Sr<sub>z</sub>Ba<sub>1-z</sub>TiO<sub>3</sub> where z ranges from 0 to 1 and the amorphous intermediate layer is a layer of silicon oxide (SiO<sub>x</sub>) formed at the interface between the silicon substrate and the accommodating buffer layer. The value of z is selected to obtain one or more lattice constants closely matched to corresponding lattice constants of the subsequently formed layer 26. The accommodating buffer layer can have a thickness of about 2 to about 100 nanometers (nm) and preferably has a thickness of about 5 nm. In general, it is desired to have an accommodating buffer layer thick enough to isolate the monocrystalline material layer 26 from the substrate to obtain the desired electrical and optical properties. Layers thicker than 100 nm usually provide little additional benefit while increasing cost unnecessarily; however, thicker layers may be fabricated if needed. The amorphous intermediate layer of silicon oxide can have a thickness of about 0.5-5 nm, and preferably a thickness of about 1 to 2 nm.

25

30

In accordance with this embodiment of the invention, monocrystalline material layer 26 is a compound semiconductor layer of gallium arsenide (GaAs) or aluminum gallium arsenide (AlGaAs) having a thickness of about 1 nm to about 100 micrometers ( $\mu$ m) and preferably a thickness of about 0.5  $\mu$ m to 10  $\mu$ m. The thickness generally depends on the application for which the layer is being prepared. To facilitate the epitaxial growth of the gallium arsenide or aluminum gallium arsenide on the monocrystalline oxide, a template layer is formed by capping the oxide layer. The

9

template layer is preferably 1-10 monolayers of Ti-As, Sr-O-As, Sr-Ga-O, or Sr-Al-O. By way of a preferred example, 1-2 monolayers of Ti-As or Sr-Ga-O have been illustrated to successfully grow GaAs layers.

5 Example 2

10

15

20

25

30

In accordance with a further embodiment of the invention, monocrystalline substrate 22 is a silicon substrate as described above. The accommodating buffer layer is a monocrystalline oxide of strontium or barium zirconate or hafnate in a cubic or orthorhombic phase with an amorphous intermediate layer of silicon oxide formed at the interface between the silicon substrate and the accommodating buffer layer. The accommodating buffer layer can have a thickness of about 2-100 nm and preferably has a thickness of at least 5 nm to ensure adequate crystalline and surface quality and is formed of a monocrystalline SrZrO<sub>3</sub>, BaZrO<sub>3</sub>, SrHfO<sub>3</sub>, BaSnO<sub>3</sub> or BaHfO<sub>3</sub>. For example, a monocrystalline oxide layer of BaZrO<sub>3</sub> can grow at a temperature of about 700 degrees C. The lattice structure of the resulting crystalline oxide exhibits a 45 degree rotation with respect to the substrate silicon lattice structure.

An accommodating buffer layer formed of these zirconate or hafnate materials is suitable for the growth of a monocrystalline material layer which comprises compound semiconductor materials in the indium phosphide (InP) system. In this system, the compound semiconductor material can be, for example, indium phosphide (InP), indium gallium arsenide (InGaAs), aluminum indium arsenide, (AlInAs), or aluminum gallium indium arsenic phosphide (AlGaInAsP), having a thickness of about 1.0 nm to 10 µm. A suitable template for this structure is 1-10 monolayers of zirconium-arsenic (Zr-As), zirconium-phosphorus (Zr-P), hafnium-arsenic (Hf-As), hafnium-phosphorus (Hf-P), strontium-oxygen-arsenic (Sr-O-As), strontium-oxygen-phosphorus (Sr-O-P), barium-oxygen-arsenic (Ba-O-As), indium-strontium-oxygen (In-Sr-O), or barium-oxygen-phosphorus (Ba-O-P), and preferably 1-2 monolayers of one of these materials. By way of an example, for a barium zirconate accommodating buffer layer, the surface is terminated with 1-2 monolayers of zirconium followed by deposition of 1-2 monolayers of arsenic to form a Zr-As template. A monocrystalline layer of the

10

compound semiconductor material from the indium phosphide system is then grown on the template layer. The resulting lattice structure of the compound semiconductor material exhibits a 45 degree rotation with respect to the accommodating buffer layer lattice structure and a lattice mismatch to (100) InP of less than 2.5%, and preferably less than about 1.0%.

5

10

15

20

#### Example 3

In accordance with a further embodiment of the invention, a structure is provided that is suitable for the growth of an epitaxial film of a monocrystalline material comprising a II-VI material overlying a silicon substrate. The substrate is preferably a silicon wafer as described above. A suitable accommodating buffer layer material is Sr<sub>x</sub>Ba<sub>1-x</sub>TiO<sub>3</sub>, where x ranges from 0 to 1, having a thickness of about 2-100 nm and preferably a thickness of about 5-15 nm. Where the monocrystalline layer comprises a compound semiconductor material, the II-VI compound semiconductor material can be, for example, zinc selenide (ZnSe) or zinc sulfur selenide (ZnSSe). A suitable template for this material system includes 1-10 monolayers of zinc-oxygen (Zn-O) followed by 1-2 monolayers of an excess of zinc followed by the selenidation of zinc on the surface. Alternatively, a template can be, for example, 1-10 monolayers of strontium-sulfur (Sr-S) followed by the ZnSeS.

#### Example 4

This embodiment of the invention is an example of structure 40 illustrated in FIG. 2. Substrate 22, accommodating buffer layer 24, and monocrystalline material layer 26 can be similar to those described in example 1. In addition, an additional buffer layer 32 serves to alleviate any strains that might result from a mismatch of the crystal lattice of the accommodating buffer layer and the lattice of the monocrystalline material. Buffer layer 32 can be a layer of germanium or a GaAs, an aluminum gallium arsenide (AlGaAs), an indium gallium phosphide (InGaP), an aluminum indium

5

10

15

20

11

phosphide (AlInP), a gallium arsenide phosphide (GaAsP), or an indium gallium phosphide (InGaP) strain compensated superlattice. In accordance with one aspect of this embodiment, buffer layer 32 includes a GaAs<sub>x</sub>P<sub>1-x</sub> superlattice, wherein the value of x ranges from 0 to 1. In accordance with another aspect, buffer layer 32 includes an In<sub>v</sub>Ga<sub>1-v</sub>P superlattice, wherein the value of y ranges from 0 to 1. By varying the value of x or y, as the case may be, the lattice constant is varied from bottom to top across the superlattice to create a match between lattice constants of the underlying oxide and the overlying monocrystalline material which in this example is a compound semiconductor material. The compositions of other compound semiconductor materials, such as those listed above, may also be similarly varied to manipulate the lattice constant of layer 32 in a like manner. The superlattice can have a thickness of about 50-500 nm and preferably has a thickness of about 100-200 nm. The template for this structure can be the same of that described in example 1. Alternatively, buffer layer 32 can be a layer of monocrystalline germanium having a thickness of 1-50 nm and preferably having a thickness of about 2-20 nm. In using a germanium buffer layer, a template layer of either germanium-strontium (Ge-Sr) or germanium-titanium (Ge-Ti) having a thickness of about one monolayer can be used as a nucleating site for the subsequent growth of the monocrystalline material layer which in this example is a compound semiconductor material. The formation of the oxide layer is capped with either a monolayer of strontium or a monolayer of titanium to act as a nucleating site for the subsequent deposition of the monocrystalline germanium. The monolayer of strontium or titanium provides a nucleating site to which the first monolayer of germanium can bond.

12

#### Example 5

This example also illustrates materials useful in a structure 40 as illustrated in FIG. 2. Substrate material 22, accommodating buffer layer 24, monocrystalline material layer 26 and template layer 30 can be the same as those described above in example 2. In addition, additional buffer layer 32 is inserted between the accommodating buffer layer and the overlying monocrystalline material layer. The buffer layer, a further monocrystalline material which in this instance comprises a semiconductor material, can be, for example, a graded layer of indium gallium arsenide (InGaAs) or indium aluminum arsenide (InAlAs). In accordance with one aspect of this embodiment, additional buffer layer 32 includes InGaAs, in which the indium composition varies from 0 to about 50%. The additional buffer layer 32 preferably has a thickness of about 10-30 nm. Varying the composition of the buffer layer from GaAs to InGaAs serves to provide a lattice match between the underlying monocrystalline oxide material and the overlying layer of monocrystalline material which in this example is a compound semiconductor material. Such a buffer layer is especially advantageous if there is a lattice mismatch between accommodating buffer layer 24 and monocrystalline material layer 26.

20 Example 6

5

10

15

25

30

This example provides exemplary materials useful in structure 34, as illustrated in FIG. 3. Substrate material 22, template layer 30, and monocrystalline material layer 26 may be the same as those described above in connection with example 1.

Amorphous layer 36 is an amorphous oxide layer which is suitably formed of a combination of amorphous intermediate layer materials (*e.g.*, layer 28 materials as described above) and accommodating buffer layer materials (*e.g.*, layer 24 materials as described above). For example, amorphous layer 36 may include a combination of SiO<sub>x</sub> and Sr<sub>z</sub>Ba<sub>1-z</sub> TiO<sub>3</sub> (where z ranges from 0 to 1),which combine or mix, at least partially, during an anneal process to form amorphous oxide layer 36.

13

The thickness of amorphous layer 36 may vary from application to application and may depend on such factors as desired insulating properties of layer 36, type of monocrystalline material comprising layer 26, and the like. In accordance with one exemplary aspect of the present embodiment, layer 36 thickness is about 2 nm to about 100 nm, preferably about 2-10 nm, and more preferably about 5-6 nm.

5

10

15

20

25

30

Layer 38 comprises a monocrystalline material that can be grown epitaxially over a monocrystalline oxide material such as material used to form accommodating buffer layer 24. In accordance with one embodiment of the invention, layer 38 includes the same materials as those comprising layer 26. For example, if layer 26 includes GaAs, layer 38 also includes GaAs. However, in accordance with other embodiments of the present invention, layer 38 may include materials different from those used to form layer 26. In accordance with one exemplary embodiment of the invention, layer 38 is about 1 monolayer to about 100 nm thick.

Referring again to FIGS. 1 - 3, substrate 22 is a monocrystalline substrate such as a monocrystalline silicon or gallium arsenide substrate. The crystalline structure of the monocrystalline substrate is characterized by a lattice constant and by a lattice orientation. In similar manner, accommodating buffer layer 24 is also a monocrystalline material and the lattice of that monocrystalline material is characterized by a lattice constant and a crystal orientation. The lattice constants of the accommodating buffer layer and the monocrystalline substrate must be closely matched or, alternatively, must be such that upon rotation of one crystal orientation with respect to the other crystal orientation, a substantial match in lattice constants is achieved. In this context the terms "substantially equal" and "substantially matched" mean that there is sufficient similarity between the lattice constants to permit the growth of a high quality crystalline layer on the underlying layer.

FIG. 4 illustrates graphically the relationship of the achievable thickness of a grown crystal layer of high crystalline quality as a function of the mismatch between the lattice constants of the host crystal and the grown crystal. Curve 42 illustrates the boundary of high crystalline quality material. The area to the right of curve 42 represents layers that have a large number of defects. With no lattice mismatch, it is

theoretically possible to grow an infinitely thick, high quality epitaxial layer on the host crystal. As the mismatch in lattice constants increases, the thickness of achievable, high quality crystalline layer decreases rapidly. As a reference point, for example, if the lattice constants between the host crystal and the grown layer are mismatched by more than about 2%, monocrystalline epitaxial layers in excess of about 20 nm cannot be achieved.

In accordance with one embodiment of the invention, substrate 22 is a (100) or (111) oriented monocrystalline silicon wafer and accommodating buffer layer 24 is a layer of strontium barium titanate. Substantial matching of lattice constants between these two materials is achieved by rotating the crystal orientation of the titanate material by 45° with respect to the crystal orientation of the silicon substrate wafer. The inclusion in the structure of amorphous interface layer 28, a silicon oxide layer in this example, if it is of sufficient thickness, serves to reduce strain in the titanate monocrystalline layer that might result from any mismatch in the lattice constants of the host silicon wafer and the grown titanate layer. As a result, in accordance with an embodiment of the invention, a high quality, thick, monocrystalline titanate layer is achievable.

Still referring to FIGS. 1 - 3, layer 26 is a layer of epitaxially grown monocrystalline material and that crystalline material is also characterized by a crystal lattice constant and a crystal orientation. In accordance with one embodiment of the invention, the lattice constant of layer 26 differs from the lattice constant of substrate 22. To achieve high crystalline quality in this epitaxially grown monocrystalline layer, the accommodating buffer layer must be of high crystalline quality. In addition, in order to achieve high crystalline quality in layer 26, substantial matching between the crystal lattice constant of the host crystal, in this case, the monocrystalline accommodating buffer layer, and the grown crystal is desired. With properly selected materials this substantial matching of lattice constants is achieved as a result of rotation of the crystal orientation of the grown crystal with respect to the orientation of the host crystal. For example, if the grown crystal is gallium arsenide, aluminum gallium arsenide, zinc selenide, or zinc sulfur selenide and the accommodating buffer layer is monocrystalline Sr<sub>x</sub>Ba<sub>1-x</sub>TiO<sub>3</sub>, substantial matching of crystal lattice constants of the

15

two materials is achieved, wherein the crystal orientation of the grown layer is rotated by 45° with respect to the orientation of the host monocrystalline oxide. Similarly, if the host material is a strontium or barium zirconate or a strontium or barium hafnate or barium tin oxide and the compound semiconductor layer is indium phosphide or gallium indium arsenide or aluminum indium arsenide, substantial matching of crystal lattice constants can be achieved by rotating the orientation of the grown crystal layer by 45° with respect to the host oxide crystal. In some instances, a crystalline semiconductor buffer layer between the host oxide and the grown monocrystalline material layer can be used to reduce strain in the grown monocrystalline material layer that might result from small differences in lattice constants. Better crystalline quality in the grown monocrystalline material layer can thereby be achieved.

5

10

15

20

25

30

The following example illustrates a process, in accordance with one embodiment of the invention, for fabricating a semiconductor structure such as the structures depicted in FIGS. 1 - 3. The process starts by providing a monocrystalline semiconductor substrate comprising silicon or germanium. In accordance with a preferred embodiment of the invention, the semiconductor substrate is a silicon wafer having a (100) orientation. The substrate is preferably oriented on axis or, at most, about 4° off axis. At least a portion of the semiconductor substrate has a bare surface, although other portions of the substrate, as described below, may encompass other structures. The term "bare" in this context means that the surface in the portion of the substrate has been cleaned to remove any oxides, contaminants, or other foreign material. As is well known, bare silicon is highly reactive and readily forms a native oxide. The term "bare" is intended to encompass such a native oxide. A thin silicon oxide may also be intentionally grown on the semiconductor substrate, although such a grown oxide is not essential to the process in accordance with the invention. In order to epitaxially grow a monocrystalline oxide layer overlying the monocrystalline substrate, the native oxide layer must first be removed to expose the crystalline structure of the underlying substrate. The following process is preferably carried out by molecular beam epitaxy (MBE), although other epitaxial processes may also be used in accordance with the present invention. The native oxide can be removed by first thermally depositing a thin layer of strontium, barium, a combination of strontium and

barium, or other alkaline earth metals or combinations of alkaline earth metals in an MBE apparatus. In the case where strontium is used, the substrate is then heated to a temperature of about 750° C to cause the strontium to react with the native silicon oxide layer. The strontium serves to reduce the silicon oxide to leave a silicon oxide-free surface. The resultant surface, which exhibits an ordered 2x1 structure, includes strontium, oxygen, and silicon. The ordered 2x1 structure forms a template for the ordered growth of an overlying layer of a monocrystalline oxide. The template provides the necessary chemical and physical properties to nucleate the crystalline growth of an overlying layer.

In accordance with an alternate embodiment of the invention, the native silicon oxide can be converted and the substrate surface can be prepared for the growth of a monocrystalline oxide layer by depositing an alkaline earth metal oxide, such as strontium oxide, strontium barium oxide, or barium oxide, onto the substrate surface by MBE at a low temperature and by subsequently heating the structure to a temperature of about 750°C. At this temperature a solid state reaction takes place between the strontium oxide and the native silicon oxide causing the reduction of the native silicon oxide and leaving an ordered 2x1 structure with strontium, oxygen, and silicon remaining on the substrate surface. Again, this forms a template for the subsequent growth of an ordered monocrystalline oxide layer.

Following the removal of the silicon oxide from the surface of the substrate, in accordance with one embodiment of the invention, the substrate is cooled to a temperature in the range of about 200-800°C and a layer of strontium titanate is grown on the template layer by molecular beam epitaxy. The MBE process is initiated by opening shutters in the MBE apparatus to expose strontium, titanium and oxygen sources. The ratio of strontium and titanium is approximately 1:1. The partial pressure of oxygen is initially set at a minimum value to grow stoichiometric strontium titanate at a growth rate of about 0.3-0.5 nm per minute. After initiating growth of the strontium titanate, the partial pressure of oxygen is increased above the initial minimum value. The overpressure of oxygen causes the growth of an amorphous silicon oxide layer at the interface between the underlying substrate and the growing strontium titanate layer. The growth of the silicon oxide layer results from the diffusion of

oxygen through the growing strontium titanate layer to the interface where the oxygen reacts with silicon at the surface of the underlying substrate. The strontium titanate grows as an ordered (100) monocrystal with the (100) crystalline orientation rotated by 45° with respect to the underlying substrate. Strain that otherwise might exist in the strontium titanate layer because of the small mismatch in lattice constant between the silicon substrate and the growing crystal is relieved in the amorphous silicon oxide intermediate layer.

5

10

15

20

25

30

After the strontium titanate layer has been grown to the desired thickness, the monocrystalline strontium titanate is capped by a template layer that is conducive to the subsequent growth of an epitaxial layer of a desired monocrystalline material. For example, for the subsequent growth of a monocrystalline compound semiconductor material layer of gallium arsenide, the MBE growth of the strontium titanate monocrystalline layer can be capped by terminating the growth with 1-2 monolayers of titanium, 1-2 monolayers of titanium-oxygen or with 1-2 monolayers of strontium-oxygen. Following the formation of this capping layer, arsenic is deposited to form a Ti-As bond, a Ti-O-As bond or a Sr-O-As. Any of these form an appropriate template for deposition and formation of a gallium arsenide monocrystalline layer. Following the formation of the template, gallium is subsequently introduced to the reaction with the arsenic and gallium arsenide forms. Alternatively, gallium can be deposited on the capping layer to form a Sr-O-Ga bond, and arsenic is subsequently introduced with the gallium to form the GaAs.

FIG. 5 is a high resolution Transmission Electron Micrograph (TEM) of semiconductor material manufactured in accordance with one embodiment of the present invention. Single crystal SrTiO<sub>3</sub> accommodating buffer layer 24 was grown epitaxially on silicon substrate 22. During this growth process, amorphous interfacial layer 28 is formed which relieves strain due to lattice mismatch. GaAs compound semiconductor layer 26 was then grown epitaxially using template layer 30.

FIG. 6 illustrates an x-ray diffraction spectrum taken on a structure including GaAs monocrystalline layer 26 comprising GaAs grown on silicon substrate 22 using accommodating buffer layer 24. The peaks in the spectrum indicate that both the

5

10

15

20

25

30

18

accommodating buffer layer 24 and GaAs compound semiconductor layer 26 are single crystal and (100) orientated.

The structure illustrated in FIG. 2 can be formed by the process discussed above with the addition of an additional buffer layer deposition step. The additional buffer layer 32 is formed overlying the template layer before the deposition of the monocrystalline material layer. If the buffer layer is a monocrystalline material comprising a compound semiconductor superlattice, such a superlattice can be deposited, by MBE for example, on the template described above. If instead the buffer layer is a monocrystalline material layer comprising a layer of germanium, the process above is modified to cap the strontium titanate monocrystalline layer with a final layer of either strontium or titanium and then by depositing germanium to react with the strontium or titanium. The germanium buffer layer can then be deposited directly on this template.

Structure 34, illustrated in FIG. 3, may be formed by growing an accommodating buffer layer, forming an amorphous oxide layer over substrate 22, and growing semiconductor layer 38 over the accommodating buffer layer, as described above. The accommodating buffer layer and the amorphous oxide layer are then exposed to an anneal process sufficient to change the crystalline structure of the accommodating buffer layer from monocrystalline to amorphous, thereby forming an amorphous layer such that the combination of the amorphous oxide layer and the now amorphous accommodating buffer layer form a single amorphous oxide layer 36. Layer 26 is then subsequently grown over layer 38. Alternatively, the anneal process may be carried out subsequent to growth of layer 26.

In accordance with one aspect of this embodiment, layer 36 is formed by exposing substrate 22, the accommodating buffer layer, the amorphous oxide layer, and monocrystalline layer 38 to a rapid thermal anneal process with a peak temperature of about 700°C to about 1000°C and a process time of about 5 seconds to about 10 minutes. However, other suitable anneal processes may be employed to convert the accommodating buffer layer to an amorphous layer in accordance with the present invention. For example, laser annealing, electron beam annealing, or "conventional" thermal annealing processes (in the proper environment) may be used to form layer 36.

19

When conventional thermal annealing is employed to form layer 36, an overpressure of one or more constituents of layer 30 may be required to prevent degradation of layer 38 during the anneal process. For example, when layer 38 includes GaAs, the anneal environment preferably includes an overpressure of arsenic to mitigate degradation of layer 38.

As noted above, layer 38 of structure 34 may include any materials suitable for either of layers 32 or 26. Accordingly, any deposition or growth methods described in connection with either layer 32 or 26, may be employed to deposit layer 38.

5

10

15

20

25

30

FIG. 7 is a high resolution TEM of semiconductor material manufactured in accordance with the embodiment of the invention illustrated in FIG. 3. In accordance with this embodiment, a single crystal SrTiO<sub>3</sub> accommodating buffer layer was grown epitaxially on silicon substrate 22. During this growth process, an amorphous interfacial layer forms as described above. Next, additional monocrystalline layer 38 comprising a compound semiconductor layer of GaAs is formed above the accommodating buffer layer and the accommodating buffer layer is exposed to an anneal process to form amorphous oxide layer 36.

FIG. 8 illustrates an x-ray diffraction spectrum taken on a structure including additional monocrystalline layer 38 comprising a GaAs compound semiconductor layer and amorphous oxide layer 36 formed on silicon substrate 22. The peaks in the spectrum indicate that GaAs compound semiconductor layer 38 is single crystal and (100) orientated and the lack of peaks around 40 to 50 degrees indicates that layer 36 is amorphous.

The process described above illustrates a process for forming a semiconductor structure including a silicon substrate, an overlying oxide layer, and a monocrystalline material layer comprising a gallium arsenide compound semiconductor layer by the process of molecular beam epitaxy. The process can also be carried out by the process of chemical vapor deposition (CVD), metal organic chemical vapor deposition (MOCVD), migration enhanced epitaxy (MEE), atomic layer epitaxy (ALE), physical vapor deposition (PVD), chemical solution deposition (CSD), pulsed laser deposition (PLD), or the like. Further, by a similar process, other monocrystalline accommodating buffer layers such as alkaline earth metal titanates, zirconates, hafnates, tantalates,

20

vanadates, ruthenates, and niobates, alkaline earth metal tin-based perovskites, lanthanum aluminate, lanthanum scandium oxide, and gadolinium oxide can also be grown. Further, by a similar process such as MBE, other monocrystalline material layers comprising other III-V and II-VI monocrystalline compound semiconductors, semiconductors, metals and non-metals can be deposited overlying the monocrystalline oxide accommodating buffer layer.

5

10

15

20

25

30

Each of the variations of monocrystalline material layer and monocrystalline oxide accommodating buffer layer uses an appropriate template for initiating the growth of the monocrystalline material layer. For example, if the accommodating buffer layer is an alkaline earth metal zirconate, the oxide can be capped by a thin layer of zirconium. The deposition of zirconium can be followed by the deposition of arsenic or phosphorus to react with the zirconium as a precursor to depositing indium gallium arsenide, indium aluminum arsenide, or indium phosphide respectively. Similarly, if the monocrystalline oxide accommodating buffer layer is an alkaline earth metal hafnate, the oxide layer can be capped by a thin layer of hafnium. The deposition of hafnium is followed by the deposition of arsenic or phosphorous to react with the hafnium as a precursor to the growth of an indium gallium arsenide, indium aluminum arsenide, or indium phosphide layer, respectively. In a similar manner, strontium titanate can be capped with a layer of strontium or strontium and oxygen and barium titanate can be capped with a layer of barium or barium and oxygen. Each of these depositions can be followed by the deposition of arsenic or phosphorus to react with the capping material to form a template for the deposition of a monocrystalline material layer comprising compound semiconductors such as indium gallium arsenide, indium aluminum arsenide, or indium phosphide.

The formation of a device structure in accordance with another embodiment of the invention is illustrated schematically in cross-section in FIGS. 9-12. Like the previously described embodiments referred to in FIGS. 1-3, this embodiment of the invention involves the process of forming a compliant substrate utilizing the epitaxial growth of single crystal oxides, such as the formation of accommodating buffer layer 24 previously described with reference to FIGS. 1 and 2 and amorphous layer 36 previously described with reference to FIG. 3, and the formation of a template layer 30.

However, the embodiment illustrated in FIGS. 9-12 utilizes a template that includes a surfactant to facilitate layer-by-layer monocrystalline material growth.

Turning now to FIG. 9, an amorphous intermediate layer 58 is grown on substrate 52 at the interface between substrate 52 and a growing accommodating buffer layer 54, which is preferably a monocrystalline crystal oxide layer, by the oxidation of substrate 52 during the growth of layer 54. Layer 54 is preferably a monocrystalline oxide material such as a monocrystalline layer of  $Sr_zBa_{1-z}TiO_3$  where z ranges from 0 to 1. However, layer 54 may also comprise any of those compounds previously described with reference layer 24 in FIGS. 1-2 and any of those compounds previously described with reference to layer 36 in FIG. 3 which is formed from layers 24 and 28 referenced in FIGS. 1 and 2.

5

10

15

20

25

30

Layer 54 is grown with a strontium (Sr) terminated surface represented in FIG. 9 by hatched line 55 which is followed by the addition of a template layer 60 which includes a surfactant layer 61 and capping layer 63 as illustrated in FIGS. 10 and 11. Surfactant layer 61 may comprise, but is not limited to, elements such as Al, In and Ga, but will be dependent upon the composition of layer 54 and the overlying layer of monocrystalline material for optimal results. In one exemplary embodiment, aluminum (Al) is used for surfactant layer 61 and functions to modify the surface and surface energy of layer 54. Preferably, surfactant layer 61 is epitaxially grown, to a thickness of one to two monolayers, over layer 54 as illustrated in FIG. 10 by way of molecular beam epitaxy (MBE), although other epitaxial processes may also be performed including chemical vapor deposition (CVD), metal organic chemical vapor deposition (MOCVD), migration enhanced epitaxy (MEE), atomic layer epitaxy (ALE), physical vapor deposition (PVD), chemical solution deposition (CSD), pulsed laser deposition (PLD), or the like.

Surfactant layer 61 is then exposed to a Group V element such as arsenic, for example, to form capping layer 63 as illustrated in FIG. 11. Surfactant layer 61 may be exposed to a number of materials to create capping layer 63 such as elements which include, but are not limited to, As, P, Sb and N. Surfactant layer 61 and capping layer 63 combine to form template layer 60.

5

10

15

20

25

30

Monocrystalline material layer 66, which in this example is a compound semiconductor such as GaAs, is then deposited via MBE, CVD, MOCVD, MEE, ALE, PVD, CSD, PLD, and the like to form the final structure illustrated in FIG. 12.

FIGS. 13-16 illustrate possible molecular bond structures for a specific example of a compound semiconductor structure formed in accordance with the embodiment of the invention illustrated in FIGS. 9-12. More specifically, FIGS. 13-16 illustrate the growth of GaAs (layer 66) on the strontium terminated surface of a strontium titanate monocrystalline oxide (layer 54) using a surfactant containing template (layer 60).

The growth of a monocrystalline material layer 66 such as GaAs on an accommodating buffer layer 54 such as a strontium titanium oxide over amorphous interface layer 58 and substrate layer 52, both of which may comprise materials previously described with reference to layers 28 and 22, respectively in FIGS. 1 and 2, illustrates a critical thickness of about 1000 Angstroms where the two-dimensional (2D) and three-dimensional (3D) growth shifts because of the surface energies involved. In order to maintain a true layer by layer growth (Frank Van der Mere growth), the following relationship must be satisfied:

$$\delta_{STO} > (\delta_{INT} + \delta_{GaAs})$$

where the surface energy of the monocrystalline oxide layer 54 must be greater than the surface energy of the amorphous interface layer 58 added to the surface energy of the GaAs layer 66. Since it is impracticable to satisfy this equation, a surfactant containing template was used, as described above with reference to FIGS. 10-12, to increase the surface energy of the monocrystalline oxide layer 54 and also to shift the crystalline structure of the template to a diamond-like structure that is in compliance with the original GaAs layer.

FIG. 13 illustrates the molecular bond structure of a strontium terminated surface of a strontium titanate monocrystalline oxide layer. An aluminum surfactant layer is deposited on top of the strontium terminated surface and bonds with that surface as illustrated in FIG. 14, which reacts to form a capping layer comprising a monolayer of Al<sub>2</sub>Sr having the molecular bond structure illustrated in FIG. 14 which forms a diamond-like structure with an sp<sup>3</sup> hybrid terminated surface that is compliant with compound semiconductors such as GaAs. The structure is then exposed to As to form a

layer of AlAs as shown in FIG. 15. GaAs is then deposited to complete the molecular bond structure illustrated in FIG. 16 which has been obtained by 2D growth. The GaAs can be grown to any thickness for forming other semiconductor structures, devices, or integrated circuits. Alkaline earth metals such as those in Group IIA are those elements preferably used to form the capping surface of the monocrystalline oxide layer 54 because they are capable of forming a desired molecular structure with aluminum.

5

10

15

20

25

30

In this embodiment, a surfactant containing template layer aids in the formation of a compliant substrate for the monolithic integration of various material layers including those comprised of Group III-V compounds to form high quality semiconductor structures, devices and integrated circuits. For example, a surfactant containing template may be used for the monolithic integration of a monocrystalline material layer such as a layer comprising Germanium (Ge), for example, to form high efficiency photocells.

FIGS. 17-19 schematically illustrate, in cross-section, the formation of another embodiment of a device structure in accordance with the invention. This embodiment includes a compliant layer that functions as a transition layer that uses clathrate or Zintl type bonding. More specifically, this embodiment utilizes an intermetallic template layer to reduce the surface energy of the interface between material layers thereby allowing for two dimensional layer by layer growth.

The structure illustrated in FIG. 17 includes a monocrystalline substrate 102, an amorphous interface layer 108 and an accommodating buffer layer 104. Amorphous interface layer 108 is grown on substrate 102 at the interface between substrate 102 and accommodating buffer layer 104 as previously described with reference to FIGS. 1 and 2. Amorphous interface layer 108 may comprise any of those materials previously described with reference to amorphous interface layer 28 in FIGS. 1 and 2. Substrate 102 is preferably silicon but may also comprise any of those materials previously described with reference to substrate 22 in FIGS. 1-3.

A template layer 130 is deposited over accommodating buffer layer 104 as illustrated in FIG. 18 and preferably comprises a thin layer of Zintl type phase material composed of metals and metalloids having a great deal of ionic character. As in previously described embodiments, template layer 130 is deposited by way of MBE,

24

CVD, MOCVD, MEE, ALE, PVD, CSD, PLD, or the like to achieve a thickness of one monolayer. Template layer 130 functions as a "soft" layer with non-directional bonding but high crystallinity which absorbs stress build up between layers having lattice mismatch. Materials for template 130 may include, but are not limited to, materials containing Si, Ga, In, and Sb such as, for example, AlSr<sub>2</sub>, (MgCaYb)Ga<sub>2</sub>, (Ca,Sr,Eu,Yb)In<sub>2</sub>, BaGe<sub>2</sub>As, and SrSn<sub>2</sub>As<sub>2</sub>

5

10

15

20

25

30

A monocrystalline material layer 126 is epitaxially grown over template layer 130 to achieve the final structure illustrated in FIG. 19. As a specific example, an SrAl<sub>2</sub> layer may be used as template layer 130 and an appropriate monocrystalline material layer 126 such as a compound semiconductor material GaAs is grown over the SrAl<sub>2</sub>. The Al-Ti (from the accommodating buffer layer of layer of Sr<sub>z</sub>Ba<sub>1-z</sub>TiO<sub>3</sub> where z ranges from 0 to 1) bond is mostly metallic while the Al-As (from the GaAs layer) bond is weakly covalent. The Sr participates in two distinct types of bonding with part of its electric charge going to the oxygen atoms in the lower accommodating buffer layer 104 comprising Sr<sub>z</sub>Ba<sub>1-z</sub>TiO<sub>3</sub> to participate in ionic bonding and the other part of its valence charge being donated to Al in a way that is typically carried out with Zintl phase materials. The amount of the charge transfer depends on the relative electronegativity of elements comprising the template layer 130 as well as on the interatomic distance. In this example, Al assumes an sp<sup>3</sup> hybridization and can readily form bonds with monocrystalline material layer 126, which in this example, comprises compound semiconductor material GaAs.

The compliant substrate produced by use of the Zintl type template layer used in this embodiment can absorb a large strain without a significant energy cost. In the above example, the bond strength of the Al is adjusted by changing the volume of the SrAl<sub>2</sub> layer thereby making the device tunable for specific applications which include the monolithic integration of III-V and Si devices and the monolithic integration of high-k dielectric materials for CMOS technology.

FIG. 20 illustrates schematically, in cross section, a device structure 140 in accordance with a further embodiment. Device structure 140 includes a monocrystalline semiconductor substrate 142, preferably a monocrystalline silicon wafer. Monocrystalline semiconductor substrate 142 includes two regions, 143 and

25

144. An electrical semiconductor component generally indicated by the dashed line 146 is formed, at least partially, in region 143. Electrical component 146 can be a resistor, a capacitor, an active semiconductor component such as a diode or a transistor or an integrated circuit such as a CMOS integrated circuit. For example, electrical semiconductor component 146 can be a CMOS integrated circuit configured to perform digital signal processing or another function for which silicon integrated circuits are well suited. The electrical semiconductor component in region 143 can be formed by conventional semiconductor processing as well known and widely practiced in the semiconductor industry. A layer of insulating material 148 such as a layer of silicon dioxide or the like may overlie electrical semiconductor component 146.

5

10

15

20

25

30

Insulating material 148 and any other layers that may have been formed or deposited during the processing of semiconductor component 146 in region 143 are removed from the surface of region 144 to provide a bare silicon surface in that region. As is well known, bare silicon surfaces are highly reactive and a native silicon oxide layer can quickly form on the bare surface. A layer of barium or barium and oxygen is deposited onto the native oxide layer on the surface of region 144 and is reacted with the oxidized surface to form a first template layer (not shown). In accordance with one embodiment, a monocrystalline oxide layer is formed overlying the template layer by a process of molecular beam epitaxy. Reactants including barium, titanium and oxygen are deposited onto the template layer to form a monocrystalline oxide layer 150. Initially during the deposition the partial pressure of oxygen is kept near the minimum necessary to fully react with the barium and titanium to form monocrystalline barium titanate layer. The partial pressure of oxygen is then increased to provide an overpressure of oxygen and to allow oxygen to diffuse through the growing monocrystalline oxide layer. The oxygen diffusing through the barium titanate reacts with silicon at the surface of region 144 to form an amorphous layer of silicon oxide layer 152 on second region 144 and at the interface between silicon substrate 142 and the monocrystalline oxide. Layers 150 and 152 may be subject to an annealing process as described above in connection with FIG. 3 to form a single amorphous accommodating layer.

26

In accordance with an embodiment, the step of depositing the monocrystalline oxide layer is terminated by depositing a second template layer 154, which can be 1-10 monolayers of titanium, barium, barium and oxygen, or titanium and oxygen. A layer 156 of a monocrystalline compound semiconductor material is then deposited overlying second template layer 154 by a process of molecular beam epitaxy. The deposition of layer 156 is initiated by depositing a layer of arsenic onto template 154. This initial step is followed by depositing gallium and arsenic to form monocrystalline gallium arsenide 156. Alternatively, strontium can be substituted for barium in the above example.

5

10

15

20

25

30

In accordance with a further embodiment, a semiconductor component, generally indicated by a dashed line 158 is formed in compound semiconductor layer 156. Semiconductor component 158 can be formed by processing steps conventionally used in the fabrication of gallium arsenide or other III-V compound semiconductor material devices. Semiconductor component 158 can be any active or passive component, and preferably is a semiconductor laser, light emitting diode, photodetector, heterojunction bipolar transistor (HBT), high frequency MESFET, or other component that utilizes and takes advantage of the physical properties of compound semiconductor materials. A metallic conductor schematically indicated by the line 160 can be formed to electrically couple device 158 and device 156, thus implementing an integrated device that includes at least one component formed in silicon substrate 142 and one device formed in monocrystalline compound semiconductor material layer 156. Although illustrative structure 140 has been described as a structure formed on a silicon substrate 142 and having a barium (or strontium) titanate layer 150 and a gallium arsenide layer 156, similar devices can be fabricated using other substrates, monocrystalline oxide layers and other compound semiconductor layers as described elsewhere in this disclosure.

Although illustrated with only one semiconductor layer 150 formed above substrate 142, additional monocrystalline semiconductor layers may be formed overlying layer 156 in accordance with the present invention. For example, as discussed in greater detail below in connection with FIGS. 27 and 28, multiple

27

semiconductors layers can be formed above a monocrystalline substrate, and those layers can be used to form electronic devices such as complementary III-V devices.

5

10

15

20

25

30

FIG. 21 illustrates a semiconductor structure 170 in accordance with a further embodiment. Structure 170 includes a monocrystalline semiconductor substrate 172 such as a monocrystalline silicon wafer that includes a region 173 and a region 174. An electrical component schematically illustrated by the dashed line 176 is formed in region 173 using conventional silicon device processing techniques commonly used in the semiconductor industry. Using process steps similar to those described above, a monocrystalline oxide layer 180 and an intermediate amorphous silicon oxide layer 182 are formed overlying region 174 of substrate 172. A template layer 184 and subsequently a monocrystalline semiconductor layer 186 are formed overlying monocrystalline oxide layer 180. In accordance with a further embodiment, an additional monocrystalline oxide layer 188 is formed overlying layer 186 by process steps similar to those used to form layer 180, and an additional monocrystalline semiconductor layer 190 is formed overlying monocrystalline oxide layer 188 by process steps similar to those used to form layer 186. In accordance with one embodiment, at least one of layers 186 and 190 are formed from a compound semiconductor material. Layers 180 and 182 may be subject to an annealing process as described above in connection with FIG. 3 to form a single amorphous accommodating layer. Furthermore, similar to the structure illustrated in FIG. 20, structure 170 may include additional monocrystalline layers formed above layer 190, which layers may be used to form electronic devices such as complimentary field effect transistors.

A semiconductor component generally indicated by a dashed line 192 is formed at least partially in monocrystalline semiconductor layer 186. In accordance with one embodiment, semiconductor component 192 may include a field effect transistor having a gate dielectric formed, in part, by monocrystalline oxide layer 188. In addition, monocrystalline semiconductor layer 190 can be used to implement the gate electrode of that field effect transistor. In accordance with one embodiment, monocrystalline semiconductor layer 186 is formed from a group III-V compound and semiconductor component 192 is a radio frequency amplifier that takes advantage of the high mobility characteristic of group III-V component materials. In accordance with yet a further

28

embodiment, an electrical interconnection schematically illustrated by the line 194 electrically interconnects component 176 and component 192. Structure 170 thus integrates components that take advantage of the unique properties of the two monocrystalline semiconductor materials.

5

10

15

20

25

30

Attention is now directed to a method for forming exemplary portions of illustrative composite semiconductor structures or composite integrated circuits like 50 or 71. In particular, the illustrative composite semiconductor structure or integrated circuit 103 shown in FIGS. 22-26 includes a compound semiconductor portion 1022, a bipolar portion 1024, and a MOS portion 1026. In FIG. 22, a p-type doped, monocrystalline silicon substrate 110 is provided having a compound semiconductor portion 1022, a bipolar portion 1024, and an MOS portion 1026. Within bipolar portion 1024, the monocrystalline silicon substrate 110 is doped to form an N<sup>+</sup> buried region 1102. A lightly p-type doped epitaxial monocrystalline silicon layer 1104 is then formed over the buried region 1102 and the substrate 110. A doping step is then performed to create a lightly n-type doped drift region 1117 above the N<sup>+</sup> buried region 1102. The doping step converts the dopant type of the lightly p-type epitaxial layer within a section of the bipolar region 1024 to a lightly n-type monocrystalline silicon region. A field isolation region 1106 is then formed between and around the bipolar portion 1024 and the MOS portion 1026. A gate dielectric layer 1110 is formed over a portion of the epitaxial layer 1104 within MOS portion 1026, and the gate electrode 1112 is then formed over the gate dielectric layer 1110. Sidewall spacers 1115 are formed along vertical sides of the gate electrode 1112 and gate dielectric layer 1110.

A p-type dopant is introduced into the drift region 1117 to form an active or intrinsic base region 1114. An n-type, deep collector region 1108 is then formed within the bipolar portion 1024 to allow electrical connection to the buried region 1102. Selective n-type doping is performed to form N<sup>+</sup> doped regions 1116 and the emitter region 1120. N<sup>+</sup> doped regions 1116 are formed within layer 1104 along adjacent sides of the gate electrode 1112 and are source, drain, or source/drain regions for the MOS transistor. The N<sup>+</sup> doped regions 1116 and emitter region 1120 have a doping concentration of at least 1E19 atoms per cubic centimeter to allow ohmic contacts to be formed. A p-type doped region is formed to create the inactive or extrinsic base region

WO 03/010805

5

10

15

20

25

30

1118 which is a P<sup>+</sup> doped region (doping concentration of at least 1E19 atoms per cubic centimeter).

In the embodiment described, several processing steps have been performed but are not illustrated or further described, such as the formation of well regions, threshold adjusting implants, channel punchthrough prevention implants, field punchthrough prevention implants, as well as a variety of masking layers. The formation of the device up to this point in the process is performed using conventional steps. As illustrated, a standard N-channel MOS transistor has been formed within the MOS region 1026, and a vertical NPN bipolar transistor has been formed within the bipolar portion 1024. Although illustrated with a NPN bipolar transistor and a N-channel MOS transistor, device structures and circuits in accordance with various embodiment may additionally or alternatively include other electronic devices formed using the silicon substrate. As of this point, no circuitry has been formed within the compound semiconductor portion 1022.

After the silicon devices are formed in regions 1024 and 1026, a protective layer 1122 is formed overlying devices in regions 1024 and 1026 to protect devices in regions 1024 and 1026 from potential damage resulting from device formation in region 1022. Layer 1122 may be formed of, for example, an insulating material such as silicon oxide or silicon nitride.

All of the layers that have been formed during the processing of the bipolar and MOS portions of the integrated circuit, except for epitaxial layer 1104 but including protective layer 1122, are now removed from the surface of compound semiconductor portion 1022. A bare silicon surface is thus provided for the subsequent processing of this portion, for example in the manner set forth above.

An accommodating buffer layer 124 is then formed over the substrate 110 as illustrated in FIG. 23. The accommodating buffer layer will form as a monocrystalline layer over the properly prepared (i.e., having the appropriate template layer) bare silicon surface in portion 1022. The portion of layer 124 that forms over portions 1024 and 1026, however, may be polycrystalline or amorphous because it is formed over a material that is not monocrystalline, and therefore, does not nucleate monocrystalline growth. The accommodating buffer layer 124 typically is a monocrystalline metal

oxide or nitride layer and typically has a thickness in a range of approximately 2-100 nanometers. In one particular embodiment, the accommodating buffer layer is approximately 5-15 nm thick. During the formation of the accommodating buffer layer, an amorphous intermediate layer 122 is formed along the uppermost silicon surfaces of the integrated circuit 103. This amorphous intermediate layer 122 typically includes an oxide of silicon and has a thickness and range of approximately 1-5 nm. In one particular embodiment, the thickness is approximately 2 nm. Following the formation of the accommodating buffer layer 124 and the amorphous intermediate layer 122, a template layer 125 is then formed and has a thickness in a range of approximately one to ten monolayers of a material. In one particular embodiment, the material includes titanium-arsenic, strontium-oxygen-arsenic, or other similar materials as previously described with respect to FIGS. 1-5.

5

10

15

20

25

30

A monocrystalline compound semiconductor layer 132 is then epitaxially grown overlying the monocrystalline portion of accommodating buffer layer 124 as shown in FIG. 24. The portion of layer 132 that is grown over portions of layer 124 that are not monocrystalline may be polycrystalline or amorphous. The compound semiconductor layer can be formed by a number of methods and typically includes a material such as gallium arsenide, aluminum gallium arsenide, indium phosphide, or other compound semiconductor materials as previously mentioned. The thickness of the layer is in a range of approximately 1-5,000 nm, and more preferably 100-2000 nm. Furthermore, additional monocrystalline layers may be formed above layer 132, as discussed in more detail below in connection with FIGS. 27-28.

In this particular embodiment, each of the elements within the template layer are also present in the accommodating buffer layer 124, the monocrystalline compound semiconductor material 132, or both. Therefore, the delineation between the template layer 125 and its two immediately adjacent layers disappears during processing. Therefore, when a transmission electron microscopy (TEM) photograph is taken, an interface between the accommodating buffer layer 124 and the monocrystalline compound semiconductor layer 132 is seen.

After at least a portion of layer 132 is formed in region 1022, layers 122 and 124 may be subject to an annealing process as described above in connection with FIG. 3 to

5

10

15

20

25

30

31

form a single amorphous accommodating layer. If only a portion of layer 132 is formed prior to the anneal process, the remaining portion may be deposited onto structure 103 prior to further processing.

At this point in time, sections of the compound semiconductor layer 132 and the accommodating buffer layer 124 (or of the amorphous accommodating layer if the annealing process described above has been carried out) are removed from portions overlying the bipolar portion 1024 and the MOS portion 1026 as shown in FIG. 25.

After the section of the compound semiconductor layer 132 and the accommodating buffer layer 124 are removed, an insulating layer 142 is formed over protective layer 1122. The insulating layer 142 can include a number of materials such as oxides, nitrides, oxynitrides, low-k dielectrics, or the like. As used herein, low-k is a material having a dielectric constant no higher than approximately 3.5. After the insulating layer 142 has been deposited, it is then polished or etched to remove portions of the insulating layer 142 that overlie monocrystalline compound semiconductor layer 132.

A transistor 144 is then formed within the monocrystalline compound semiconductor portion 1022. A gate electrode 148 is then formed on the monocrystalline compound semiconductor layer 132. Doped regions 146 are then formed within the monocrystalline compound semiconductor layer 132. In this embodiment, the transistor 144 is a metal-semiconductor field-effect transistor (MESFET). If the MESFET is an n-type MESFET, the doped regions 146 and at least a portion of monocrystalline compound semiconductor layer 132 are also n-type doped. If a p-type MESFET were to be formed, then the doped regions 146 and at least a portion of monocrystalline compound semiconductor layer 132 would have just the opposite doping type. The heavier doped (N<sup>+</sup>) regions 146 allow ohmic contacts to be made to the monocrystalline compound semiconductor layer 132. At this point in time, the active devices within the integrated circuit have been formed. Although not illustrated in the drawing figures, additional processing steps such as formation of well regions, threshold adjusting implants, channel punchthrough prevention implants, field punchthrough prevention implants, and the like may be performed in accordance with the present invention. This particular embodiment includes an n-type MESFET, a vertical NPN bipolar transistor, and a planar n-channel MOS transistor. Many other

5

10

15

20

25

30

types of transistors, including P-channel MOS transistors, p-type vertical bipolar transistors, p-type MESFETs, and combinations of vertical and planar transistors, can be used. Also, other electrical components, such as resistors, capacitors, diodes, and the like, may be formed in one or more of the portions 1022, 1024, and 1026.

Processing continues to form a substantially completed integrated circuit 103 as illustrated in FIG. 26. An insulating layer 152 is formed over the substrate 110. The insulating layer 152 may include an etch-stop or polish-stop region that is not illustrated in FIG. 26. A second insulating layer 154 is then formed over the first insulating layer 152. Portions of layers 154, 152, 142, 124, and 1122 are removed to define contact openings where the devices are to be interconnected. Interconnect trenches are formed within insulating layer 154 to provide the lateral connections between the contacts. As illustrated in FIG. 26, interconnect 1562 connects a source or drain region of the n-type MESFET within portion 1022 to the deep collector region 1108 of the NPN transistor within the bipolar portion 1024. The emitter region 1120 of the NPN transistor is connected to one of the doped regions 1116 of the n-channel MOS transistor within the MOS portion 1026. The other doped region 1116 is electrically connected to other portions of the integrated circuit that are not shown. Similar electrical connections are also formed to couple regions 1118 and 1112 to other regions of the integrated circuit.

A passivation layer 156 is formed over the interconnects 1562, 1564, and 1566 and insulating layer 154. Other electrical connections are made to the transistors as illustrated as well as to other electrical or electronic components within the integrated circuit 103 but are not illustrated in the FIGS. Further, additional insulating layers and interconnects may be formed as necessary to form the proper interconnections between the various components within the integrated circuit 103.

As can be seen from the previous embodiment, active devices for both compound semiconductor and Group IV semiconductor materials can be integrated into a single integrated circuit. Because there is some difficulty in incorporating both bipolar transistors and MOS transistors within a same integrated circuit, it may be possible to move some of the components within bipolar portion 1024 into the compound semiconductor portion 1022 or the MOS portion 1026. Therefore, the requirement of special fabricating steps solely used for making a bipolar transistor can

33

be eliminated. Therefore, there would only be a compound semiconductor portion and a MOS portion to the integrated circuit.

FIG. 27 illustrates a semiconductor structure 310 in accordance with another embodiment of the invention. As discussed in more detail below, structure 310 is well suited for forming complimentary III-V devices using epitaxially layers formed overlying a substrate. Such complimentary III-V devices may be suitably coupled to other microelectronic devices formed within the substrate using the techniques discussed above.

5

10

15

20

25

30

Structure 310 includes a compliant substrate portion 312 and a complementary device structure portion 314. Compliant substrate portion may be the same as or similar to any of the structures illustrated in FIGS. 1-3, 9-12 or 17-19. Complimentary portion 314 provides a buffer structure to form complimentary field effect transistors suitable for forming microelectronic circuits.

Compliant substrate portion 312 includes a monocrystalline substrate 316, an amorphous layer 318, an accommodating buffer layer 320, a template layer 322, and a monocrystalline III-V semiconductor (e.g., GaAs) layer 324. Substrate 316 and layers 318-324 may include materials discussed above in connection with structures illustrated in FIGS. 1-3, 9-12, and 17-19, and may be formed using the method described above in connection with the respective structures. As described above, portion 312 may be exposed to an anneal process to form an amorphous accommodating buffer layer, as illustrated in FIG. 3.

Complementary device portion 314 includes a low-temperature AlGaAs layer 326, a low-temperature GaAs layer 328 overlying layer 326, a low-temperature AlGaAs layer 330, and a buffer GaAs layer 332. As noted in more detail below, use of low-temperature films improves device performance, particularly with respect to Idss, Beta, Gm, and the like. A more complete description of portion 314 (not formed overlying a compliant substrate as described herein) is disclosed in United States Patent No. 5,937,285, the content of which is hereby incorporated herein by reference.

Structure 310 may be formed by initially forming a compliant substrate using the method described above in connection with FIGS 1-3, 9-12, or 17-19. Complementary portion 310 is formed over compliant substrate portion 312 by epitaxially growing

34

monocrystalline layers overlying layer 324. If a native oxide exists on a surface of GaAs layer 324, the native oxide may be removed using a desorption process at a temperature of about 580 °C or using a similar process.

After the native oxide is removed, the temperature of the substrate is reduced to about 300 °C to about 400 °C, and about 100 Å to about 300 Å of low-temperature Al<sub>x</sub>Ga<sub>1-x</sub>As (where x ranges from 0 to 1 and is preferably about 0.75 or greater) is formed overlying GaAs layer 324 using MBE or other suitable epitaxial deposition techniques. In accordance with another embodiment of the invention, layer 326 is omitted from the semiconductor structure, such that layer 328 is formed directly over layer 324.

After layer 326 is formed, the temperature of the substrate is lowered to about 200 °C, and a layer of low-temperature GaAs layer 328, having a thickness of about 1000 Å to about 6000 Å, is epitaxially formed overlying layer 328.

10

15

20

25

30

The temperature of the substrate is then raised to about 300 °C to about 450 °C, and a layer of low-temperature Al<sub>x</sub>Ga<sub>1-x</sub>As layer 330 (where x ranges from 0 to 1 and is preferably about 0.75 or greater) is grown to a thickness of about 500 Å to about 1000 Å.

After layer 328 is formed, in accordance with an exemplary embodiment of the invention, the structure is exposed to an anneal process, in an arsenic overpressure environment, at a temperature of about 600 °C, for about 10 minutes, to cause arsenic precipitation and a high resistivity buffered structure.

Next, buffer GaAs layer 332 is epitaxially grown over layer 330 to a thickness of about 1000 Å at a temperature of about 600 °C to form structure 310.

In accordance with alternate embodiments of the present invention, buffer structure may include other material layers, such as InGaAs and the like.

FIG. 28 illustrates a complimentary III-V device structure 340 formed using a compliant substrate and a buffered portion—e.g., structure 310. Structure 340 includes heterostructure field effect transistors 342 and 340 formed over a compliant substrate 346 and a buffer substrate portion 348. Compliant substrate portion 346 includes a monocrystalline substrate, an amorphous interface layer 352, an accommodating buffer layer 354, a template layer 356, and a III-V semiconductor layer 358. Buffer substrate

portion 348 suitably includes a first low-temperature AlGaAs layer 360, a first layer of low-temperature GaAs 362, a second layer of low-temperature AlGaAs 364, and a buffer layer 366 including GaAs, as described above in connection with portion 314 of structure 310.

In accordance with an exemplary embodiment of the present invention, field effect transistors 342 and 344 include a pulse layer of material with Si doping 368, a channel layer 370 of InGaAs grown over layer 368 on a thin GaAs spacer layer overlying layer 368. A layer 372 of Al<sub>0.75</sub>Ga<sub>0.25</sub>As is grown on layer 370 and a thin GaAs cap layer 374 is grown on layer 372 to prevent oxidation of the AlGaAs layer. Metal gate contacts 376 and 378, formed of, for example, a refractory metal such as TiWN or WSi, are formed on GaAs cap layer 374, using a suitable technique such as

sputter deposition, photoresist pattern definition, and reactive ion etch.

5

10

15

20

25

30

Referring now to transistor 344, p- regions 380 and 382 are formed using contact 378 as a mask. A sidewall 384 is then formed and sidewall 384 and contact 378 serve as a mask for formation of p+ regions 386 and 388. Generally, p- region resistivity is about 1000 to about 2000 ohms per square and p+ region resistivity is about 200 ohms per square. Implant process temperature for the doped regions is preferably about 700 °C to about 800 °C to minimize out diffusion of the impurities.

Structure 340 also includes isolation regions 390, 392, and 394 formed by implanting oxygen, boron, helium, or the like to isolate transistors 342 and 344 from each other and from other neighboring devices.

Source and drain region 396 and 398 are formed by etching a portion of the cap layer and the second AlGaAs layer and depositing ohmic contact metal—e.g., using a lift off techniques to form the source and drain contacts.

Transistor 342 is formed in a similar manner, except that the doping is such that it is an n-type transistor. Other field effect transistors may also be formed on buffered substrate 348 in accordance with other embodiments of the invention.

In accordance with a further embodiment of the invention, complimentary device structure 340 is coupled to a device formed within substrate 350, such as a CMOS device or the like, as described in connection with FIGS. 20-26. In particular, additional insulating layers and conductive features are formed over structure 340, as

5

10

15

20

25

30

discussed above. Thus, high speed, complementary III-V transistors can be coupled to relatively low power CMOS devices formed within the silicon substrate.

Clearly, those embodiments specifically describing structures having compound semiconductor portions and Group IV semiconductor portions, are meant to illustrate embodiments of the present invention and not limit the present invention. There are a multiplicity of other combinations and other embodiments of the present invention. For example, the present invention includes structures and methods for fabricating material layers which form semiconductor structures, devices and integrated circuits including other layers such as metal and non-metal layers. More specifically, the invention includes structures and methods for forming a compliant substrate which is used in the fabrication of semiconductor structures, devices and integrated circuits and the material layers suitable for fabricating those structures, devices, and integrated circuits. By using embodiments of the present invention, it is now simpler to integrate devices that include monocrystalline layers comprising semiconductor and compound semiconductor materials as well as other material layers that are used to form those devices with other components that work better or are easily and/or inexpensively formed within semiconductor or compound semiconductor materials. This allows a device to be shrunk, the manufacturing costs to decrease, and yield and reliability to increase.

In accordance with one embodiment of this invention, a monocrystalline semiconductor or compound semiconductor wafer can be used in forming monocrystalline material layers over the wafer. In this manner, the wafer is essentially a "handle" wafer used during the fabrication of semiconductor electrical components within a monocrystalline layer overlying the wafer. Therefore, electrical components can be formed within semiconductor materials over a wafer of at least approximately 200 millimeters in diameter and possibly at least approximately 300 millimeters.

By the use of this type of substrate, a relatively inexpensive "handle" wafer overcomes the fragile nature of compound semiconductor or other monocrystalline material wafers by placing them over a relatively more durable and easy to fabricate base material. Therefore, an integrated circuit can be formed such that all electrical components, and particularly all active electronic devices, can be formed within or

37

using the monocrystalline material layer even though the substrate itself may include a monocrystalline semiconductor material. Fabrication costs for compound semiconductor devices and other devices employing non-silicon monocrystalline materials should decrease because larger substrates can be processed more economically and more readily compared to the relatively smaller and more fragile substrates (e.g. conventional compound semiconductor wafers).

5

10

15

20

In the foregoing specification, the invention has been described with reference to specific embodiments. However, one of ordinary skill in the art appreciates that various modifications and changes can be made without departing from the scope of the present invention as set forth in the claims below. Accordingly, the specification and figures are to be regarded in an illustrative rather than a restrictive sense, and all such modifications are intended to be included within the scope of present invention.

Benefits, other advantages, and solutions to problems have been described above with regard to specific embodiments. However, the benefits, advantages, solutions to problems, and any element(s) that may cause any benefit, advantage, or solution to occur or become more pronounced are not to be construed as a critical, required, or essential features or elements of any or all the claims. As used herein, the terms "comprises," "comprising," or any other variation thereof, are intended to cover a non-exclusive inclusion, such that a process, method, article, or apparatus that comprises a list of elements does not include only those elements but may include other elements not expressly listed or inherent to such process, method, article, or apparatus.

38

## **CLAIMS**

1. A semiconductor structure comprising:

- a monocrystalline silicon substrate;
- an amorphous oxide material overlying the monocrystalline silicon substrate;
  - a perovskite oxide material overlying the amorphous oxide material;
  - a monocrystalline compound semiconductor material overlying the perovskite oxide material; and
- a buffer structure overlying the monocrystalline compound semiconductor material, the buffer structure comprising a plurality of compound semiconductor material layers.
  - 2. The semiconductor structure of claim 1, wherein the buffer structure comprises a layer of material comprising AlGaAs.
- 3. The semiconductor structure of claim 2, wherein the layer of material comprising AlGaAs comprises low-temperature AlGaAs material.
- 4. The semiconductor structure of claim 2, wherein the layer of material comprising AlGaAs is about 100 Å to about 300 Å thick.
  - 5. The semiconductor structure of claim 1, wherein the buffer structure comprises a layer of material comprising GaAs.
- 25 6. The semiconductor structure of claim 5, wherein the layer of material comprising GaAs comprises a low-temperature GaAs material.
  - 7. The semiconductor structure of claim 5, wherein the layer of material comprising GaAs is about 1000 Å to about 6000 Å thick.

39

- 8. The semiconductor structure of claim 1, wherein the buffer structure comprises a first layer of low-temperature AlGaAs, a first layer of low-temperature GaAs, a second layer of low-temperature AlGaAs, and a second layer of GaAs.
- 5 9. The semiconductor structure of claim 8, wherein the first layer of low-temperature AlGaAs is about 100 Å to about 300 Å thick, the first layer of low-temperature GaAs is about 1000 Å to about 6000 Å thick, the second layer of low-temperature AlGaAs is about 500 Å to about 1000 Å thick, and the second layer of GaAs is about 1000 Å thick.

10

- 10. The semiconductor structure of claim 1, wherein the perovskite oxide is at least partially amorphous.
- 11. The semiconductor structure of claim 1, wherein the perovskite oxide is monocrystalline.
  - 12. The semiconductor structure of claim 1, wherein the monocrystalline compound semiconductor material comprises a III-V material.
- 20 13. The semiconductor structure of claim 1, wherein the monocrystalline compound semiconductor material comprises GaAs.
  - 14. The semiconductor structure of claim 1, further comprising complimentary field effect transistors formed using the buffer structure.

25

15. The semiconductor structure of claim 1, wherein the perovskite oxide material comprises an oxide selected from the group consisting of alkaline earth metal titanates, alkaline earth metal zirconates, alkaline earth metal hafniates, alkaline earth metal tantalates, alkaline earth metal ruthenates, and alkaline earth metal niobates.

40

- 16. The semiconductor structure of claim 1, wherein the perovskite oxide material comprises  $Sr_xBa_{1-x}TiO_3$  where x ranges from 0 to 1.
- 17. The semiconductor structure of claim 1, wherein the amorphous oxide material5 comprises silicon oxide.
  - 18. The semiconductor structure of claim 1, further comprising a template layer between the perovskite oxide material and the monocrystalline compound semiconductor material.

10

19. The semiconductor structure of claim 18, wherein the template comprises an aluminum surfactant.

WO 03/010805

- 20. An integrated circuit comprising:
  - a monocrystalline Group IV semiconductor substrate;
- a perovskite oxide layer overlying at least a portion of the monocrystalline Group IV semiconductor substrate;
- a compound semiconductor layer epitaxially formed on the perovskite oxide layer;
  - a buffer portion overlying the compound semiconductor layer, the buffer portion comprising a plurality of monocrystalline films;
    - a field effect transistor of a first type formed using the buffer portion; and
- a field effect transistor of a second type formed using the buffer portion.
  - 21 The integrated circuit of claim 20, wherein the field effect transistor of a first type and the field effect transistor of a second type are electrically coupled together to form a complimentary field effect transistor circuit.

- 22. The integrated circuit of claim 20, wherein the buffer portion includes a GaAs layer and an AlGaAs layer.
- 23. The integrated circuit of claim 20, wherein the compound semiconductor layer material comprises GaAs.
  - 24. The integrated circuit of claim 20, wherein the perovskite oxide layer is at least partially amorphous.
- 25 25. The integrated circuit of claim 20, wherein the perovskite oxide layer is monocrystalline.

42

26. The integrated circuit of claim 20, wherein the perovskite oxide material comprises an oxide selected from the group consisting of alkaline earth metal titanates, alkaline earth metal zirconates, alkaline earth metal hafniates, alkaline earth metal tantalates, alkaline earth metal ruthenates, and alkaline earth metal niobates.

5

- 27. The integrated circuit of claim 20, wherein the perovskite oxide material comprises Sr<sub>x</sub>Ba<sub>1-x</sub>TiO<sub>3</sub> where x ranges from 0 to 1.
- 28. The integrated circuit of claim 20, further comprising an amorphous layerinterposed between the Group IV semiconductor substrate and the perovskite oxide layer.
  - 29. The integrated circuit of claim 28, wherein the amorphous layer comprises silicon oxide.

- 30. The integrated circuit of claim 20, wherein the buffer portion comprises a layer of material comprising AlGaAs.
- 31. The integrated circuit of claim 30, wherein the layer of material comprising20 AlGaAs comprises low-temperature AlGaAs material.
  - 32. The integrated circuit of claim 30, wherein the layer of material comprising AlGaAs is about 100 Å to about 300 Å thick.
- 25 33. The integrated circuit of claim 20, wherein the buffer portion comprises a layer of material comprising GaAs.
  - 34. The integrated circuit of claim 33, wherein the layer of material comprising GaAs comprises a low-temperature GaAs material.

43

- 35. The integrated circuit of claim 33, wherein the layer of material comprising GaAs is about 1000 Å to about 6000 Å thick.
- 36. The integrated circuit of claim 20, wherein the buffer portion comprises a first
   layer of low-temperature AlGaAs, a first layer of low-temperature GaAs, a second layer of low-temperature AlGaAs, and a second layer of GaAs.
- 37. The integrated circuit of claim 36, wherein the first layer of low-temperature AlGaAs is about 100 Å to about 300 Å thick, the first layer of low-temperature GaAs is about 1000 Å to about 6000 Å thick, the second layer of low-temperature AlGaAs is about 500 Å to about 1000 Å thick, and the second layer of GaAs is about 1000 Å thick.
  - 38. The integrated circuit of claim 20, wherein the Group IV semiconductor substrate comprises silicon.

15

39. The integrated circuit of claim 20, further comprising an electronic circuit formed using the Group IV semiconductor substrate, the electronic circuit coupled to at least one of the field effect transistor of a first type and the field effect transistor of a second type.

20

40. The integrated circuit of claim 39, wherein the electronic circuit comprises a first complementary field effect transistor circuit and the field effect transistor of a first type and the field effect transistor of a second type form a second complementary field effect transistor circuit.

5

20

41. A process for fabricating a semiconductor structure comprising: providing a monocrystalline silicon substrate;

depositing a monocrystalline perovskite oxide film overlying the monocrystalline silicon substrate, the film having a thickness less than a thickness of the material that would result in strain-induced defects;

forming an amorphous oxide interface layer containing at least silicon and oxygen at an interface between the monocrystalline perovskite oxide film and the monocrystalline silicon substrate;

epitaxially forming a monocrystalline compound semiconductor layer overlying
the monocrystalline perovskite oxide film; and

forming a buffer structure overlying the monocrystalline compound semiconductor layer.

42. The process of claim 41, wherein the step of forming a buffer structure includes the steps of:

growing a first layer of low-temperature material in the III-V material system at a temperature of about 200 °C;

growing a second layer of low-temperature material in the III-V material system at a temperature of about 300 °C to about 450 °C;

growing a buffer layer of material in the III-V material system on the second layer; and

forming at least one heterostructure field effect transistor using the buffer structure.

- 25 43. The process of claim 42, further comprising the step of growing a portion of low-temperature material in the III-V material system on the compound semiconductor layer at a temperature of about 300 °C to about 400 °C.
- 44. The process of claim 43, wherein the step of growing a portion of low-temperature material in the III-V material system includes growing a layer of low-temperature AlGaAs.

45

PCT/US02/14736

45. The process of claim 44, wherein the step of growing a portion of low-temperature material in the III-V material system includes growing a layer with a thickness of about 100 Å to about 300 Å.

5

WO 03/010805

- 46. The process of claim 42, wherein the step of growing a first layer of low-temperature material in the III-V material system includes growing a layer of low-temperature GaAs.
- 10 47. The process of claim 46, wherein the step of growing a portion of low-temperature material in the III-V material system includes growing a layer with a thickness of about 1000 Å to about 6000 Å.
- 48. The process of claim 42, wherein the step of growing a second layer of low-temperature material in the III-V material system includes growing a layer of low-temperature AlGaAs.
  - 49. The process of claim 48, wherein the step of growing a second layer of low-temperature material in the III-V material system includes growing a second layer of low-temperature material with a thickness of about 500 Å to about 1000 Å.
  - 50. The process of claim 42, wherein the step of forming at least one herterostructure field effect transistor includes forming a complementary pair of herterostructure field effect transistors.

25

- 51. The process of claim 42, further comprising the step of annealing the first and second layers at a temperature of about 600 °C.
- 52. The process of claim 41, wherein the step of growing a buffer layer of material in the III-V material system includes growing a layer of undoped GaAs.

- 53. The process of claim 52, wherein the step of growing a buffer layer of material in the III-V material system includes growing a layer of GaAs to a thickness of about 500 Å to about 1000 Å.
- 5 54. The process of claim 41, further comprising the step of annealing the a monocrystalline perovskite oxide film to cause the crystalline structure of the monocrystalline perovskite oxide film to change from monocrystalline to amorphous.

47

55. A process for fabricating a semiconductor device structure comprising the steps of:

providing a monocrystalline silicon substrate;

depositing a monocrystalline perovskite oxide film overlying the monocrystalline silicon substrate, the film having a thickness less than a thickness of the material that would result in strain-induced defects;

forming an amorphous oxide interface layer containing at least silicon and oxygen at an interface between the monocrystalline perovskite oxide film and the monocrystalline silicon substrate;

epitaxially forming a monocrystalline compound semiconductor layer overlying the monocrystalline perovskite oxide film; and

forming a buffer structure overlying the monocrystalline compound semiconductor layer, wherein the step of forming a buffer structure includes the steps of:

growing a layer of low-temperature AlGaAs over the monocrystalline compound semiconductor layer at about 300 °C to about 400 °C to a thickness of about 100 Å to about 300 Å.

growing a first layer of low-temperature GaAs on layer of low-temperature AlGaAs layer at a temperature of about 200 °C to a thickness of about 100 Å to about 6000 Å,

growing a second layer of low-temperature AlGaAs on the first layer at a temperature of about 300  $^{\circ}$ C to about 450  $^{\circ}$ C to a thickness of less than about 500 Å, and

growing a buffer layer of undoped GaAs on the second layer at a temperature of about 600 °C to a thickness of about 1000 Å.

56. The process of claim 55, further comprising the step of forming a first complimentary field effect transistor circuit using the buffer structure.

20

25

5

48

57. The process of claim 56, further comprising the steps of:

forming a second complimentary field effect transistor circuit using the monocrystalline silicon substrate; and

electrically coupling the first and the second complimentary field effect transistor circuits.

58. The process of claim 55, further comprising the step of annealing the monocrystalline perovskite oxide film to form an at least partially amorphous film.

49

- 59. An integrated circuit comprising:
  - a silicon substrate;
  - a field effect transistor of a first type formed using the silicon substrate;
  - a field effect transistor of a second type formed using the silicon substrate;
- an accommodating buffer layer overlying at least a portion of the silicon substrate;
  - a layer of monocrystalline compound semiconductor material formed overlying at least a portion of the accommodating buffer layer;
- a heterostructure field effect transistor of a first type formed using the layer of monocrystalline compound semiconductor material; and
  - a heterostructure field effect transistor of a second type formed using the layer of monocrystalline compound semiconductor material.
- 60. The integrated circuit of claim 59, wherein the accommodating buffer layer is at least partially amorphous.
  - 61. The integrated circuit of claim 59, wherein the accommodating buffer layer is monocrystalline.
- 20 62. The integrated circuit of claim 59, wherein the accommodating buffer layer comprises a perovskite oxide material.
  - 63. The integrated circuit of claim 62, wherein the perovskite oxide material comprises an oxide selected from the group consisting of alkaline earth metal titanates, alkaline earth metal zirconates, alkaline earth metal hafniates, alkaline earth metal tantalates, alkaline earth metal ruthenates, and alkaline earth metal niobates.
    - 64. The integrated circuit of claim 63, wherein the perovskite oxide material comprises  $Sr_xBa_{1-x}TiO_3$  where x ranges from 0 to 1.

25

50

PCT/US02/14736

- 65. The integrated circuit of claim 59, further comprising an amorphous layer interposed between the silicon substrate and the accommodating buffer layer.
- 66. The integrated circuit of claim 65, wherein the amorphous layer comprises silicon oxide.
  - 67. The integrated circuit of claim 59, wherein the accommodating buffer layer is initially monocrystalline and is subjected to an anneal process to convert at least a portion of the buffer layer to an amorphous structure.

10

WO 03/010805

- 68. The integrated circuit of claim 59, wherein the field effect transistor of a first type and the field effect transistor of a second type are coupled together to form a first complementary circuit;
- wherein the heterostructure field effect transistor of a first type and the

  heterostructure field effect transistor of a second type are coupled together to form a second complementary circuit; and

wherein the first complimentary circuit is coupled to the second complimentary circuit.

- 20 69. The integrated circuit of claim 68, further comprising a bipolar transistor formed using the silicon substrate.
  - 70. The integrated circuit of claim 59, further comprising a buffer structure overlying the accommodating buffer layer.

25

71. The integrated circuit of claim 70, wherein the buffer structure comprises a layer of AlGaAs and a layer of GaAs.

51

72. The integrated circuit of claim 70, wherein the buffer structure comprises a first low-temperature AlGaAs layer, a low-temperature GaAs layer overlying the low-temperature AlGaAs layer, a second low-temperature AlGaAs layer overlying the low-temperature GaAs layer; and a buffer GaAs layer overlying the second low-temperature AlGaAs layer.









FIG. 3





FIG. 5



<u>38</u>
<u>36</u>

FIG. 7



FIG. 8











103 FIG. 22



103 FIG. 23



103 FIG. 24





WO 03/010805 PCT/US02/14736 9/9





FIG. 28