### (19) World Intellectual Property Organization International Bureau # (43) International Publication Date 16 September 2004 (16.09.2004) **PCT** # (10) International Publication Number WO 2004/079906 A2 (51) International Patent Classification<sup>7</sup>: **H03K** (21) International Application Number: PCT/US2004/006446 (22) International Filing Date: 4 March 2004 (04.03.2004) (25) Filing Language: English (26) Publication Language: English (30) Priority Data: 60/451,285 4 March 2003 (04.03.2003) - (71) Applicant (for all designated States except US): INTER-COASTAL LLC [US/US]; 20819 Stonegate Drive, Sun City West, AZ 85375-5405 (US). - (72) Inventor: NOSTWICK, Allan, A.; 4625 N. 615 W., Huntington, IN 46750 (US). - (74) Agent: VICK, Jason, H.; Miles & Stockbridge P.C., 1751 Pinnacle Drive, Suite 500, McLean, VA 22102 (US). - (81) Designated States (unless otherwise indicated, for every kind of national protection available): AE, AG, AL, AM, AT, AU, AZ, BA, BB, BG, BR, BW, BY, BZ, CA, CH, CN, CO, CR, CU, CZ, DE, DK, DM, DZ, EC, EE, EG, ES, FI, GB, GD, GE, GH, GM, HR, HU, ID, IL, IN, IS, JP, KE, KG, KP, KR, KZ, LC, LK, LR, LS, LT, LU, LV, MA, MD, MG, MK, MN, MW, MX, MZ, NA, NI, NO, NZ, OM, PG, PH, PL, PT, RO, RU, SC, SD, SE, SG, SK, SL, SY, TJ, TM, TN, TR, TT, TZ, UA, UG, US, UZ, VC, VN, YU, ZA, ZM, ZW. (84) Designated States (unless otherwise indicated, for every kind of regional protection available): ARIPO (BW, GH, GM, KE, LS, MW, MZ, SD, SL, SZ, TZ, UG, ZM, ZW), Eurasian (AM, AZ, BY, KG, KZ, MD, RU, TJ, TM), European (AT, BE, BG, CH, CY, CZ, DE, DK, EE, ES, FI, FR, GB, GR, HU, IE, IT, LU, MC, NL, PL, PT, RO, SE, SI, SK, TR), OAPI (BF, BJ, CF, CG, CI, CM, GA, GN, GQ, GW, ML, MR, NE, SN, TD, TG). #### Published: without international search report and to be republished upon receipt of that report For two-letter codes and other abbreviations, refer to the "Guidance Notes on Codes and Abbreviations" appearing at the beginning of each regular issue of the PCT Gazette. (54) Title: VARIABLE FREQUENCY HALF BRIDGE DRIVER (57) Abstract: A lighting control system provides variable arc current to one or more fluorescent gas discharge lamps and provides a heating voltage to the lamp electrodes. The system includes a start-up circuit which includes circuitry for providing a starting voltage to an output power conditioning circuit. The latter drives a switching unit to control the application of DC power to the fluorescent gas discharge lamps and to provide an operating voltage to an input power factor correction circuit. The input power factor correction circuit boosts the converted DC power and the operating voltage. The start-up circuit includes a plurality of voltage doubling rectifier circuits and a plurality of zener diodes which receive the operating voltage and are electrically connected to the input power factor correction circuit and the output power conditioning unit so as to provide a regulated bias voltage supply to the output power conditioning unit and to the input power factor correction circuit. #### VARIABLE FREQUENCY HALF BRIDGE DRIVER [0001] An exemplary embodiment of the present invention relates to lighting control systems and, more particularly, relates to a control system for providing variable arc current to one or more fluorescent lamps, including an improved start-up circuit. [0002] Fluorescent lamps are gas discharge lamps that are based on Hg vapor which, when excited, provides a low intensity spectral line of visible light and several high intensity lines of ultra-violet light, that are converted to visible light by the phosphor coating on the interior surface of the lamps. Fluorescent lamps were perfected as an alternative to incandescent lamps, and have since replaced the incandescent lamps in most commercial and industrial applications. The fluorescent lamp has a substantially longer life than the incandescent lamp which results in reduced maintenance costs. The fluorescent lamp also provides a more distributive light source which is two to six times more efficient than incandescent lighting in terms of luminous flux per unit of electric power consumed. [0003] Since the fluorescent lamp has no inherent current limiting mechanism when operated by a voltage source, the fluorescent lamp requires an auxiliary device to first ignite the lamp arc and then, after ignition has occurred, to control the amplitude of the arc current. Without an auxiliary device to stabilize or limit the arc current, the lamp arc would exceed its current rating and thus, the fluorescent lamp would be damaged. In conventional systems the auxiliary device has been combined into a single device called a ballast. The ballast provides a means for igniting the lamp arc and also provides a fixed value of arc current to the lamps. A shortcoming of the fixed value of arc current lighting is that it wastes energy. Underlighted conditions are often due to light absorbing dust on the lamp and the deterioration of the phosphor coating on the inside wall of the fluorescent tube. To reduce the effect of the underlighted conditions, designers overlight the area when the lamps are new and lumina are clean so there is still sufficient light remaining when lamp light output reaches depreciated states. Therefore, much of the electric energy that can be saved by using fluorescent lighting is lost due to the industrial practices of maintaining the use of fixed value arc current lamp operation. [0004] One prior art technique used to reduce wasteful overlighting and promote energy savings is disclosed in U.S. Pat. No. 5,483,127 to Widmayer et al. The Widmayer patent discloses a fluorescent lighting control system which automatically adjusts the arc current to a fluorescent gas discharge lamp. The variable arc current lighting system includes a sensor that senses ambient light and the output light of the lamp and provides a corresponding electrical signal to an electronic circuit. The electronic circuit controls the frequency of repetition of alternating on-off periods of electronic switches. As the frequency of switching the electronic switches is increased or decreased, the effective impedance value of the current limiting inductances that are connected in series with each lamp is controlled. Thus, the current amplitude is increased or decreased by controlling the switching frequency of the electronic switches. By reducing the arc current supplied to a fluorescent lamp, the lamp operates at less than rated wattage thereby reducing electrical consumption. The variable-arc lighting system also includes a start-up circuit which provides a voltage supply to the internal electronic circuits. However, this lighting control system is complex, expensive to produce and difficult to troubleshoot and repair. [0005] Another prior art variable-arc lighting system is the Mark VII system made by Precision Lighting, Inc., of Rockville, Maryland. The Mark VII system operates on the same principle as the Widmayer patent, but has been simplified to reduce cost and size. The Mark VII system includes electronic circuits that control the switching frequency of electronic switches in order to control the arc current in a fluorescent lamp. The Mark VII system also includes a start-up circuit which provides a voltage supply to various internal electronic circuits. [0006] One disadvantage of the start-up circuits in the Widmayer patent and in the Mark VII system is that the start-up circuits are generally unreliable. The start-up circuit includes a power transistor that is driven on to initiate operation, and off during operation, to provide a voltage supply to the internal electronic circuits. When the start-up circuit has completed its operation, and the ballast is in normal operation, there is a continuous high voltage present on the power transistor. The high voltage exceeds the rating of the power transistor and over a period of time the power transistor can be damaged. Replacing the power transistor with a different type of transistor having higher voltage ratings would require a different control circuit, thus increasing the need for circuit components and, as a result, increasing costs. [0007] Another disadvantage of the start-up circuits in the Widmayer patent and in the Mark VII system is that the power transistor may not always be completely turned off when the main input voltage source is abnormally low, and this condition may be accentuated by certain combinations of component values within their individual tolerance bands. If the power transistor remains on or in a conducting state for a considerable time period, the electronic elements and circuits which are electrically connected to the power transistors will receive continuous current. These electronic elements and circuits, and the transistor itself, can be damaged as a result of overheating due to the continuous current flow. [0008] A further disadvantage of the start-up circuits in the Widmayer patent and in the Mark VII system is that the start-up circuit includes a single rectifier bridge in order to provide a bias voltage to multiple electronic circuits and as a consequence, the multiple electronic circuits are not electrically isolated from each other, so that the unequal voltage requirements of the different circuits is not easily provided for. [0009] Advantageously, one of the plurality of voltage doubling rectifier circuits of the start-up circuit is electrically connected to the input power factor correction means and a further one of the plurality of voltage doubling rectifier circuits of the start-up circuit is electrically connected to the output power conditioning means. [0010] In accordance with an exemplary embodiment of the invention, one of the plurality of voltage doubling rectifier circuits comprises a first pair of diodes and a further one of said plurality of voltage doubling rectifier circuits comprises a second pair of diodes. The starter includes a resistor electrically connected in series with a capacitor that is adapted to provide a starting voltage to the output power conditioner. The start-up circuit includes a first zener diode electrically connected to the input power factor correction circuit so as to limit and regulate a bias voltage supply and the start-up circuit also includes a second zener diode electrically connected to the output power conditioning circuit so as to limit and regulate the bias voltage supply. At least one fluorescent gas discharge lamp includes one or more electrodes and the output power conditioning circuit supplies a heating voltage for said electrodes of said at least one arc discharge lamp. [0011] The output power conditioning circuit is adapted to supply are current for the lamp unit and the input power factor correction circuit and the output power conditioning circuit comprise integrated circuits. The switching circuit is adapted to provide alternate application of positive and negative DC voltages to the lamp unit. The input power factor correction circuit includes an analog multiplier connected to a switching transistor driver circuit arranged for driving said switching transistor with a variable frequency pulse in order to control boosting of said converted DC power. [0012] The output power conditioning circuit further includes a feedback circuit adapted to sense light from the lamp unit and to automatically adjust the current level supplied to the lamp unit in accordance with the sensed light of the lamp unit. The feedback circuit includes at least one photoresistor electrically connected to at least one capacitor in order to form an RC time constant circuit. [0013] The starting circuit includes a resistor electrically connected in series with a capacitor for providing a starting voltage to the output power conditioning circuit. The start-up circuit includes a first zener diode electrically connected to the input power factor correction circuit so as to limit and regulate said bias voltage supply and the start-up circuit includes a second zener diode electrically connected to said output power conditioning circuit so as to limit and regulate the bias voltage supply. [0014] Further features and advantages of the present invention will be set forth in, or apparent from, the detailed description of preferred embodiments thereof which follows. #### BRIEF DESCRIPTION OF THE DRAWINGS [0015] Figure 1 is a block diagram showing the basic components of a light control system incorporating a start-up circuit in accordance with an exemplary embodiment of the invention; [0016] Figure 2 is a schematic diagram of a first exemplary embodiment of the lighting control system of Figure 1; [0017] Figure 3 is a schematic diagram of a second exemplary embodiment of the lighting control system of Figure 1; and [0018] Figure 4 is a schematic diagram illustrating in greater detail the light sensing pre-amplifier section of Figure 3. #### **DETAILED DESCRIPTION** [0019] Referring to Figures 1 and 2, there is shown a control system for providing variable arc control of a lighting system. The control system, which is generally denoted 10, basically comprises an input power section 12 which includes a power converter 14 for converting AC power to DC power. The power converter 14 is electrically connected to an AC power source 16. As shown in Figure 2, power converter 14 comprises a thermistor TH1 to limit inrush current amplitude upon application of input power, a varactor V1, for protecting the control system 10 from input transients, a fuse F101 to prevent combustion of the circuit board and possible danger of fire to nearby materials in the event of a major circuit failure, energy storage capacitors C105 and C106, high frequency suppression capacitor C118, inductors L101 and L102, radio frequency suppression capacitors C101, C102 and C104, a bridge rectifier D101, diode D102, and resistors R101 and R102, all of which are electrically connected as shown in Figure 2. [0020] The power converter 14 uses the bridge rectifier D101 to rectify input AC power from source 16 into converted DC power. Capacitors C103 and C104 are electrically connected to the bridge rectifier D101 to filter noise and radio interference. However, capacitors C103 and C104 provide no significant DC filtering. The converted DC power is subsequently fed to inductor L102. [0021] The power section 12 also includes an input power factor correction section 18. The input power factor correction section 18 comprises a power factor correcting integrated circuit IC101, resistors R103-R109, and R120 used in combination with capacitors C107-C109 to provide time constants, voltage division and current limiting, and a switching transistor Q101, all electrically connected as shown in Figure 2. The switching transistor Q101 is also connected to inductor L102 of the power converter 14. In a non-limiting example, the power factor correcting circuit IC101 may comprise integrated circuit, L6560, which is manufactured by the STMicroelectronics Corporation, although, of course, other standard power factor correction circuits can also be used. [0022] The input power factor correction section 18, in conjunction with components in section 14, operates as a boost converter which is capable of absorbing energy from the AC power source 16 where the instantaneous voltage varies over a wide range, and to supply an output voltage that is greater than the highest value of the input voltage. The input power factor correction section 18 controls the on and off time period of the switching transistor Q101. Switching transistor Q101 is controlled to connect and disconnect one side of inductor L102 directly across the input voltage supply in order to cause the inductor current to increase as long as Q101 is conducting. Following this, conduction in Q101 is terminated, allowing the drain voltage to rise until current flows through diode D102 into output storage capacitors C105 and C106, and a high frequency bypass capacitor C118. Current through inductor L102 increases from zero to a maximum value while the switching transistor Q101 is on. The current through inductor L102 then decreases to zero when the switching transistor Q101 is nonconducting or off, in accordance with the relationship di/dt = E/L. The positive output of the bridge rectifier D101 is connected to the input side of the inductor L102 while the negative output of the bridge rectifier D101 is connected to the source or emitter of the switching transistor Q101 and to the negative side of the output storage capacitor C118. [0023] The input power factor correction section 18 boosts the converted DC power by driving the switching transistor Q101 on and off with a variable frequency square wave. The switching transistor Q101 is driven on and off in the order of 20,000 to 50,000 times per second, with a variable pulse width. The pulse width is adjusted so as to cause the average current in inductor L102 to vary in a manner that is proportional to the instantaneous value of the rectified voltage on the output of the bridge rectifier D101. The pulse width is simultaneously adjusted as required to maintain the DC voltage present on the output high frequency suppression capacitor C118 at a constant value, that value being chosen larger than the maximum expected value of voltage to be supplied by the input bridge rectifier D101. [0024] A sample of the input voltage is taken from the bridge rectifier D101 is attenuated by resistors R103 and R104 and fed to one input of an analog multiplier, which is included within IC101 in the input power factor correction section 18. Another input of the analog multiplier receives an error signal that is proportional to the difference between the average voltage present on the output capacitor C118 and the pre-set value of said voltage for which the system is designed. After receiving the sample and error signal, the analog multiplier generates a corresponding analog signal with a similar wave shape as that of the bridge rectifier D101 output voltage but varying in amplitude according to the value of the error signal. The analog signal is used to modulate the pulse width, which drives switching transistor Q101. [0025] Pulse width control is accomplished on the basis of sensing the rising source current of the power switching transistor Q101 while the switching transistor Q101 is conducting, and subsequently terminating each gate driven pulse when the source current reaches a value that is proportional to the analog multiplier output voltage. The switching transistor Q101 remains off until a signal, which is obtained from a sensing winding on the inductor L102, is detected by the power factor correcting circuit IC101. The signal occurs when the current in the inductor L102 has decayed to essentially zero and a reverse voltage occurs across the output diode D102. The signal from the sensing winding of inductor L102 then drops from a positive value to approximately zero and at that point, the switching transistor Q101 is turned on. In this mode of operation, the average inductor L102 current is not determined specifically, but it is assumed that if the switching transistor Q101 is turned on at the exact time that the inductor L102 current has fallen to zero, the average current will be linearly proportional to the peak current which is sensed directly. It will be appreciated to one of ordinary skill in the art that although the power converter 14 and the input power factor correction section 18 are shown as two separate circuits in Figure 2, they are in fact functionally inseparable, and it is it is possible to combine the two circuits into a single circuit or unit. [0026] The control system 10 further comprises an output power section 22 which includes, as shown in Figure 2, a switching unit 24, a main output transformer 26 and an output power conditioning control section 28. The control system 10 also comprises a lamp unit 30 which is electrically connected to a plurality of secondary windings of the main output transformer 26 (Figure 2). The lamp unit 30 includes at least one fluorescent gas discharge lamps 32, such a lamp being hereafter referred to as an FGDL. Each individual FGDL 32 includes heating electrodes. [0027] As shown in Figure 2, the switching unit 24 comprises a half bridge which includes power transistors Q104 and Q105. The switching unit 24 also includes resistors R116, R119, R121 and R122 and capacitor C117, all of which are electrically connected as shown in Figure 2. The switching unit 24 is connected to the input power factor correction section 13, via input lead 34, and to the main output transformer 26, via output lead 36. In addition, the switching unit 24 is connected to the output power conditioning control section 28. [0028] The main output transformer 26 comprises a primary winding 26a and a plurality of secondary windings, as shown. One side of the primary winding 26a is electrically connected to the power converter 14 and the other side of the primary winding 26a is electrically connected to output lead 36 of the switching unit 24. Each one of the secondary windings supplies a heating voltage on a respective output line 37 to an electrode of a corresponding FGDL 32. An arc control voltage is supplied from the secondary windings of transformer 26 on a respective output line 39 to a corresponding FGDL 32. [0029] Providing a heating voltage to the electrodes of the FGDL 32 is essential to improving the life of the FGDL 32. The heating voltage is applied to the electrodes of FGDL 32 prior to arc ignition of the FGDL 32. [0030] The arc current supplied over respective lines 39 to each corresponding FGDL 32 passes through individual current limiting inductors L103 through L106, as shown. Individual current limiting inductors L103-L106 are respectively connected to corresponding FGDL 32 in order to protect each FGDL 32 from damage as a result of high arc current, and facilitate the control of arc current by changing the frequency. The arc current is adjusted by the output power conditioning section 28 which controls the switching frequency of the power transistors Q104 and Q105. The current limiting inductors L103-L06 present an impedance that varies in direct proportion to the frequency, with the resulting current varying in an inverse proportion. [0031] The output power conditioning section 28 comprises an output control integrated circuit IC102 which includes a driving circuit combined with an oscillating circuit. The output power conditioning control section 28 also comprises resistors R117 and R118, capacitor C116 and photoresistors P101 and P102, all of which are electrically connected as shown in Figure 2. In a non-limiting example, the output control circuit IC102 may comprise integrated circuit L6569A which is manufactured by the STMicroelectronics Corporation. [0032] The output control circuit IC102 drives power transistors Q104 and Q105 so as to alternately switch the output lead 36 between a positive DC input voltage and the negative return. The DC component is blocked by a coupling or blocking capacitor circuit which comprises two energy storage capacitors C105 and C106 electrically connected in series. The alternate switching of output lead 36 produces a square wave voltage which is centered around zero and is applied to the primary winding of the main output transformer 26. As shown in Figure 2, one side of the primary winding of the main output transformer 26 is connected to the switching unit 24, via the output lead 36, and the other side of the primary winding is connected to the DC blocking or coupling capacitors C105 and C106. [0033] An RC time constant circuit determines the frequency at which the output control circuit IC102 drives the power transistors Q104 and Q105. Both the resistor (R) and capacitor (C) components are external to the output control circuit IC102. The RC time constant circuit includes a feedback sensing means. In the non-limiting example illustrated, the feedback sensing means includes photoresistors P101 and P102 which are connected to resistors R117 and R118 and capacitor C116. The photoresistors P101 and P102 are physically positioned on the circuit board which also contains section 28, and receives light values by means of fiber optic cables, with the input end of one positioned near to the FGDL 32, and the input end of the other positioned to receive light from the area being illuminated, in order to sense a summation of the output light produced by the FGDL 32 and the ambient light arriving from other sources. As the light produced by the FGDL 32 increases, the resistance of each of the photoresistors P101 and P102 decreases in value. The decrease in value of the resistance of the photoresistors P101 and P102 causes the output control circuit IC102 to increase the switching frequency of the power transistors Q104 and Q105 thereby reducing output current and the amount by which the output light of the FGDL 32 will increase. It will be appreciated by those of ordinary skill in the art that other circuit elements and configurations could be used to sense the output light of the FGDL 32 in order to control the switching frequency of the power transistors Q104 and Q105. [0034] The output control circuit IC102 provides isolation of the floating source electrode and the gate electrode of the power transistor Q104 by a special high side driver included in IC102. The output control circuit IC102 includes a timing section which serves to alternately turn each power transistor Q104 and Q105 on and off. Power transistor Q104 is turned off a short time before power transistor Q105 is turned on, and power transistor Q105 is turned off a short time before power transistor Q104 is turned on. This driving sequencing of the power transistors Q104 and Q105 allows for inductive commutation of the output voltage with minimal power dissipation in the power transistors Q104 and Q105, thereby avoiding any possibility of simultaneous conduction in the two power transistors Q104 and Q105 since this would destroy the power transistors. [0035] In summary, adjusting the brightness of the FGDL 32 is accomplished by varying the arc current to the FGDL 32 and as described above, adjusting the arc current to the FGDL 32 is accomplished by varying the switching frequency of the power transistors Q104 and Q105. [0036] As described above in connection with Figure 1, the control system 10, as shown in Figure 2, includes a start-up circuit 38 for providing a low voltage supply or bias supply to the power factor correcting circuit IC101 of the input power factor correction section 18 and to the output control circuit IC102 of the output power conditioning section 28. [0037] The start-up circuit 38 includes resistors R110-R114, capacitors C110-C115, C119, rectifying diodes D103-D106, and zener diodes Z101 and Z102, all electrically connected as shown in Figure 2. The start-up circuit 38 derives its source voltage from one of the secondary windings of the main output transformer 26. Voltage doubling rectifier circuits are electrically connected to a secondary winding of the main output transformer 26 in order to rectify the voltage present on the secondary winding. A first one of these voltage doubling rectifier circuits, which includes rectifying diodes D103 and D104, is connected to the input power factor correction section 18 in order to provide a bias voltage supply to the power factor correcting circuit IC101. A second voltage doubling rectifier circuit, which includes rectifying diodes D105 and D106, is connected to the output power conditioning section 28 in order to provide a bias voltage supply to the output control circuit IC102. Separate voltage doubling rectifier circuits are used for the input power factor correction section 18 and the output power conditioning section 28 in order to isolate the two sections from each other and to minimize pre-start current. The voltage doubling configuration is employed here to take advantage of the property of having a single driving input connection into which current limiting impedances can readily be inserted. [0038] The start-up circuit 38 utilizes the hysteretic property of the output control circuit IC102. The start-up circuit includes starting circuitry comprising resistor R110 and capacitor C119. Resistor R110 is electrically connected to the input power factor correction section 18 and power converter 14. The resistor R110 is electrically connected in series with capacitor C119 and both the resistor R110 and capacitor C119 are connected to the output power conditioning section 28. At initial start-up, current flows through resistor R110 and capacitor C119, the current charges capacitor C119 and a starting voltage is supplied to operate the output control circuit IC102. The starting voltage supplied to the output control circuit IC102 is reduced but is sufficient to operate the circuit. After being supplied with a starting voltage, the output control circuit IC102 alternately drives power transistors Q104 and Q105 in order to provide an AC voltage across the primary winding 26a of the main output transformer 26, which results in a corresponding voltage on the secondary windings of the main output transformer 26. [0039] The corresponding voltage produced on the secondary winding 40 of transformer 26 provides an operating voltage for the start-up circuit 38. The first voltage doubling rectifier circuit, which comprises rectifying diodes D103 and D104, is electrically connected to a secondary winding of the main output transformer 26 denoted 40 and because the operating voltage is provided across the secondary winding 40, the first voltage rectifier circuit receives the operating voltage. The first voltage doubling rectifier circuit provides a bias voltage to the power factor correcting circuit IC101. [0040] In addition, the second voltage doubling rectifier circuit, which comprises rectifying diodes D105 and D106, is also electrically connected to the secondary winding 40 of the main output transformer 26 and because the operating voltage is provided across the secondary winding 40, the second voltage rectifier circuit also receives this operating voltage. The second voltage doubling rectifier circuit provides a bias voltage to the output control circuit IC102. [0041] When the input power factor correction section 18 is fully operating, the converted DC power is then boosted to a final value which is applied across the primary winding of the main output transformer 26 via the switching unit 24. The boosted converted DC power on the primary winding 26a of the main output transformer 26 produces a corresponding boosted operating voltage on the secondary windings of the main output transformer 26. Because the voltage doubling rectifier circuits are connected to one of the secondary windings (winding 40), a safe bias voltage is provided to both the input power factor correction section 18 and the output power conditioning section 28. The boosted operating voltage is sufficient to ignite the FGDL 32. [0042] There is a substantial difference in the voltage supplied to the output power conditioning section 28 between the time of first start-up and the time when the input power factor correction section 18 boosts the voltage present on output capacitor C118. When the input power factor correction section 18 boosts the converted DC power, the switching unit 24 receives a higher voltage supply than at initial start-up. When the first few pulses of voltage are applied to the primary winding of the main output transformer 26, there is effectively a DC component of the voltage that is applied across the primary winding due to the unipolar nature of the first one half cycle that is generated. This component could saturate the main output transformer 26 core and possibly damage the switching unit 24. The start-up sequence described above is designed to prevent such damage from occurring, by allowing the first pulses to occur under conditions of a voltage level that is less than the normal running value. [0043] As shown in Figure 2, the start-up circuit 38 includes impedance elements C111, C112, R111, R112, C113, C114, R113, and R114, which are connected between the secondary winding of the main output transformer 26 and rectifying diodes D103-D106. The shunt regulating elements Z101 and Z102 regulate and limit the bias voltage supplied to the power factor correcting circuit IC101 and the output control circuit IC102. The values of the impedance elements are selected to provide sufficient voltage to operate the output control circuit IC102 and the power factor correcting circuit IC101 before the boost operation is initiated and to limit the currents supplied to the regulating elements for the power factor correcting circuit IC101 and the output control circuit IC102 when the boosting begins. [0044] Although the invention showed is evident from the foregoing, briefly summarizing the overall operation, AC input power is first converted to DC power by converter 14. Current flows through resistor R110 and capacitor C119. As a result of current flowing through capacitor C119, capacitor C119 is charged and provides a starting voltage to the output control circuit IC102. The output control circuit IC102 alternately drives power transistors Q104 and Q105 in order to provide converted DC power across the primary winding 26a of the main output transformer 26 so as to produce a resultant operating voltage on a secondary winding 40 of the main output transformer 26. Rectifying diodes D103-D106 receive the operating voltage and provide a bias voltage to the power factor correction circuit IC101 and the output power control circuit IC102. The power factor correction circuit IC101 receives the bias voltage and drives switching transistor Q101 in order to connect and disconnect inductor L102 to and from the converted DC power so as to produce boosted converted DC power. The boosted converted DC power is applied across the primary winding 26a of the main output transformer 26 so as to provide a resultant boosted operating voltage on the secondary winding 40 of the main output transformer 26. Zener diodes Z101 and Z102 are electrically connected to the power factor correcting circuit IC101 and the output control circuit IC102, respectively. The zener diodes Z101 and Z102 receive the operating voltage and the boosted operating voltage and regulate and limit the operating voltage and the boosted operating voltage in order to provide a bias voltage to the power factor correcting circuit IC101 and the output control circuit IC102. [0045] Fig. 3 illustrates a second exemplary embodiment of the control system 10. In particular, this embodiment is comparable in circuitry to the first embodiment illustrated in Fig. 2 with the exception of the output power conditioning control section 28. The second embodiment of the control system 10, and in particular the output power conditioning control section 28, is configured such that a "dead zone" is provided where output to the FGDL is not reduced until a preset threshold level of light is detected, whereupon the output to the FGDL can be rapidly reduced when any additional light is detected at the photocell. [0046] The output power conditioning control section 28 allows for a well-defined limit to be placed on the maximum operating frequency while providing a high gain. In particular, the output power conditioning control section 28 can provide increased gain and can reduce the power output to the minimum that is allowed by the design (maximum frequency) with, for example, only a few percent of additional detected light above the threshold level. This allows, for example, maintenance of a working surface illumination within strict tolerances based on, for example, ambient light changes. [0047] The output power conditioning control section 28 is intended to start at full output power and has a long time constant of light level change. The output power conditioning control section 28 can also continue to run at maximum power thereby improving the ability to ignite florescent gas discharge lamps. Furthermore, the output power conditioning control section is capable of providing a gradual change of light level that can be, for example, less distracting to persons working in proximity of the light, since changes in the light intensity are capable of being varied gradually. [0048] The output power conditioning control section circuit of Fig. 4 is connected to the circuit illustrated in Fig. 3 through connecting points CP1-CP5, with connecting points CP3 and CP4 capable of being interchanged. The circuit in Fig. 4 comprises resister R1-R11, diodes D1-D5, transistors Q1-Q5, capacitors C1 and C2 and a photo cell, such as photo cell P101 or P102 discussed above. [0049] Transistors Q1 and Q2 are used as the current sink and current source, and both can be set to essentially the same value of current by the biases developed in R4 and R3, due to the conduction of Q4. The currents are gated by the action of the diodes D1-D4 that charge the timing capacitor C116 in the directions that are required to sustain oscillation, and at a rate determined by the current value. Specifically, the input to this section of the output power conditioning control circuit is a direct current signal that drives the base of Q4. [0050] In operation, the gating action occurs as follows. Pin 2 of IC1O2 drives the timing resistor R117 and connecting point CP3 with a square wave signal swinging from common to Vcc. This square wave alternately diverts the currents controlled by Q1 and Q2. When the square wave signal is high, the signal current passes through D1 and pulls the collector of Q1 high, reverse biasing diode D2 such that the collector current of Q1 is prevented from flowing through D2. The collector current of Q2 is not affected and flows through D4 to charge C116 in the positive direction. [0051] When the square wave signal from pin 2 of IC102 is low, the sinking current flows through D3 and pulls the collector of Q2 low, such that the current can not flow through D4. The sinking current by Q1 is then not affected and can pass through D2 to charge C116 in the negative direction. Thus, the charging effect of the signal from pin 2 of IC102 through R117 is supplemented in the amount determined by the currents carried by Q1 and Q2, which raises the oscillator frequency proportional to the magnitude of the current. [0052] Once the bidirectional current required to charge C116 has been simplified to a direct current signal, such as through the conduction of Q4, any amount of amplification and any desired range limits can be readily applied to the direct current signal. In this instance, the signal driving Q4 is generated by the circuits including Q3 and Q5, which operate as a form of differential amplifier with specific unique properties. The base of Q3 is maintained at a potential equal to approximately half of the sum of Vcc positive plus the forward voltage of D5. The base of Q5 is supplied with a potential determined by the ratio of the photo cell resistance plus R11 compared to the photo cell resistance plus R11 plus R10. [0053] When the photo cell is relatively dark and the resistance is high, Q5 will be driven into saturation, in which case the voltage of IC102 Vcc positive is divided between R9 and R6, and the emitters of Q3 and Q5 will be held at a potential such that Q3 carries no current. With no collector current in Q3, no voltage appears across R5, and Q4 carries no current. At such times, the frequency of the oscillator is determined entirely by R117 and thus sets the minimum allowed operational frequency. [0054] Alternatively, when the photo cell is strongly illuminated, Q5 carries no current and Q3 carries a current that is determined by the value of R6 and the voltage across R6, the voltage across R6 being set by the emitter voltage of Q3 as established by the base voltage of Q3, which is the voltage at the junction of R7 and R8. This current charges C1 and develops a voltage across R5 that determines the value of current carried by Q4, which in turn determines the currents in Q1 and Q2, and thus establishes the maximum operational frequency of oscillation. [0055] At all values of illumination between the cut-off states of Q3 and Q5, the current carried by R6 is shared between Q3 and Q5, and the current of Q3 can be described as linearly proportional to the current carried by the photo cell, although amplified. [0056] Rext carries the supply voltage from IC101, current limited by Rext, to D5, R7 and R10. In order to serve as a noise isolator, Rext can be located near IC101 since the Vcc pin of IC102 is sensitive to noise that could be picked up through, for example, cross-talk. [0057] D5 functions to clamp the voltage supply to R7 and R10 to a value that is stable relative to the value of Vcc on IC102. This allows the circuit in Fig. 4 to be enabled only when Vcc is supplied to IC101, which can only occur when IC102 is operating, to avoid a start-up problem with IC102 that may occur if the photo cell happens to be strongly illuminated by ambient light at the time start-up is attempted, which could cause a loading affect on the Vcc supply for IC102. For the hysteretic starting sequence to succeed, there should be minimum loading on the circuit supplying Vcc to IC102. With no supply voltage to R7 and R10, the circuit in Fig. 4 is disabled, and presents no load. [0058] Although the invention has been described above in relation to exemplary embodiments thereof, it will be understood by those skilled in the art that variations and modifications can be effected in these preferred embodiments without departing from the scope and spirit of the invention. For example, while the above-described circuits are described in relation to controlling the operation of fluorescent lamps, the circuits, and in particular the circuits in sections 24 and 28 with the added control provided by the circuits of Fig. 4, can be used in any power conversion application where a half bridge converter is utilized where an automatic control of operating frequency is desired with the photocell input being replaced by whatever control signal is appropriate for the application. #### Claims: 1. A lighting system controller comprising: an input power factor correction circuit adapted to supply boosted and converted DC power from an AC power source; a start-up circuit adapted to provide a starting voltage to an output power conditioning unit, the start-up circuit including a first circuit adapted to provide a first bias voltage supply to the output power conditioning unit and a second circuit adapted to provide a second bias voltage supply to the input power factor correction circuit, the output power conditioning unit adapted to reduce output to a florescent gas discharge lamp when a preset threshold level of light is detected. - 2. The controller of claim 1, further comprising a switching unit adapted to control application of the boosted and converted DC power to a lamp unit. - 3. The controller of claim 1, wherein the output power conditioning unit is connected to the input power factor correction circuit and to a switching unit. - 4. The controller of claim 1, wherein the output power conditioning unit is adapted to control the operation of a switching unit so as to control application of the boosted and converted DC power to a lamp unit. - 5. The controller of claim 1, wherein the first circuit is a first voltage doubling rectifier circuit and comprises a first pair of diodes. - 6. The controller of claim 5, wherein the second circuit is a second voltage doubling rectifier circuit and comprises a second pair of diodes. - 7. The controller of claim 1, wherein the start-up circuit is adapted to provide a starting voltage to the output power conditioning means. 8. The controller of claim 1, wherein the start-up circuit includes a first zener diode electrically connected to the input power factor correction circuit that limits and regulates the second bias voltage supply. - 9. The controller of claim 8, wherein the start-up circuit includes a second zener diode electrically connected to the output power conditioning unit that limits and regulates the first bias voltage supply. - 10. The controller of claim 1, wherein the output power conditioning unit supplies a heating voltage. - 11. The controller of claim 1, wherein the output power conditioning unit supplies an arc current. - 12. The controller of claim 1, wherein a switching unit is adapted to provide positive and negative DC voltages to a lamp unit. - 13. A control system according to claim 1, further comprising a feedback system adapted to sense lamp unit light output and automatically adjust a current level supplied to a lamp unit. - 14. The control system according to claim 1, wherein an output to a florescent gas discharge lamp can be reduced when light above the threshold is detected. - 15. The control system according to claim 1, wherein when a photocell is in low light conditions, a minimum oscillator frequency is determined by resistor R116. - 16. The control system according to claim 1, wherein when a photocell is in bright light conditions, currents across transistors Q1 and Q2 set a maximum oscillator frequency. 17. The control system according to claim 1, wherein the current carried by transistor Q3 is linearly proportional to a current carried by a photocell. - 18. The control system according to claim 1, wherein a direct current signal is used to charge capacitor C116. - 19. The control system according to claim 1, wherein diodes D1-D4 gate currents in transistors Q1 and Q2 to charge a timing capacitor. - 20. A method of controlling a lighting system comprising: supplying a boosted and converted DC power from an AC power source; and providing a starting voltage wherein a first circuit provides a first bias voltage supply to an output power conditioning unit and a second circuit provides a second bias voltage supply to an input power correction circuit, wherein the output power conditioning unit is adapted to reduce output to a fluorescent gas discharge lamp when a preset threshold level of light is detected. ## 21. A controller comprising: an input power factor correction circuit adapted to supply boosted and converted DC power from an AC power source; a start-up circuit adapted to provide a starting voltage to an output power conditioning unit, the start-up circuit including a first circuit adapted to provide a first bias voltage supply to the output power conditioning unit and a second circuit adapted to provide a second bias voltage supply to the input power factor correction circuit, the output power conditioning unit adapted to reduce output when a preset threshold level is detected. 4/4 Fig. 4