# UK Patent Application (19) GB (11) 2 173 628 A (43) Application published 15 Oct 1986 - (21) Application No 8606485 - (22) Date of filing 17 Mar 1986 - (30) Priority data - (31) 60/052807 - (32) 15 Mar 1985 - (33) JP - (71) Applicant Sharp Kabushiki Kaisha (Japan), 22-22 Nagaike-cho, Abeno-ku, Osaka 545, Japan - (72) Inventors Nobuaki Matsuhashi, Makoto Takeda, Hiroshi Take - (74) Agent and/or Address for Service R. G. C. Jenkins & Co., 12-15 Fetter Lane, London EC4A 1PL - (51) INT CL<sup>4</sup> G09G 3/36 - (52) Domestic classification (Edition H): G5C A310 A342 HB U1S 2206 G5C - (56) Documents cited GB A 2124816 - (58) Field of search G5C Selected US specifications from IPC sub-class G09G #### (54) Liquid crystal display devices (57) In an active matrix liquid crystal display panel, row electrodes are divided into two portions 1a, 1b at the approximate center of the display panel, the left row electrode portion belonging to an odd number row electrode group, the right row electrode portion to an even number row electrode group. One horizontal scanning is conducted for each pair of left and right row electrodes to write data signals in the display picture elements. The width of a pulse applied to each row electrode corresponds to one horizontal scanning period. There is a phase difference of about ½ the horizontal scanning period between the pulses for an odd number row electrode and an even number row electrode, thus minimizing the difference in write period among the display picture elements in the lateral direction of the display panel. FIG.1 PRIOR ART FIG.2 PRIOR ART FIG.3 PRIOR ART FIG.4 3/4 FIG.5 14/4 FIG.7 15 #### **SPECIFICATION** ## Drive system for an active matrix liquid crystal display panel Background of the invention Field of the invention The present invention relates to an active matrix 10 liquid crystal display panel, and more specifically to a drive system for an active matrix liquid crystal display panel in which an address switching transistor is connected to each of the picture elements for a matrix display pattern. #### Description of the prior art Thin film transistor (TFT) active matrix liquid crystal display device is known as a typical matrix liquid crystal display device involving nonlinear 20 elements for driving the liquid crystal. This conventional display device incor-porates address TFT's arranged in a matrix in the liquid crystal display panel, whereby it provides the same high contrast display as achieved by static drive even if it 25 employs multiplex drive with a small duty ratio, i.e. with multiple lines. The drive system of the TFT active matrix liquid crystal display device may have the circuit construction shown in Figures 1 and 3 and signal wav-30 eforms shown in Figure 2. As shown, a TFT 11c is connected to a liquid crystal display panel 11 at the intersection between a row electrode 11a and a column electrode 11b. A liquid crystal layer capacity is designated by 11d. A row electrode driver 12 35 is mainly composed of a shift register which shifts and outputs scanning pulses S sequentially to corresponding row electrodes by clocks $\phi$ sent from a gate signal control 13. When the total scanning period for the row electrodes is represented by T and 40 the number of scanning lines by N, the scanning period H is expressed by the formula: H = T/N. Pulse voltage whose pulse width is equal to the scanning period H is applied to the row electrodes sequentially, thus turning ON the TFT's. A column 45 electrode driver 14 comprises a shift register, sampling switches, etc. as shown in Figure 3. The column electrode driver 14 samples data signals transmitted in series from a data signal control 15 and outputs them sequentially to the column elec-50 trodes in synchronization with clocks $\phi$ with timings corresponding to the respective column electrodes, so that the data signals are written in the liquid crystal layer through the TFT's 11c. This drive system, which sample-holds (SH) data sig-55 nais directly in the display panel, is called panel SH drive system. In the panel SH drive system, data sampling and data writing in the liquid crystal layer through TFT's are conducted in the same horizontal scanning period. The period for writing data in the liquid crystal layer, therefore, ranges from 1H or 63.5µs (one horizontal scanning period) to 11µs (horizontal retrace period) for a television signal, for instance. Accordingly, the period allowed for 65 writing data in the liquid crystal layer of display picture elements decreases at later sampling timing; the shortest write period is 11 µs. To effect AC drive of the liquid crystal, the data signal applied for each scanning line reverses its polarity. 70 95 100 115 120 125 With the conventional drive system, as mentioned above, the liquid crystal write period becomes shorter at a later data sampling timing. When the time constant $T_{\text{on}}$ which is the product of TFT ON resistance (Ron) and liquid crystal layer capacity (C<sub>LC</sub>) is not sufficiently small, the write period is sufficiently long at an earlier sampling timing, so that the liquid crystal layer can be charged through the TFT's with voltage applied to the column electrodes to a specified potential, but the write period decreases at a later sampling timing until the TFT's are finally turned OFF before the liquid crystal has been charged to the specified potential. In such a case, the old data cannot be rewritten completely. The potential applied to the liquid crystal layer is an in-between of the potentials of the old data and of new data. Consequently, a data mixed with the old data is displayed on the panel. Thus, difference in write period among the display picture elements in the lateral direction of the display panel may result in a display picture of various definition. #### Objects and summary of the invention Objects of the invention In view of the foregoing problems of the conventional matrix liquid crystal display panel drive system, it is the object of the present invention to provide a liquid crystal display panel drive system which permits the liquid crystal layer to be charged to a higher potential and which minimizes or eliminates difference in data write period among the picture elements along the lateral direction of the display panel. Other objects and further scope of applicability of the present invention will become apparent from the detailed description given hereinafter. It should be understood, however, that the detailed description and specific examples, while indicating preferred embodiments of the invention, are given by way of illustration only; various changes and modifications within the spirit and scope of the invention will become apparent to those skilled in the art from this detailed description. ### Summary of the invention The active matrix liquid crystal display panel drive system of the present invention, in which data is sample-held directly in the display panel, is characterized in that raw electrodes connected with address switching transistor gates are divided into two portions at the approximate center of the display panel, so that laterally elongated raw electrodes extend from both ends to the approximate center of the display panel, and that one horizontal scanning is conducted for each pair of laterally adjacent row electrodes. Since one horizontal scanning is conducted for each pair of laterally adjacent row electrode divided at the approximate center of the display 15 panel, the period for writing data signals in the liquid crystal layer can be increased to permit higher potential charge for the liquid crystal layer, and the difference in write period is minimized among the display picture elements along the lateral direction of the display panel, thus enhancing the display definition. Besides, according to the present invention, it is possible to turn ON the switching transistors synchronously with a display picture element with the shortest write period so that the write period is uniformized. As a result, difference in write period among the picture elements in the lateral direction of the display panel is eliminated, thus improving the display definition. Brief description of the drawings The present invention will be better understood from the detailed description given hereinbelow and the accompanying drawings which are given 20 by way of illustration only, and thus are not limitative of the present invention and wherein: Figure 1 is a schematic block diagram of the conventional liquid crystal display device; Figure 2 is a timing chart showing various sig-25 nals occurring within the conventional liquid crystal display device of Figure 1; Figure 3 is a block diagram of an essential part of the conventional liquid crystal display device of Figure 1: Figure 4 is a schematic plan view of an embodiment of a liquid crystal display panel of the present invention; Figure 5 is a timing chart showing gate signals occurring within an embodiment of a liquid crystal 35 display device of the present invention; 100 115 120 Figure 6 is a detailed timing chart of the gate signals of Figure 5; Figure 7 is a timing chart showing gate signals occurring within another embodiment of a liquid 40 crystal display device of the present invention; and Figure 8 is a detailed timing chart of the gate signals of Figure 7. Description of the preferred embodiments An example described below is an application of a liquid crystal display panel drive system of the present invention to a liquid crystal television set. Figure 4 shows the structure of the row electrodes of a liquid crystal display panel. The lat50 erally elongated row electrodes are divided into two portions at the approximate center of the display panel 1, so that the row electrodes 1a and 1b in pairs extend from both lateral ends toward the approximate center of the display panel 1. The left - approximate center of the display panel 1. The left 55 side row electrodes 1a constitute odd number row electrodes e<sub>1</sub>, e<sub>3</sub>, ..., and e<sub>m-1</sub>, and the right side row electrodes 1b constitute even number row electrodes e<sub>2</sub>, e<sub>4</sub>, ..., and e<sub>m</sub>. The row electrodes e<sub>1</sub>, e<sub>2</sub>, ..., and e<sub>m</sub> are connected with address switching - 60 transistors (not shown) at the intersections with column electrodes (not shown). One horizontal scanning operation is carried out for each pair of adjacent row electrodes 1a and 1b, or specifically for the row electrodes e<sub>1</sub> and e<sub>2</sub>. The row electrode 65 e<sub>1</sub> provides a display for the former half of the hor- izontal scanning operation (1H), and the row electrode e<sub>2</sub> a display for the latter half. Figures 5 and 6 show waveforms of switching transistor gate signals applied from a row electrode driver (not shown) to the row electrodes e<sub>1</sub>, e2, ..., and em. The gate signals have a pulse width of 1H period (63.5 µs). The gate signal for an odd number row electrode 1a is synchronized with a falling edge of the horizontal synchronization signal, whereas the gate signal for an even number row electrode 1b is synchronized with the center of a low level period A of the horizontal synchronization signal. In other words, the pulses applied to the laterally adjacent row electrodes 1a and 1b are different in the phase by about 1/2 the horizontal scanning period. Data signal is sampled by a column electrode driver (not shown) for the former 1/ 2 A period (26.25µs) of a pulse and the data signal is written in the liquid crystal layer for the remain-85. ing 37.25 µs period. The write period for the liquid crystal layer ranges from 63.5µs to 37.25µs. According to the present invention, therefore, the shortest write period is 37.25µs, compared to 11µs in the conventional drive system. Consequently, compared with the conventional drive system, the present invention can permit longer period for writing data signals in the liquid crystal layer and effect smaller difference between the minimum and maximum write periods, so that the liquid crystal layer is charged to a higher potential and that difference in write period among the picture elements in the lateral direction of the display panel is minimized. Figures 7 and 8 show another example of switching tran sistor gate signals applied to the row electrode $e_1$ , $e_2$ , ..., and $e_m$ . The gate signals turn ON the switching tran-sistors synchronously with a display picture element whose write period is the shortest. The gate signals have a pulse width of 37.25 $\mu$ s period or about 1/2 the horizontal scanning period 1H (63.5 $\mu$ s). The gate signals for an odd number row electrode 1a is synchronized with the center of a low level period of the horizontal synchronization signal, whereas the gate signal for an even number row electrode 1b is synchronized with a rising edge of the horizontal synchronization signal. In this second example, every time the data signal has been sampled for 1/2H period, pulses are applied to the row electrodes 1a and 1b, turning ON the switching transistors. Accordingly, the period for writing data signals in the liquid crystal layer through the switching transistors is uniformly 37.25µs or about 1/2H period for the row electrodes. Difference in write period among laterally aligned display picture elements is thus eliminated. The invention being thus described, it will be obvious that the same may be varied in many ways. Such variations are not to be regarded as a departure from the spirit and scope of the invention, and all such modifications are intended to be included within the scope of the following claims. #### **CLAIMS** - An active matrix liquid crystal display panel drive system which sample-holds data directly in the display panel, comprising: row electrodes connected with address switching transistor gates and divided into two portions at the approximate center of the display panel so that the laterally elongated row electrodes extend from both ends toward the approximate center of the displya panel, wherein one horizontal scanning is conducted for each pair of the laterally adjacent row electrodes. - The active matrix liquid crystal display panel drive system as claimed in claim 1, wherein pulses each having a width corresponding to one horizontal scanning period are applied to said pair of laterally adjacent row electrodes with a phase difference of about 1/2 the hori-zontal scanning period. - The active matrix liquid crystal display panel drive system as claimed in claim 1, wherein a pulse with the width of 1/2 the horizontal scanning period is applied to each of the row electrodes every time data signals have been sampled for 1/2 the horizontal scanning period so as to assure about 1/2 the horizontal scanning period for writing the data signals in the liquid crystal layer. - A display device comprising a matrix array of display elements and a corresponding matrix array of switch elements for controlling the operation of said display elements, wherein the switch array comprises a plurality of rows, each of which is divided into groups of said switch elements, the switch elements in each said group being interconnected so as to be simultaneously cause, and wherein a control means is arranged to conduct a control scanning along the rows, and to enable said groups of a said row to be enabled in phase separated time periods. - 5. A display device according to claim 4 wherein said control means is operable so that the last said time period of enabling for a given row ends after the start of the control scanning period 45 for the next row. - 6. A matrix display device in which each of a plurality of rows of switching elements which control the actuation of respective rows of display elements is divided into a respective plurality of groups, each having a respective group electrode portion interconnecting only the switches of that group. - 7. A matrix display panel substantially as hereinbefore described with reference to Figure 4. - 8. A matrix display panel drive system substantially as hereinbefore described with reference to Figures 4 and 5 of the accompanying drawings. - A matrix display panel drive system substantially as hereinbefore described with reference to Figures 4 to 6 of the accompanying drawings. - 10. A matrix display panel drive system substantially as hereinbefore described with reference to Figures 4 and 7 of the accompanying drawings. - A matrix display panel drive system sub stantially as hereinbefore described with reference to Figures 4, 7 and 8 of the accompanying drawings. Printed in the UK for HMSO, D8818935, 8/86, 7102. Published by The Patent Office, 25 Southampton Buildings, London, WC2A 1AY, from which copies may be obtained.