## UK Patent Application (19) GB (11) 2 034 158 A

- (21) Application No 7935224
- (22) Date of filing 10 Oct 1979
- (30) Priority data
- (31) 952831
- (32) 19 Oct 1978
- (33) United States of America (US)
- (43) Application published 29 May 1980
- (51) INT CL<sup>3</sup> H04B 3/14 H04L 7/00
- (52) Domestic classification H4R LET H4P SX
- (56) Documents cited GB 1493466 GB 1478709 GB 1466678 GB 1459501
- (58) Field of search H4P H4R
- (71) Applicants
  Racal-Milgo, Inc., 8600,
  N.W. 41st Street, Miami,
  Florida 33166, United
  States of America

- (72) Inventors
  Ran Fun Chiu, Henry
  Howard Parrish, Ming Luh
  Kao, Philip F. Kromer
- (74) Agents Reddie & Grose
- (54) Timing correction circuit for data communication apparatus
- (57) A timing correction circuit maintains proper sample timing in a data modem. A main channel equaliser provides an in-phase error component EX<sub>n</sub> and a quadrature phase error

component EY<sub>n</sub>. These components are fed to a correlator, together with signals  $X_{\text{EQn}}$  and  $Y_{\text{EQn}}$ , which represent equalised signals derived from a second channel equaliser operating on the derivative of the main channel signal. The correlator output is used to derive a correction signal for the clock generator 73. The arrangement is such that the second channel equaliser requires fewer coefficients than the main channel equaliser, while clock correction need be performed only once every other band, whereby the number of calculations required to implement the timing correction is reduced.



GB 2 034 158 A





10

## **SPECIFICATION** Timing correction circuit for data communication apparatus

This invention relates to data communication apparatus and, more particularly, to an improved circuit for adjusting the timing of a sampling clock typically used to recover data in the receiver of a data modem. Precise adjustment of the sampling clock is essential to optimum recovery of data.

It has been suggested to derive a clock correction signal by correlating so-called main channel error signals and derivative channel signals. The derivative channel signal is derived by differentiating the main channel (received) signal. According to this suggestion, the derivative channel signals are determined every baud interval and are equalized by a second identical to the equalizer employed to equalize the main channel signal. Furthermore, the technique assumes that the sampling clock has already been set to near the correct sampling point. While theoretically interesting, this prior technique has not appeared practically implementatable because of the complexity involved, such as in providing a second equalizer identical to that utilized to equalize the received signal. The prior technique proves particularly undesirable in modems employing microprocessor techniques because of the excessive number of operations required, 30 which waste valuable microprocessor computation power.

The present invention is defined in the appended claims, to which reference should now be made.

The invention will be described in more detail. 35 by way of example, with reference to the drawings, in which:

Figures 1 and 2 illustrate a main channel equaliser and are based on a known main channel 40 equaliser; and

Figures 3 and 4 illustrate the second channel equaliser in a preferred embodiment of the

In the preferred embodiment of the invention, a 45 main channel equalizer illustrated in Figure 1 and Figure 2 is employed to generate main channel error signals EX, and EY,. The main channel equalizer structure of Figure 1 and Figure 2 is well known in the art, and is illustrated in brief 50 schematic form.

Input samples  $X_{n+K}$  and  $Y_{n+K}$  of the main channel received signal, having a phase quadrature relationship, are employed. Initially it is necessary to set the sampling point near the appropriate point in order to enable proper operation of the preferred embodiment. Such initial setting of the sampling clock may be achieved by known envelope recovery methods or by the preferred technique disclosed in our U.K. 60 Patent application No. 79.13018, entitled Adaptive Equalizer, (publication No. 2022376). Once the timing of the sampling clock has been

initially set, the preferred embodiment will

proceed to precisely locate the sampling time in

65 order to optimise data recovery.

The equalizer of Figure 1 includes an in-phase channel for the X<sub>n+K</sub> samples, and a quadrature phase channel for the  $Y_{n+K}$  samples. The samples X<sub>n+K</sub> are stored in delay elements 11 and the 70 samples Y<sub>n+K</sub> are stored in delay elements 13. The in-phase channel samples X<sub>n+K</sub> are multiplied by respective constants  $CP_{-\kappa} \dots CP_m$  and summed in a summer 15. The samples Y<sub>n+K</sub> are also multiplied by respective constants 75  $CP_{-\kappa}$ ...  $CP_m$  and summed in a summer 17. The outputs of the two summers 15 and 17 are summed by a summer 19 to provide the signal  $X_{EQ_n}$ . The output of the summer 19  $X_{EQ_n}$  is fed to a phase correction circuit 21. Similarly, the 80 samples  $X_{n+K}$  are multiplied by respective constants  $CS_{-K} \dots CS_m$  and the resulting products are summed in a summer 23. The samples Y<sub>n+K</sub> are multiplied by respective constants CP<sub>-κ</sub> . . . CP<sub>m</sub> and the resulting products are 85 summed in a summer 25. The respective outputs of the two summers 23, 25 are summed by a summer 27 to produce the signal Y<sub>EQ</sub>. This signal

 $Y_{EQ_n}$  is then fed to the phase correcting circuit 21. The output  $X_{EQ_{n'}}Y_{EQ_{n}}$  of the phase correcting 90 circuits are the equalized main channel signal

components:

95

105

$$\begin{split} \mathbf{X}_{\mathbf{EQ}_{\mathbf{n}}} &= \mathbf{X}_{\mathbf{EQ}_{\mathbf{n}}} \operatorname{COS} \, \boldsymbol{\theta}_{\mathbf{n}} + \mathbf{Y}_{\mathbf{EQ}_{\mathbf{n}}} \operatorname{SIN} \, \boldsymbol{\theta}_{\mathbf{n}} \\ \mathbf{Y}_{\mathbf{EQ}_{\mathbf{n}}} &= \mathbf{Y}_{\mathbf{EQ}_{\mathbf{n}}} \operatorname{COS} \, \boldsymbol{\theta}_{\mathbf{n}} - \mathbf{X}_{\mathbf{EQ}_{\mathbf{n}}} \operatorname{SIN} \, \boldsymbol{\theta}_{\mathbf{n}} \end{split}$$

where  $\theta_n$  represents the necessary phase angle

The phase corrected equalized main channel signals  $X_{EQ_n}$  and  $Y_{EQ_n}$  are then fed to respective decision circuits 29, 31 (Fig. 2). Each decision element 29, 31 decides the correct value of the 100 output data signal DX<sub>n</sub>, DY<sub>n</sub> from the respective raw outputs  $X_{EQ_n}$ ,  $Y_{EQ_n}$  of the equalizer. The data signal values DX, DY, are then fed to the respective summers 33, 35 from which the main channel in-phase error component EX, and the main channel quadrature phase error component EY, are derived.

As known in the prior art, the equalizer constants CP\_k and CS\_k, etc., are adjusted according to some algorithm in order to produce equalized output signals to remedy the effects of intersymbol interference. Such algorithms are well known in the art and will not be discussed further herein.

Figure 3 discloses the second channel equalizer of the preferred embodiment which in the preferred embodiment is a derivative channel equalizer. Generation of the input signal  $X'_{n+v}$ Y'<sub>n+v</sub> to the derivative channel equalizer is very well known. For example, if  $X_n$  and  $Y_n$  are the sampled in-phase and quadrature phase baseband 120 signals, then X', and Y', are the corresponding sampled derivatives of these baseband signals.

25

30

40

These samples are then fed to the respective delay elements of the equalizer, shown in Figure 3, which differs in structure from the equalizer of Figure 1 in the sole but significant respect that the number of taps and tap constants CP\_v...CPw and CS\_v ... CSw in Figure 3 is less than the number of taps required by the equalizer of Figure 1 to equalize the main channel received signal. The values of the tap constants CP, CS for corresponding taps of Figure 1 and Figure 3 are the same. By using fewer taps, i.e.,  $V \le K$ , W < Mor V < K,  $W \le M$ , the derivative signals  $X_{EQ_n}$  and Y<sub>EQ</sub>, are not as precisely calculated and are typically in error to an extent not tolerable in the main channel received signal. However, we have appreciated that high accuracy is not required in these signals, whereas high accuracy is required in the output data DX<sub>n</sub> and DY<sub>n</sub>. As a particular example, in a modem constructed according to the preferred embodiment, main tap to derivative tap numbers of 23 to 17, 30 to 19 and 39 to 26 were found to provide accurate operation.

Moreover, it has also been found unnecessary

to determine the signal  $X_{EQ_n}$  and  $Y_{EQ_n}$  every baud. In the preferred embodiment these values and hence the values of  $X_{EQ_n}$  and  $Y_{EQ_n}$  are calculated once every other baud only, using a subset of the tap constants determined for the main channel equalizer of Figure 1.

The correlation and phase lock structure employed to utilize these approximately-calculated derivative signals X  $_{EQ_n}$  and Y  $_{EQ_n}$  is illustrated in Figure 4. The derivative signals X  $_{EQ_n}$  and Y  $_{EQ_n}$  are multiplied together with the respective error components of the main channel EX  $_n$  and EY  $_n$  in the respective multipliers 51, 53. The respective products EX  $_n$  X  $_{EQ_n}$  and EY  $_n$  Y  $_{EQ_n}$  are then summed in a summer 55 to produce a signal  $\phi_n$  representative of the clock error.

The output  $\phi_n$  of the correlator is then applied to a second order loop filter. The second order loop filter includes summers 57, 65 a delay element 59, and a constant multipliers 61, 63.

The output of summer 57 is denoted  $\phi_n$  and is delayed by the delay element 59 whose output is fed back as one input to the summer 57. The summer 57 sums  $\phi_n$  with the delayed value  $\wedge$   $\phi_{n-1}$  provided by the delay element to provide

 $\phi_n$ . The multiplier 61 multiplies  $\phi_n$  by a loop constant B. A multiplier 63 also multiplies  $\phi_n$  by a loop constant A to produce  $A\phi_n$ . The loop constants A and B are chosen according to well-known phase lock loop design considerations. A

summer 65 then sums  $A\phi_n$  and  $B\phi_n$  and produces an output  $\psi_n$ . The elements 57, 59 and 61 cooperate to provide a second order loop characteristic and eliminate frequency offset between transmitter and receiver clocks.

Another summer 67 forms an output

$$P_n = \psi_n + \psi_{n-1}$$
 by summing one input  $\psi_n$  with

the output  $\psi_{n-1}$  of a delay element 69. The output  $P_n$  is fed to a decision block 71 where

$$\left[\frac{\mathsf{P_n}}{\alpha}\right]$$

is determined. The constant  $\alpha$  is the smallest adjustment increment or decrement that can be made to the sample clock phase with the given hardware comprising a clock generator 73, and

$$\begin{bmatrix} P_n \\ - \\ \alpha \end{bmatrix}$$

70 represents the integer portion of  $P_n$  divided by  $\alpha$ .

$$\begin{bmatrix} P_n \\ \overline{\alpha} \end{bmatrix} \cdot a$$

provides an integer number of increments or decrements for sample timing correction.

75 The remainder or non-integer portion is determined by the quantity

This remainder portion  $\psi_n$  is stored in the delay element 69 and combined with the next input to the summer 67 in order to provide more accurate sample-time adjustments.

As may be appreciated, since equalized derivative values  $X_{EQ_n}$  and  $Y_{EQ_n}$  are provided only once every other baud, the circuitry of Figure 4 need only operate on a once per every other baud timing basis. Thus, the subscripts "n" as used in Figure 4 indicate the value of the corresponding variable during one particular alternate baud period.

The preferred embodiment just described is admirably suited for a microprocessor modem environment where computation power is at a premium. By utilizing fewer taps, the number of multiplications and summations necessary to

95 calculate X EQ and Y EQ are significantly reduced. By further limiting the calculations to once every other baud, the number of calculations is effectively cut in half. As a consequence of the preferred embodiment, the number of calculations required to implement Figure 4 is also cut in half. All of these savings are made at no significant sacrifice to the ultimate accuracy of the timing correction provided.

It is seen from the above that the number of operations necessary to perform sampling clock

correcting functions is dramatically reduced by the discovery that it is not necessary to completely equalize the second channel signal, and that the equalized second signal need not be determined every baud interval. Furthermore, the system employs an initial phase estimate based on the signal envelope to initially estimate the positioning of the sampling clock and establishes that such an estimate is sufficient to enable employment of the precise adjustment technique employed. This initial estimate provides very important in that otherwise very poor system performance may result. Employment of a second order phase lock loop to compensate for frequency offset provides a further improvement.

## **CLAIMS**

15

35

50

Data communication apparatus having a main channel for receiving a main channel line signal, means for generating and initially approximately timing a sampling signal for sampling the line signal and responsive to a correction signal for adjusting the phase of the sampling signal, means for producing a second channel signal, and apparatus for precisely adjusting the timing of the sampling signal and which comprises:

means for equalizing the main channel signal and employing a plurality of adjustable multiplying coefficients to produce an error signal indicative of the difference between the actual and desired equalizer output;

means for equalizing the second channel signal to produce an equalized second channel signal; and

means for correlating the equalized second channel signal with the error signal to derive a correction signal for correcting the timing phase of the sampling signal.

2. Apparatus according to claim 1, wherein the correlating means comprises:

means for deriving a phase error signal by correlating the second channel signal and the said error signal;

means for removing frequency offset from the phase error signal to produce a frequency adjusted phase error signal; and

means for determining the adjusted phase error signal the number of increments of timing phase correction to be made.

3. Apparatus according to claim 1 or 2, wherein the means for equalizing the second channel

employs a number of multiplying coefficients less than the said plurality.

4. Apparatus according to claim 1, 2 or 3, wherein the means for equalizing the second channel signal operates less than once per baud period to generate said equalized second signal.

5. Apparatus according to any preceding claim, wherein the said error signal includes first and
 second components, and wherein the equalized second channel signal includes first and second components.

6. Apparatus according to claim 5, wherein the correlating means includes means (1) for multiplying the first component of the error signal by the first component of the equalized second channel signal to form a first product, (ii) for multiplying the second component of the error signal by the second component of the equalized second channel signal to form a second product, and (iii) for summing the first and second products to form a phase adjustment signal.

7. Apparatus according to claim 6, further including:

75 means for second order filtering the phase adjustment signal to produce a corrected signal, and

means for dividing the corrected signal by a clock correction increment to determine a precise adjustment increment for the sampling clock.

8. Apparatus according to claim 7, wherein the second order filtering means comprises:

a first summer;

means for multiplying the phase adjustment signal by a constant to provide a first input to the first summer;

a second summer having an output and receiving the phase adjustment signal as sone input and a delayed version of the output as a second input; and

means for multiplying the output by a second constant to provide a second output to said first summer.

- 9. Apparatus according to claim 7 or 8, wherein the dividing means further includes means for delaying the remainder of the dividing and adding the delayed remainder to the corrected signal.
- 10. Apparatus according to any preceding claim, wherein the second channel signal is a derivative channel signal.
- Data communication apparatus substantially as herein described with reference to the drawings.

100

90

95