## PATENT SPECIFICATION (11) 1 597 430 (21) Application No. 18406/79 (22) Filed 19 May 1978 (62) Divided Out of No. 1597429 (32) Filed 11 Jul. 1977 in (31) Convention Application No. 814836 (33) United States of America (US) (44) Complete Specification Published 9 Sep. 1981 (51) INT.CL.<sup>3</sup> G05B 19/02 (52) Index at Acceptance G3N 292 402 BA4 40 5 10 15 20 25 30 35 ## (54) PROGRAMMABLE LOGIC CONTROLLER (71) We, AUTOMATION SYSTEMS, INC., a company organised and existing under the laws of the State of Iowa, U.S.A., of Lancer Park, Eldridge, Iowa 52803, U.S.A., do hereby declare the invention, for which we pray that a patent may be granted to us, and the method by which it is to be performed, to be particularly described in and by the following statement:- This invention relates to controllers for mechanical systems requiring logic processing input data, and more particularly to a programmable controller equipment associated with a transfer line or to control a machine tool or other mechanical system of the type generally, in the prior art, controlled by a relay logic system. in the prior art, controlled by a relay logic system. One example of the prior art is U.S. Patent 3,827,030 to Seipp. The Seipp reference discloses a programmable logic controller which incorporates, in addition to the normal input and output interface circuits, a supplemental random access memory for storing data used in calculating. Logic signals to and from the input and output interface circuits travel on separate one bit data buses. The data processed by the controller and retained in the random access memory is not significantly affected by power interruptions since a separate battery is incorporated into this circuit to maintain a holding voltage on the random access memory during such times as when the equipment is turned off or power is otherwise interrupted to the controller. While there are desirable aspects to a permanent memory, there are other desirable features of a nonpermanent memory for the temporary storage of data. Often times the need arises to readily erase the data in a permanent memory and this can be difficult to accomplish with conventional controllers such as is set forth in Seipp. In column 15 of U.S. Patent 3,944,984 to Morley et al, reference is made to latch circuits which allow designated outputs to have retentive memory in case of power failure. While this is a desirable feature, programming of the device is made difficult by the dedication of the specific inputs and outputs to the latching functions when it may actually be that the data which is desired to be latched in the event of power failure does not need to interface to any equipment without further processing. Moreover, the resetting of the otherwise permanent memory found in certain prior art controllers is generally either so easy to do that it can be accomplished by accident or so difficult to do that substantial time is devoted to what should otherwise be a simple straightforward procedure. In general, prior art controllers do not have associated with them switches and displays which make it easy for an operator to follow the functioning of the programmable controller and to determine where errors may exist in programs. Typically, prior art controllers require complex programming devices to be associated with them for the purpose of programming the read only memory generally used to store the program for the controller. For the most part, programmable logic controllers of the prior art do not have a display for displaying the state of the accumulator or the state of an accessed data bit nor do the devices have manual controls which are simple to operate in a manual mode or in a mode in which the outputs are disabled. U.S. Patent 4,006,463 to landell discloses an industrial process sequence controller which digitally displays the sequence step. This patent also discloses a switch for disconnecting load terminals from attached loads thereby disabling the outputs and another switch for causing the sequence steps to be sequenced manually. However, this disclosure sets forth no means of protection which would preclude the energization of the loads when the unit is placed in the manual or set-up mode. This would permit inadvertent operation of the 45 50 55 60 10 15 20 25 30 35 40 45 50 55 equipment in a fashion which could severely damage the equipment to which the controller is attached. The sequence controller of Landell does not incorporate a large programmable read only memory which is scanned at a high rate of speed as in prior art programmable logic controllers, and therefor it does not present the same programming difficulties of prior art programmable logic controllers. Typically, programmable logic controllers of the prior art, such as U.S. Patent 3,827,030 to Seipp, transferred data to the interface devices on a single bit data bus. Some prior art equipment incorporated a single bit data bus for transmitting data to the interface devices and a second single bit data bus for transmitting data back from the interface devices. U.S. Patent 3,881,172 to Bartlett et al. discloses a single bit data bus which is bidirectional and is used for both inputs and outputs. U.S. Patent 3,997,879 to Markley et al incorporates a co U.S. Patent 3,997,879 to Markley et al incorporates a complex data transfer system. An eight conductor data bus is used for transmitting data in parallel form to the interface devices. A second eight bit data bus is used to transmit data from the interface devices back to the processing equipment. Very complex and expensive equipment is required in the disclosed circuitry to handle to the two eight bit data buses. U.S. Patent 3,827,030 to Seipp discloses a conditional instruction referred to as a "store Seipp function". This is used to allow the skipping of program statements prior to the next store instruction conditioned upon the state of the accumulator output. While this is a useful feature, certain programming needs make the use of this feature rather awkward. Occassionally, it is useful to be able to return to the beginning of the series of program statements with a single instruction rather than to have to use a sequence of skipping instructions to skip groups of operations between sequential store operations. One function typically required to be performed either by a programmable logic controller or equipment associated with it is a timing function, some programmable logic controllers incorporate complex timing circuits which can be numerically controlled by data programmed into the controller. Where read only program memories are used, this makes a change of the timing intervals difficult. In any event, the incorporation of this feature substantially increases the requirement for data storage by the data controller. Various attempts to incorporate timers into programmable controllers have generally resulted in very expensive equipment operating in a complex fashion. As an alternative to incorporating timers within the unit, timers can be connected to individual input and output circuits. Not only does this use up various address locations which thereby reduces the number of address locations available for normal input and output functions, but additionally (unless the circuit is otherwise specially designed), this uses expensive input and output interface circuitry for accomplishing the timing function. Prior art controllers, such as disclosed in Seipp, require substantial decoding circuitry to convert the programmed data to operating instructions and to thereafter operate upon addressed data. This circuitry adds to the cost of the equipment, increases its size and reduces reliability. Similarly, machine instruction decoding has been complicated in prior art controllers, with similar effects. According to one aspect of this invention, a programmable logic controller comprises:- (a) output circuits, each having a selected address; (b) input circuits, each having a selected address; (c) means for generating a succession of program statements in the form of multiple-bit binary logic, and including means for creating an end of scan signal when the creation of one group of program segments has been completed and the process is to begin again from the same initial program statement; (d) an accumulator; (e) means for processing said program statements in succession to cause said output circuits to change state in response to the state of said accumulator, said output circuits and said inputs circuits and in response to said program statements, said processing means being operable upon a single statement at any given time; (f) a serial data source connected to a serial data input and arranged to receive said end of scan signal; (g) serial data input means separate from said input circuits and responsive to a specifically coded program statement for causing serial data from said serial data input to be applied to said accumulator and for providing a serial data enable signal to said serial data source each time the specific program statement occurs; (h) a random access memory having several locations each of which can store a bit of binary logic, each of said locations having a selectable address different from said addresses of said input or output circuits; and (i) said processing means including means for processing said program statements in succession to cause the bits in said locations to change state in response to the state of said accumulator, said output circuits and said input circuits and in response to said program statements. In a preferred embodiment of the invention the random access memory (RAM) 5 constitutes a scratch pad memory for the temporary storage of data which memory is divided into two separate sections one of which is completely reset when power is turned on and the other of which is normally maintained in its programmed state regardless of power failure. Moreover, the retentive portion of the scratch pad memory can only be reset by the actuation of a reset button when the power to the unit is "off". Actuation of the reset 10 button when power is "on" has no affect upon resetting of the retentive half of the scratch pad memory. The machine instructions for the controller preferably include a set data inhibit/enable instruction which will cause all subsequent store instructions to store zero if the accumulator output is 1. Another machine instruction that is conditional upon the accumulator output is 15 the set store inhibit/enable instruction which will cause all subsequent store instructions to be inhibited if the output of the accumulator is 1. A third conditional instruction is the conditional end of scan which causes the scanning of the program to be reset to the initial set of the program if the accumulator is 1. These features are all simply incorporated with a straightforward logic circuit in an inexpensive fashion and are powerful programming 20 techniques for accomplishing the results for which programmable logic controllers are normally used. Still another feather of the preferred controller is the incorporation of serial mode timers which can be cascaded to virtually any number of timers and which operate without any address code being required. The timers are each manually externally adjustable, or 25 optionally remotely adjustable, as to the length of time for which the timing function occurs. They are selected in the order of the sequence of the timing instructions in the program which is controlling the operation of the logic controller. The delegation of address codes solely to the input and output locations and the scratch pad locations while reserving a sequential access to the timers results in highly efficient use of the limited memory which 30 one can obtain for a low cost. Moreover, should there be a need to address any specific timer or groups of timers in other than the sequential fashion inherent in the machine, the outputs of the timers can be stored in the scratch pad memory either in the retentive portion of non-retentive portion and later address at any time as desired. 35 The invention will now be described by way of example with reference to the drawings, in 35 which :-Figure 1 is a block diagram depicting the connection of a programmable logic controller in accordance with the invention to conditional sensors and controllable devices associated with the equipment to be controlled by the controller; Figure 2 is a block diagram depicting an input and an output interface circuit of Figure 1 40 as they connect to the conditional sensors and controllable devices associated with the controlled equipment; Figure 3 is a diagram of a printed circuit card edge connector into which input or output interfacing circuit cards such as those of Figure 2 are inserted; 45 Figure 4 is a block diagram illustrating the logic circuit of the controller of Figure 1; 45 Figure 5 is a circuit diagram of a portion of Figure 4 and includes the single-bit to eight-bit converter, the clock circuit, and the start-up circuit of Figure 4; Figure 6 is a circuit diagram of a portion of Figure 4 and includes the PROM circuit, the RAM circuit and the card select decoder of Figure 4; Figure 7 is a circuit diagram of a portion of Figure 4 which includes the logic circuit of 50 50 Figure 4; Figure 8 shows the arrangement of data locations and the means of addressing those data Figure 9 is a block diagram of the timers of Figure 1 showing how groups of timer cards may be cascaded to permit use of a large number of timers with the controller logic of the 55 programmable logic controller; Figure 10 is a circuit diagram of one of the 8-timer cards of Figure 9; and Figure 11 is a circuit diagram of the "eight timers and light circuits" of Figure 10. Referring in particular to Figure 1 there is illustrated in block diagram form the preferred embodiment of the programmable logic controller of the invention. The controller is 60 adapted to control equipment associated with a transfer line or a machine tool 200. The controller could equally well be used for controlling other mechanical systems of the type generally controlled by a relay logic system. Associated with the equipment are conditional sensors 201 which may be limit switches, relay contacts, push buttons, etc. These are schematically represented as switch 256 as shown in Figure 2. The controllable devices 202 10 15 20 25 30 35 40 45 50 55 60 65 associated with the transfer line or machine tool 200 may be motors, motor starters, indicator lights, relay coils, etc. Motor 257 of Figure 2 is a typical controllable device and is shown as merely an example of one of the controllable devices 202. Since the conditional sensors 201 and the controllable devices 202 normally operate at voltages and currents different from those used by typical logic circuitry, and since isolation among individual inputs and outputs is desirable, the programmable logic controller incorporates I/0 interfacing circuits I/0 1 through I/0 16. While Figure 1 discloses I/0 1 through I/0 7 as connecting to conditional sensors 201 and I/0 8 through 16 as connecting to controllable devices 202, the equipment is adapted so that any desired arrangement of inputs and outputs can be achieved by the insertion of appropriate input or output interface cards in the various I/0 positions. I/0 1 is typical of I/0 1-7 and contains an input printed circuit card 211 with the capacity to handle eight input circuits. I/0 8 is typical of I/0 8 through I/0 16 and contains within it an output printed circuit card 218 which is capable of handling eight output circuits. It can be observed then that the preferred embodiment as shown in Figure 1 is set up to handle 56 inputs and 72 outputs. shown in Figure 1 is set up to handle 56 inputs and 72 outputs. A group of twelve lines (J, E, lines 3-10, A, and 1) connect the contoller logic 300 to each of the I/0 interfacing circuits. These lines connect to a printed circuit card edge connector 30 as shown in Figure 3 associated with each of the I/O interfacing circuits. The input circuit card 211 is inserted into a connector 30 for I/0 1 and the output circuit card 218 is inserted into an identical printed circuit card edge connector 30 associated with I/0 8. By simply inserting the desired printed circuit card into the printed circuit card edge connector associated with each of the 16 I/O positions, one can then accomplish apportionment of input and output circuits in various different combinations. As shown in Figure 1, timers 800 connect directly to the controller logic in a simple fashion and do not require the use of the I/O interfacing circuits nor the address lines associated with those circuits. It can be observed from figure 1 that each individual interfacing circuit is separately addressed from the controller logic through the card address lines which connect to terminals C and L on connector 30, one of which is associated with each of the I/0 interfacing circuits. Data to and from the interfacing circuits is transmitted bidirectionally on the common eight bit bus which includes lines 3-10 and operates in association with whichever of the I/0 interfacing circuits is addressed by the card address lines. Referring more particularly to Figure 2 there are illustrated input circuit card 211 and output circuit card 218. Input circuit card 211 has along one edge (shown along two edges for purposes of illustration) printed circuits card edge connecting portions such as 272 and 273 which extend nearly to the edge of the printed circuit card and make contact with the contacts 1, 3-10, 13, 15-22, A, C, E, J, L, P, and S-Z of printed circuit card edge connector 30. The function of each edge portion is set forth in figure 3. As an interlocking feature, the edge connection portions associated with contacts 13 and P do not extend as close to the edge as do the remaining edge connecting portions. These connections are used for interlocking the circuits so that as a card is removed this connection breaks first and power to the programmable controller can be turned off before other connections are affected. The terminals of the printed circuit card edge connector 30 are wired to a terminal strip 253 where ready connection can be made by terminals 270 and 271 to external conditional sensors such as switch 256 which is shown connected in series with a 110 volt AC source 255. The input circuit card 211 includes two 4-bit input interfacing circuits 211a and 211b which are identical in construction. 4-bit interfacing circuit 211a includes four input bit handling circuits 231-234 which are identical in construction. Input bit handling circuit 231 includes an isolator circuit 250 which is as described in U.S. Patent No. 4,063,121. In addition to the circuit disclosed in this patent, the isolator 250 includes a drive circuit for driving a light emitting diode 251 which indicates the state of the input switch. A gate 252, which is preferably a Motorola MC14016 CMOS device, is used to control whether or not the output of the isolator 250 is applied to line 3 of the common eight bit bus. Output circuit card 218 includes two identical 4-bit latching and output interfacing circuits 218a and 218b. 4-bit latching and output interfacing circuit 218a includes four identical output bit handling circuits 241-244 each of which can control 110 V.A.C. output circuits carrying 2 amperes. Output bit circuit 241 includes an isolator 260 which incorporates circuitry such as is shown in U.S. Patent No. 4,055,793. It additionally includes a drive amplifier for driving a light emitting diode 261 which indicates the state of the output. A signal from J connects to the isolator for disabling the output of the isolator notwithstanding the input signal and the indication of the LED 261 as to the otherwise effective output signal condition. The input to the isolator is determined by the output of latch circuit 263. When enabled by the output 4 of two bit decoder 264 the output of the latch circuit 263 assumes the state of the input of the latch circuit. The input of the latch circuit connects to line 3 of the eight bit common bus. Line 4 is energized when the output circuit card 218 is enabled through line C 25 45 60 65 and the write command is received through read/write (R/W) line E. If no write command is received, but the card is enabled through line C, then output 3 of decoder 264 is energized which thereby allows transmission gate 262 to place the condition of latch 263 onto line 3 of the eight bit common bus. It can be seen, therefore, that line 3 of the eight bit common bus connects both to the input circuit cards and to the output circuit cards and is used for 5 transmitting data both to and from circuit cards associated with the programmable logic controller. It can also be observed that a card containing both input and output circuits (such as 4+4) could be used in an I/O position. Referring more particularly to Figure 4 there is illustrated in block diagram form the controller logic 300 of Figure 1. The actual circuit diagrams of controller logic 300 are contained in Figures 5, 6 and 7. Referring more particularly to Figure 5 there is illustrated 10 the clock circuit 301 which controls the mode of operation and the rate at which the programmable logic controller functions. There is illustrated a three position switch 94 for controlling the mode of operation. When connected to contact 95, the clock is permitted to free-run but when connected to 15 position 97, transistor 18 is caused to conduct thereby clamping the voltage on the input of Schmitt trigger 90. Schmitt trigger 90 normally oscillates by the action of charging and discharging capacitor 93 through resistor 92, but when transistor 18 is turned on, discharge of capacitor 93 is precluded. The third position for switch 94 occurs when it is connected to contact 96. This third position provides a ground reference to the output disable line J. 20 When the switch is connected to either contacts 96 or 97, the output disable line J is energized and all outputs of the controller are rendered inoperative. When switch 94 is connected to controller are rendered inoperative. When switch 94 is connected to contact 97, a single clock pulse can be generated by the momentary closure of push button switch 17. At any other position of switch 94, push button 17 has no effect. By repeatedly operating switch 17 when switch 94 is connected to 25 contact 97, repeated clock pulses can be generated to allow observation of the action of the programmable controller. Since the input and output indicating diodes (such as diodes 251 and 261 of Figure 2) remain operative when the outputs are disabled, trouble shooting of the program is made simplier. Gate 107 provides a clock pulse to the RAM strobe circuit. Push button reset switch 109 connects through diode 108 to contact 97 of switch 94. Since 30 reset switch 109 is only needed when manual operation of the clock is desired, it is connected in series with switch 94 to only provide the ground signal needed for the reset function when the switch 94 is set to the manual mode. This prevents inadvertent and possibly dangerous resetting of the PROM 20 program scanning sequence during normal 35 Start-up circuit 302 incorporates circuitry to sense the presence of eight volts of B+ When power is applied, transistor 113 is caused to conduct and charge capacitor 112 through resistor 119. Capacitor 112 will eventually charge to the voltage level of operation of zene diode 111 which receives current through resistor 118 (less the voltage drop of the base emitter junction of transistor 113). These components then affect the operation of exclusive or gate 110 by coupling through resistor 117 to the parallel combination of capacitor 115 and resistor 116 and the feedback resistor 114. The exclusive or gate 110 40 controls the state of transistor 21 and initially maintains flip-flop 23 in a reset condition. With the output of transistor 21 initially low, the Q output goes high thereby presenting a reset signal to various portions of the programmable logic controller. Since the reset input 45 of flip-flop 23 is high the Q output of flip-flop 23 is low, thereby disabling all outputs and disabling the output of the accumulator. (Note the coupling through the clock circuit 301 to the output disable line J.) The Q output of flip-flop 23 connects to the master reset MR of latch 105 causing all outputs to be reset. The data input of flip-flop 23 is supplied through resistor 98 and filtered by capacitor 99. After the supply voltage has reached its requisite 50 level, the output of exclusive or gate 110 goes low allowing the next subsequent clock pulse to operate flip-flop 23 to reverse the state of its outputs, thereafter allowing normal operation of the programmable logic controller. The effect of the start-up circuit 302 is to cause one complete cycle of reading of the program instructions to occur before the actual effective operation of the programmable 55 controller begins. During this initial cycle, all of the output interface circuits which are addressed for storage by the program are latched off and the non-retentive portion of the RAM storage (scratch pad) locations which are addressed for storage are reset. Referring more particularly to Figure 6 there is illustrated a binary counter 19 (Fairchild CMOS type 4040) which receives through resistor 40 and diode 41 a clock pulse from the clock output of clock circuit 301. Binary counter 19 counts to a full count on 10 binary output lines and then produces an end of scan signal at its terminal E.O.S. which feeds back to the base of transistor 21. This produces a reset output signal at the Q output of flip-flop 22 at the next clock output. This reset output resets binary counter 19 by the action through the reset input R of binary counter 19. This binary counter 19 then begins to count again 30 until a full count is reached and the process repeats itself. The output of the binary counter 19 functions to step the N-MOS PROM 20 through 1,024 words of memory, each word containing eight bits. The memory is an Intel light erasable reprogrammable memory manufactured by the Intel Corporation of Santa Clara, California (part no. 2708). The nature of this product as used in programmable logic controllers is set forth in U.S. Patent 3,944,984 to Morley et al. To convert from the N-MOS circuit of the PROM to the C-MOS circuitry of the remainder of the controller, two level shifters 25a and 25b are used (Fairchild CMOS type 4104). A group of eight diodes 26 are connected to the inverted outputs of the level shifters 25a and 25b to produce a signal at the base of transistor 27, in conjunction with resistor 29 and 10 diode 28, to indicate that all of the bits in a particular word being read are a logic 1. The programming of all bits to a logic 1 can be accomplished anytime an error in programming the PROM is made simply by programming any remaining logic 0's to logic 1's. The resultant activation of transistor 27 in this condition is used to signify that no operation of the controller is desired (NOP). This procedure essentially erases errors. Transistor 27, by connection to the clock input of accumulator 80 as shown in Figure 7, prevents the operation of the accumulator during the time a fully programmed word (all bits are 1) is 15 being read from the PROM 20. The individual I/O units I/O 1 through I/O 16 are selected through card address lines 20 which are generated by card select decoder 306. Decoder 306 has sixteen output lines S0 20 through S15 which are selected according to the binary count on the input lines. As can be observed from Figure 6, two of the input lines connect to the $\overline{Q4}$ and $\overline{Q5}$ outputs of level shifters 25a and 25b (LS). The remaining two lines are generated from latches controlled by machine language instructions. This has the effect of dividing the I/O locations into four 25 sections as will later be described with reference to Figure 8. 25 This type of division of access to I/O locations or scratch pad locations is similar to the "units" and "pages" sectioning of memory disclosed in U.S. Patent 3,827,030. Lines in the common eight bit data bus are addressed by the outputs from the Q6, Q7 and Q8 outputs of level shifter 25b. It can therefore be observed that five of the eight bits of each word are used generally for address purposes. The remaining three bits present at the Q1, $\overline{Q2}$ and $\overline{Q3}$ outputs of level shifter 25a are used generally for operating instructions. These instructions are as set forth in Table 1: | 1 - L<br>44-8 fu | OGIC INSTRUCTIONS | ctioning as address codes) | |------------------|---------------------|----------------------------| | | TABLE $1 \cdot LOG$ | s #4-8 functi | | | | (Outputs #4-6 inititioning as addiess codes) | | |----------|---------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------| | Output # | Name | Function | Octal value | | 3 2 1 | | | bits | | 0 0 0 | Machine | To select appropriate machine instruction in accordance with PROM address bits. (See Table 2) | 0 | | 0 0 1 | OR | Or ACC (accumulator) with data from I/O or scratch pad memory at a position corresponding to PROM address bits (Outputs #4-8) and machine selected location, side and tier. Store answer in ACC. | 1 | | 0 1 0 | AND | And ACC with data similarly selected from I/O or scratch pad memory. Store answer in ACC. | 2 | | 0 1 1 | LOAD | Load ACC with data similarly selected from I/O or scratch pad memory. | 3 | | 100 | STORE | Store ACC data in similarly selected I/O or scratch pad memory location. | 4 | | 101 | ORC | Or ACC with complement of data similarly selected from I/O or scratch pad memory. Store answer in ACC. | 5 | | 1 1 0 | ANDC | And ACC with complement of data similary selected from I/O or scratch pad memory. Store answer in ACC. | 9 | | 111 | LOADC | Load ACC with complement of data similary selected from I/O or scratch pad memory unless all address bits are 1, then no operation (NOP). | 7 | It can be observed that with all of the instructions except the first, an address location is logically relevant to the instruction. However, with the first instruction, there is no associated address code relevant to the machine language function. In view of this, the address bits can be used to select from among a large number of machine language operations (potentially 32). The various machine language operations which are operable with the disclosed circuit are as follows: 5 | (Outputs #1, 2 and 2 an 3) | |----------------------------| | 2 | | | | | | (Outputs #1, 2 and 3 an 9) | | |-------------|------|----------------------------------------------------------------------------------------------------------|------------------------| | Output | Name | Machine instructions | Octal value of address | | 45678 | | | Citis | | 00000 | NOP | No operation. | 00 | | 0 0 0 0 1 | IOE | I/O location enable. | 01 | | 0 0 0 0 1 0 | ALD | Address jump to low order decades (1st tier of side) X00 to X37 | 05 | | 0 0 0 1 1 | AUH | Address jump to under 100 (lower side of location) OXX | 03 | | 0 0 1 0 0 | ADI | Set data inhibit/enable from ACC (if ACC is a one, all subsequent store instructions will store zero). | 94 | | 00101 | SSI | Set store inhibit/enable from ACC (if ACC is one, all subsequent store instructions will be inhibited). | 05 | | 0 0 1 1 0 | CEOS | Conditional end of scan (if ACC is one, reset memory scanner to zero). | 90 | | 0 1 0 0 0 | EOS | End of scan. Reset the memory scanner to zero so that time is not wasted scanning unprogrammed memory. | 10 | | 0 1 0 0 1 | SPE | Scratch pad location enable. | 11 | | 01010 | AHD | Address jump to high order decades (2nd tier of side) X40 to X77. | 12 | | 01011 | АОН | Address jump to at least $100$ (upper side of location) $1XX$ . | 13 | | 10000 | SIO | Serial I/O active. (Serial input/output for special functions such as timers, remote I/O, or computers.) | 20 | 65 Referring to Figure 6, there is illustrated a RAM circuit 305 which contains the scratch pad memory. The scratch pad memory includes RAMs (random access memories) 32 and 33 (Motorola CMOS 4505). RAM 32 operates from the supply B+ voltage and therefore loses its memory when power is momentarily interrupted or when the controller is turned off. Upon restoration of power, start-up circuit 302, as previously described, resets all 5 storage locations of RAM 32 which are addressed for storage by the program instructions of PROM 20. In contrast, RAM 33 is not only supplied during normal operations through diode 36 with a B+ supply voltage but in addition when supply voltage is removed, a battery 37 supplies the appropriate voltage for continued operation through the normally closed contacts of switch 35, resistor 38. A capacitor 39 is used to filter the supply voltage 10 supplying RAM 33. It can be noted that when power supply is off and switch 35 is actuated, the supply voltage is removed from RAM 33 and is replaced by ground potential which eventually drains capacitor 39 through resistor 38. RAM 33 has the property of having all data bits high when power is restored. Since subsequent logic operations invert this logic, the effect is to have all data positions reset upon operation of the reset button 35 when 15 power is off. When power is on, operation of reset button has no effect since only the voltage drop of diode 39 presents itself between the supply voltage and the RAM 33. The presence of resistor 38 prevents the shorting to ground of supply voltage applied to RAM 33 if switch 35 should be inadvertently actuated and provides a trickle charge to battery 37 to maintain its charge. It can be seen that the reset button functions only when power is off, 20 thereby preventing an inadvertent erasure of data in RAM 33 during normal operation of the equipment. Nonetheless, the resetting of all data to zero in RAM 33 can very easily be accomplished simply by turning off the programmable logic controller and actuating the 25 While battery 37 maintains a power supply for RAM 33, the normal operation described for start-up circuit 302 is to cause one complete cycle of reading of the program instructions to occur during which time addressed storage location are reset. To prevent this from happening to the retentive half of the scratch pad memory the same signal which causes the accumulator output to be disabled connects through resistor 43 to disable the operation of RAM 33. Isolating diode 42 prevents the low signal on the CEL input of circuit 33 from 30 affecting the input to the inverting amplifier 34. Inverting amplifier 34 normally functions to select either RAM 32 or RAM 33 when the scratch pad memory is otherwise enabled through the input at CE2 of the respective RAMs. Referring more particularly to Figure 5 there is illustrated a single bit to eight bit converter 303. This circuit controls the data on the common eight bit bus which connects to 35 all of the interface circuits. In the normal read mode the data selector 103 (Motorola CMOS 4512) is enabled by the I/O address enable line. The binary data from the eight bit bus address lines connecting to A, B and C are decoded and enable one of the inputs X0 through X7 to transmit data to the data output Z. This output is then applied to the one bit bus for operation by the logic circuit 307. It can be observed for any card selection of the 40 card select decoder 306, eight bits of data will be present on the lines 3-10 of the eight bit bus. When the unit is in the read mode, these bits will correspond to the states of the inputs or outputs of the I/O interfacing circuits of the addressed card. When data at a particular location is to be changed, the output of exclusive or gate 102 is significant. If the data in the output location is the same as the data to be stored, then the 45 output of the data selector 103 will be the same as the output of the accumulator which connects to an input of the exclusive or gate 102.) In this event, the output of the exclusive or gate 102 will be a logic zero. If the data selector output is different from the data from the accumulator then this difference will be detected by exclusive or gate 102 and a logic 1 will be produced at the data input of the addressable register 101. Since the addressable register 50 is addressed by the same address lines addressing the data selector the logic signal at the output of exclusive or gate 102 will be present at the addressed output of the addressable register corresponding to the line addressed by the data selector. For example, if line 7 were selected through input X4 of data selector 103, the addressable register would place the output from exclusive or gate 102 at Q4 of addressable register 101. If a difference is 55 detected, then exclusive or gate 104 will have a logic 1 at one of its inputs. It is the property of exclusive or gates to invert the data in one of its inputs when its other input is at a logic 1 and to not invert data when at a logic zero. The effect of this action is to produce at the data inputs D0-D7 of latch 105 the data on the eight bit bus except that the single addressed bit which needs to be inverted, if any, is inverted in the latch 105. When the write command is received, latch 105 produces at its output Q0-Q7 the revised eight bit data and inverting amplifier 106 applies a write signal to the output circuits to cause the latches in the eight output circuits of the addressed card to assume the status of the new group of eight bits on the common eight bit bus. (Latch circuit 105 may be Motorola CMOS 4508, exclusive or gates 104 may be Motorola CMOS 4070 and addressable register 101 may be Motorola CMOS 4099). forth in Table 2. Referring in particular to Figure 7 there is illustrated the logic circuit 307 of Figure 4. In analysing the logic circuit it should be kept in mind that the PROM 20 has all outputs high if it is not programmed. The inverting feature of level shifters 25a and 25b produce the more conventional normally low outputs for an unprogrammed state at their inverted outputs. 5 The basic data handling of the logic circuit 307 is accomplished by the accumulator 80. The accumulator 80 has a nand gate 85 which provides for disabling of the output of the accumulator during the initial cycle through the PROM after the unit has been turned on as has been previously discussed. The output of the accumulator 80 is determined principally by the combination of nand gates 83 and 84 which are connected together to form a flip-flop 10 circuit. The equivalent Q output of the flip-flop appears at the output of nand gate 84 and the equivalent of Q output appears at the output of nand gate 83. The output of nand gate 81 produces the set signal for the flip-flop circuit and the output of nand gate 82 produces the reset signal for the flip-flop. The actual set and reset are inverted in polarity in that the set function is accomplished by the output of nand gate 81 going low and the reset function 15 is accomplished by the output of nand gate 32 going low. The clock provides an input to the accumulator through resistor 88 by connecting to inputs of nand gates 81 and 82. This connection allows the flip-flop circuit to change states only during a clock cycle. It can be noted that nand gates 81 and 82 have inputs corresponding to Q1 and Q2 of the PROM. The remaining two inputs on nand gates 81 and 20 82 contain normal and inverted data, the inverted data being provided by inverter amplifier 89. As can be observed from the accumulator diagram, the and/or and load functions are all accomplished simply by the direct application of the Q1 and Q2 complement signals to the accumulator. For the store and machine functions, both the Q1 and Q2 corresponding inputs to the nand gate will be low and therefore the accumulator will not change state. 25 25 It is believed that the simple relationship of the and, or and load function to an accumulator state has not been previously appreciated. Where the accumulator is an R/S or J/K flip-flop, or equivalent, the "and" instruction means that you can only reset the accumulator flip-flop if data is "0". The "or" instruction means that you can only set the accumulator flip-flop if data is "1". The "load" instruction means that you set the accumulator flip-flop if the data is "1" and reset the accumulator if the data is "0". This 30 previously unappreciated simple relationship allows direct control of the accumulator by the stored instruction bits without decoding, providing the instruction bits are appropriately designated and arranged. The logic functions of the accumulator which involve the complements of the addressed 35 35 data are achieved by direct connection of the Q3 output of the level shifter to the B input of circuit 60. Circuit 60 is a Motorola CMOS MC14053 analog demultiplexer which functions equivalent to a relay as connected and shown in the drawings. The signal at input B causes the line connecting to Bz to connect either to the line connecting to Bx or the line connecting to By. Since inverting amplifier 62 is positioned between the two inputs and 40 since the data addressed appears at input Bx of circuit 60 the data to the accumulator is either normal or inverted depending upon the state of Q3. A resistor 62 and light emitting diode 63 serve to provide visual indication of the status of the addressed data. Similarly, an inverting amplifier 64 provides a visual indication of the status of the output of the 45 accumulator by driving light emitting diode 66 through resistor 65. This display is quite 45 useful in checking program operation in the single step mode with outputs disabled. In addition to the normal data input and control, direct data input to the accumulator can also occur from nand gate 57 when serial data is present on the serial data in line and when the clock of serial data is actuated. This has the effect of resetting the accumulator when serial data is received. The clock signal for serial data is produced by nor gate 58 which has 50 at its input a Q4 signal from the level shifter and an enable signal from the Q0 output of decoder 53, the Q0 output being activated when inputs A and B are both logical zeros corresponding to the machine language selection by the three operating bits 1, 2 and 3. It may be noted that output Q0 of decoder 53 also controls the functioning of the machine instruction decoder 50 which is a one of eight addressable latch (such as Motorola CMOS 55 4099). This addressable register is addressed through address lines A0 through A2 which are connected to the inverted Q8-Q6 outputs of PROM 20. The data selected is chosen by the C input of circuit 60 which is controlled by the Q6 out of the level shifter 25b. The function of this input is to select whether the data feeding circuit 50 comes from the accumulator (to thereby be a conditional instruction) or from the memory location (to thereby be an unconditional machine instruction). The memory location chosen is the $\overline{Q5}$ from level shifter 25b and the data input is the inverted accumulator output produced by inverting amplifier 64. Depending upon the binary code applied to the address inputs, the Q0-Q6 outputs of latch 50 find correspondence with some of the machine instructions set 25 50 55 60 5 10 15 20 25 30 35 40 45 55 60 65 Q0 of latch 50 corresponds to the EOS instruction by coupling the "1" bit from Q5 through circuit 60 to the data select line and then through the Q0 output and resistor 51 to activate the end of scan control of the start-up circuit 302. This occurs when all address lines are zero. The Q1 output of latch 50 serves to control the B input to decoder 70 which functions to select between the I/0 addressing and the RAM addressing. The Q1 output also serves to connect to one input of exclusive or gate 87 which inverts the logic of the one bit bus since the random access memory uses inverted logic as compared to the I/0 circuits. The one bit bus couples to the data input of the RAMS 32 and 33 by connection to the output of inverting amplifier 61. The Q2 and Q3 outputs of circuit 50 produce two address bits which are used by the card select decoder. One of these address bits is used directly by the address input A5 of each of the RAMS and the remaining address bit is used to select between RAM 32 and RAM 33. The selection of various address locations by the Q2 and Q3 outputs is diagrammatically set forth in Figure 8. Figure 8 shows the storage positions in both the I/O locations and RAM locations and illustrates that each of the locations is divided into two sides and each of the sides in divided into tiers. The numbers designating the changes between locations, sides and tiers are a three digit number representing the octal value of the address bits for the first two digits and the octal value of the operating bits for the last digit. The Q4 output of latch 50 is the first of the conditional machine instructions and results in performing the SDI machine instruction as set forth in Table 2 through the action of or gate 86. Output Q5 of latch 50 controls the SSI machine instruction by its connection to an input of nor gate 55. Q6 is the conditional end of scan instruction (CEOS) and accomplishes the functions set forth in Table 2 by the connection through resistor 52 to the start-up circuit 302. The Q1 output of decoding circuit 53 decodes the store instruction from the Q3 and Q2 bits applied at inputs A and B of decoding circuit 53. The decoding circuit is clocked by the clock output connecting to the input of nand gate 54 along with a Q1 bit from the level shifter. When the binary code is appropriate for a store instruction (see Table 1), the clock pulse enables the decoder output thereby producing a pulse at Q1 of latch 53. This pulse then passes through the nor gate 55 unless inhibited by the Q5 output of latch 50. This pulse is then applied to the A input of binary decoder 70 to cause a write signal at the output of Q1 of decoder 70 if the B input is addressing the I/O circuits or the Q3 output if RAM locations are being addressed. It can be observed that the Q1 and Q2 bits connect directly to the gates driving the set and reset input of the accumulator latch. These two bits are directly read from the PROM 20 and control the and, or, and load function by the simple arrangement of the accumulator and without the need for special decoding circuitry. It may be also observed that the Q3 bit connects directly from the RAM to control the inverting or noninverting function of circuit 60. No decoding is necessary. The fact that the Q1, Q2 and Q3 bits can all be used directly with the circuitry without the use of decoding circuits to supplement their action greatly simplifies the design of this circuit. In a similar fashion, as is set forth in Table 2, the "4" bit can be used to directly control the timer once gated on by gate 58. Similarly, the "5" bit is useful for the data which directs the addressing of various storing positions. The "6" bit is used to control responses to machine instruction and is applied directly to the data selecting circuit 60 control input. By assigning in an orderly fashion the machine instructions having corresponding binary data codes which are relevant to the machine instruction operation, the electronics associated with the logic controller can be substantially simplified. The careful selection of data bits to correspond to the machine instructions in the design of the disclosed preferred embodiment has enabled a substantial savings in circuitry. Referring more particularly to Figure 9 there is illustrated a portion of the controller logic 300 of Figure 1 as it connects to a portion of the timers 800 to Figure 1. Four lines connect the controller logic 300 to the timers 800. Within the timers 800 there are located, typically, four 8-timer cards connected in a cascaded fashion as shown by 8-timer cards 150 and 151. 8-timer card 150 is identical to all of the additional 8-timer cards which are used with the system and is designed so as to be connectable in a cascade fashion so that any number of 8-timer cards can be used. All of the cards have connected to them a common reset input, a common clock input for serial data, a common serial data input and common supply voltages, Each card has an enable input which permits the card to function and an end of timer sequence which connects to the enable input of the next adjacent card, if any, to enable it to function when the timer sequence of the eight card timer is finished. Data from cascaded cards such as card 151 is connected to a cascade data input in the previous card 150 and allowed to pass to the data out of card 150. the circuitry within an individual 8-timer card is shown more particularly in Figure 10. The function of the 8-timer card is essentially to access timers each time a timing function is called for by the programmable controller logic. The serial data into the timer card 150 is applied to line 152 which serves as the data input for latch 158. Latch 158 is enabled by the internal clock signal on line 154 when nand gate 153 is gated to allow the clock for serial data to pass to its output. Nand gate 153 is turned off and binary counter 156 is disabled once the binary counter 156 reaches a full three bit count. Q4 then goes to a logic 1. When Q4 is at a logic 1, the timer card has cycled through all eight timers and the logic 1 from Q4 5 is applied to the end of timer sequence output which connects to enable inputs of successive cards. The reset input to the eight timer card causes the counter 156 to reset its count and this occurs once each time that the PROM 20 is read. It therefore occurs that each tine the PROM 20 is scanned as many timers will be sequentially accessed as there are timing instructions in the program. Depending upon the data on the serial data in line 152, latch 10 158 will provide a data signal representative of the state of the accumulator to the data input of the addressable latch 157 (Motorola CMOS 4099). The eight outputs Q0-Q7 of the eight bit addressable latch 157 control the initiation of the timing of the eight timers in the eight timers and light circuit 160 described in more detail with reference to Figure 11. The outputs of the eight timers and light circuits 160 indicate 15 the state of the timers outputs and are demultiplexed by a demultiplexer 161 (such as Motorola CMOS 4051). Due to the functioning of the eight timers and light circuits, exclusive or gate 162 is controlled through a line from the N output of the eight timers and light circuits 160 to periodically invert the signal out in response to the periodic inversion of the signals to the data inputs of the demultiplexer 161. The periodic inversion is used to 20 accomplish a light dimming effect on the indicating lights. The data output of exclusive nor gate 162 is latched by latch 163 and the inverted output is processed by comparison to the serial data in by and gate 164. A pulse generated from the internal clock pulse on line 154 is combined with the output of gate 165 is then combined with any "cascade data in" signals by gate 165 to provide the data out signal. Referring more particularly to Figure 11 there is illustrated a timer pair 186 which is identical in configuration to timer pairs 187-189. The timer pairs incorporate standard integrated circuit timers 170 and 180 (Motorola CMOS 4541). These timers include an oscillator whose frequency is determined by externally connected capacitors such as capacitor 172 in series with a resistance which, as illustrated, comprises the resistor 173 and the adjustable value of readily accessible potentiometer 174. Alternatively, potentiometer 174 can be adjusted to its maximum resistance value and an external potentiometer can be connected across leads 182 and 183 which are a part of the group of external time adjusts leads 159 as shown in Figure 10. The frequency of the oscillation is coupled through resistor 171 to the input of the counter integral with the timer 170. The counter counts the cyles of 35 the oscillator by dividing it according to the programming on the A and B inputs. As shown in timer pair 186, two mechanical switches 176 and 177 are used to program the amount of division accomplished by the counter in the clock 170. Resistors 178 and 179 normally ground the inputs unless switches 176 and 177 are closed. Switches 176 and 177 are readily accessible dual in line package switches. In the preferred embodiment, these switches selected maximum times of 1, 4, 16 or 256 seconds. The output of timer 170 applies to the D7 input of demultiplexer 161. The state of the 40 output is indicated by light emitting diode 181 which couples from B+ through resistor 185 to the Q output of the timer. The timer incorporates an S input which, when energized, inverts the Q output. The inversion of the Q output in accomplished to indicate a dimmed 45 illumination of LED 181 to make it capable of three states of operation: off, bright and dim. The off state is appropriate for the condition where the timer has never been triggered. Demultiplexer 190 attaches to each of the S inputs of the respective timer such as timer 170 to demultiplex in accordance with the binary code on lines A, B, and C thereby providing a signal at its output N which can be used by the exclusive nor gate 162 of Figure 10 to 50 reinvert back to normal any inverted outputs which are selected by demultiplexer 161. Those timer outputs which are chosen to be periodically inverted are selected by an eight bit addressable latch 191. The respective outputs Q0-Q7 of the addressable latch are addressed by lines A, B and C which connect to address input lines A0-A2. The addressable latch is caused to write by the clock signal connecting from line T as shown in Figure 10. 55 The data signal is generated by a series of logic units 192-195. A binary coded decimal counter 192 has its clock input C connected to the R line which connectes to the reset signal from the controller logic 300. Counter 192 continuously counts reset signals and for two counts of ten produces a logic "1" at its Q4 output, this provides a 20% "On" duty cycle for the flashing LED's. Once gate 193 is enabled gate 194 functions to compare the data in with the data out of the timers by the respective connections to lines M and D (the connection to line M being inverted by the action of nand gate 193). The comparison is then stored in latch 195 by the action of the clock pulse from line T to the clock input of 195. The Q output of latch 195 connects to the data input of the addressable latch 191. The read/write input R/W connectes to line T which is the timer clock line. This circuitry causes flashing of 65 | 5 | LED's associated with timers that have finished timing but which are still receiving the data for initiating the timing interval. The continual and periodic inversion of the Q outputs of the timer 70 thereby causes the LEDS associated with the activated outputs to assume a dim appearance rather than a bright appearance. It can be observed that during the timing functions the LED such as LED 181 will be at full brilliance and that once the timer has reached its full count the light from the LED 181 will be dim and flashing. Other features of the controller described above are claimed in our co-pending Application No. 20722/78 (Serial No. 1597429). | 5 | |----|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----| | 10 | WHAT WE CLAIM IS:- 1. A programmable logic controller comprising:- (a) output circuits, each having a selected address; (b) input circuits, each having a selected address; | 10 | | 15 | <ul> <li>(c) means for generating a succession of program statements in the form of multiple-bit binary logic, and including means for creating an end of scan signal when the creation of one group of program segments has been completed and the process is to begin again from the same initial program statement;</li> <li>(d) an accumulator;</li> </ul> | 15 | | 20 | <ul> <li>(e) means for processing said program statements in succession to cause said output circuits to change state in response to the state of said accumulator, said output circuits and said input circuits and in response to said program statements, said processing means being operable upon a single statement at any given time;</li> <li>(f) a serial data source connected to a serial data input and arranged to receive said end of scan signal;</li> </ul> | 20 | | 25 | (g) serial data input means separate from said input circuits and responsive to a specifically coded program statement for causing serial data from said serial data input to be applied to said accumulator and for providing a serial data enable signal to said serial data source each time the specific program statement occurs; | 25 | | 30 | <ul> <li>(h) a random access memory having several locations each of which can store a bit of binary logic, each of said locations having a selectable address different from said addresses of said input or output circuits; and</li> <li>(i) said processing means including means for processing said program statements in succession to cause the bits in said locations to change state in response to the state of said accumulator, said output circuits and said input circuits and in response to</li> </ul> | 30 | | 35 | said program statements. 2. A controller according to claim 1 wherein the accumulator includes a set/reset flip-flop and said serial data input means applies the serial data to the reset input of said flip-flop. | 35 | | 40 | 3. A controller according to claim 1 or claim 2 wherein the random access memory is divided into both a retentive portion and a non-retentive portion, each including several locations for storage of a bit of binary logic; the controller further comprising (a) means for automatically resetting, upon resumption of power to the controller after interruption, the memory in at least those locations in the non-retentive portions of the memory which are addressed in response to said program statements; and (b) memory holding means including a battery for supplying power to said retentive | 40 | | 45 | portion when power to the controller is interrupted, said power being sufficient to maintain the status of the memory in said retentive portion, said holding means including means for preventing said resetting means from resetting locations in said retentive portions. | 45 | | 50 | <ul> <li>4. A controller according to claim 1 in which said retentive and non-retentive portions have the same number of storage locations.</li> <li>5. A controller according to claim 3 or claim 4 wherein said resetting means additionally includes means for disabling the accumulator during initial processing of the program</li> </ul> | 50 | | 55 | statements upon resumption of power to the controller after interruption. 6. A controller according to any of claims 3 to 5 additionally including means for both defeating said memory holding means and causing the memory to be reset and which means for defeating and causing is operable only when power to the controller is interrupted. 7. A controller according to claim 6 in which said means for defeating and causing | 55 | | 60 | <ul> <li>includes a double pole push button switch.</li> <li>8. A controller according to any preceding claim wherein:</li> <li>(i) the accumulator is arranged to hold a single bit of binary data and includes a flip-flop circuit which can be set and reset;</li> <li>(ii) the generating means includes a pulse producing- clock and is arranged to create a succession of program statements which include a normally operating portion containing at least two bits and a normally addressing portion,</li> </ul> | 60 | | | | | | 5 | <ul> <li>(a) said normally operating portion operable to select an operation to be performed relating to an addressed input or output, or to select a machine instruction; and</li> <li>(b) said normally addressing portion operable to address input or output circuits when said normally operating portion is coded to select an operation to be performed relating to an addressed input or output and to select a machine instruction when said normally operating portion is coded to select a machine instruction; and</li> <li>(iii) the processing means includes means for producing addressed data by addressing input and output circuits at a location which is in response to said normally</li> </ul> | 5 | |----|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----| | 10 | addressing portion; Said accumulator further including first gating means enabled directly by a first bit of said normally operating portion which enables addressed data to reset and flip-flop if the data is | 10 | | 15 | in a "0" state, and second gating means enabled directly by a second bit of said normally operating portion which enables addressed data to set said flip-flop if the data is in a "1" state whereby AND and OR functions between the accumulator output and the addressed data and load functions of the addressed data can be directly controlled by two bits without the need for special decoding circuits. | 15 | | 20 | <ol> <li>A controller according to claim 8 which includes an inverting amplifier between the data input of said first gating means and said second gating means.</li> <li>A controller according to claim 8 or claim 9 in which said first and second gating means each also connects to said clock and is enabled thereby with each clock pulse.</li> <li>A controller according to any of claims 8 to 10 in which said normally operating</li> </ol> | 20 | | 25 | portion has three bits, and which controller includes means enabled by said third bit for inverting addressed data to said first and second gating means. 12. A controller according to any preceding claim including a plurality of timing circuits and means for sequentially connecting, in a regular order, each of the outputs of said timing circuits to said serial input and each of the inputs of said timing circuits to said accumulator | 25 | | 30 | output in response to the serial data enable signal and for beginning the sequential connection at a specific timing circuit each time an end of scan signal occurs. 13. A controller according to claim 12 in which each of said timing circuits includes an LED to indicate the state of the timing circuit and an externally manually adjustable potentiometer to individually adjust the time of operation of said timing circuits. | 30 | | 35 | 14. A controller according to claim 13 which additionally includes means for driving said LED in either an off state, a fully illiminated state or a dim state dependent upon the condition of the timer input and output. 15. A controller according to any of claims 12 to 14 in which said timing means includes a plurality of identical timing cards each including a plurality of timing circuits, said cards being connected in cascade fashion and using only one data input and one data output to | 35 | | 40 | said means for processing. WITHERS & ROGERS, | 40 | | 45 | Chartered Patent Agents, 4, Dyer's Buildings, Holborn, London, EC1N 2JT. Agents for the Applicant. | 45 | 11 SHEETS This drawing is a reproduction of the Original on a reduced scale This drawing is a reproduction of the Original on a reduced scale Sheet 2 This drawing is a reproduction of the Original on a reduced scale 11 SHEETS Sheet 3 Fig. 3 COMPLETE SPECIFICATION 11 SHEETS This drawing is a reproduction of the Original on a reduced scale This drawing is a reproduction of the Original on a reduced scale Sheet 6 11 SHEETS This drawing is a reproduction of the Original on a reduced scale This drawing is a reproduction of the Original on a reduced scale Fig.8 This drawing is a reproduction of the Original on a reduced scale This drawing is a reproduction of the Original on a reduced scale Sheet 10 This drawing is a reproduction of the Original on a reduced scale Sheet 11