## PATENT SPECIFICATION (11)1 604 485 (21) Application No. 1149/81 5 10 15 20 25 30 35 40 45 (22) Filed 10 May 1978 (62) Divided out of No. 1604484 (31) Convention Application No. 795876 (32) Filed 11 May 1977 in (33) United States of America (US) (44) Complete Specification published 9 Dec. 1981 (51) INT CL<sup>3</sup> H04L 5/00 H04J 6/02 (52) Index at acceptance H4P FD (72) Inventors EDWARD B. STUTTARD JOHN EDWARD BLACKWELL and JESSIE CHAO 5 10 15 20+ 25 30 35 40 45 ## (54) IMPROVEMENTS IN MODEM SYSTEMS (71) We, RACAL-MILGO, INC., a corporation organised and existing under the laws of the State of Delaware, United States of America, residing at 8600 N.W. 41st Street, Miami, Florida 33166, United States of America, do hereby declare the invention, for which we pray that a patent may be granted to us, and the method by which it is to be performed, to be particularly described in and by the following statement:- The present invention relates to modem systems. In the prior art, digital data modem apparatus is known for interfacing with data processing apparatus at either end of a transmission channel such as a telephone line. Multiport modems are also known which provide a plurality of channels for communication with a similar plurality of channels of the associated data processing apparatus. The multiple channel information is multiplexed for transmission over an individual line. Multiplexing is typically accomplished by TDM (time division multiplexing) with bit-by-bit interlacing of channels. Of course, many methods of multiplexing are known and could be used according to the invention. In initiating communication across a transmission line between modems, it is generally known in the prior art to provide a sequence of initializing signals, in what is sometimes referred to as a "handshaking" operation. Such signals may indicate when a data source actually wants to transmit data or wants a channel at its disposal ready for transmission. An example of the former alternative currently in use is RTS (request to send or ready for sending). An example of the second alternative is DTR (data terminal ready) or DSR (data set ready). RTS is present only while a transmission is in progress, while DTR will be present throughout the time that the data source is engaged in interactive communication with a device such as a CPU. It is also known to provide DCD (data carrier detect) and RLSD signals (receive line signal detect). It is known not only to provide DCD in the presence of a data carrier from a communicating modem but also to set DCD low upon receipt of a coded inverse of the RTS signal (RTS). One commercially available modem incorporating the use of signals as described above is the Milgo 96 MM. Such signals may be particularly taken advantage of in accordance with the invention as will be presently described. Known multiport modems contain the necessary circuitry for switching between various port configurations in response to commands set manually by an operator. Such channel allocation or port reconfiguration is useful when data traffic patterns differ relatively infrequently in a known manner. It is then possible to set up a mode switching schedule which requires the intervention of an operator from time to time to effect mode changes. Moreover the actions of two operators, one manually operating a modem at each end of the transmission line, must obviously be coordinated. To make more efficient use of the expensive telephone channels, it would be desirable to have a dynamic port reconfiguration capability wherein the data processing apparatus and modem system would cooperate to reconfigure ports rapidly and automatically without operator intervention. It is therefore an object of the invention to reconfigure modem port configurations without manual intervention. the invention. It is another object of the invention to automatically coordinate mode switching at two modems linked by a transmission path. It is a further object of the invention to enable dynamic port reconfiguration, allowing a modem or multiplexer to adapt to changing traffic patterns flexibly and 5 in an unscheduled manner so as to obtain the optimum use of available bandwith at 5 The present invention is defined by Claim 1 hereinafter. In a preferred embodiment of the invention, circuitry is provided which automatically detects a request from cooperating apparatus to change the 10 multiplexing arrangement (port or channel configuration) and automatically 10 provides control signals to cause the multiplexing apparatus to effect the desired change. Further, when an apparatus having ports providing data input/output channels to a first data modem requests a change of port (channel) configuration, the request is detected, held and an indication thereof sent across a transmission 15 path to serve as a port reconfiguration request to a second, cooperating modem. 15 After a suitable delay to allow the second modem to switch to the proper port configuration, the first modem, originally presented with the port reconfiguration request by the data processing apparatus, switches to the new port configuration. The data modem or multiplexer at the end of the line where the request for a new 20 port configuration originates is treated as the master unit while the multiplexer 20 modem at the other end of the line is the slave. Port configuration mode switching is made demand-dependent so that when a data source does not demand a channel, its channel is reallocated to the active data sources. Preferably a modem user can take advantage of master clocks in controlling data processing apparatus at two modem sites to synchronize operation between the two modems. Direct software synchronization is thus made available, removing 25 25 the need to transmit synchronizing information. Also there is preferably provided a sequencing technique for switching from one port configuration to the next utilizing handshaking signals presently employed 30 in communication systems employing modems. Hardware simplification is thereby 30 greatly facilitated and problems encountered in adding and deleting channels are overcome. In the operation of a preferred embodiment of the invention, circuitry automatically and dynamically reconfigures the channel or port configuration of a 35 modem handling a plurality of ports. A standard signal such as DTR (data terminal 35 ready) is used to provide a code to a master modem indicating the particular port configuration requested by cooperating apparatuses. The requested configuration code is continuously compared with a code stored by a shift register controlling the actual modem port configuration. When the requested code changes, and 40 indication of the code change is transmitted to a communicating slave modem and 40 a control signal is sent, after a suitable delay, to the shift register to conform its contents to the newly requested configuration code. During the delay, the slave modem switches to the newly requested configuration. The circuitry follows a defined sequence of configuration switching, dropping channels successively and 45 adding channels by passing through the state where all channels are active. In an 45 alternative system operation, each of two communicating modems may be synchronized by the cooperating apparatus such that a configuration change need not be communicated across the transmission line. The invention will now be described solely by way of example with reference 50 to the accompanying drawings, in which: 50 Fig. 1 is a simplified block diagram illustrating the apparatus of the preferred embodiment of the invention, Fig. 2 is a block diagram of channel allocation circuitry, Fig. 3 illustrates a port configuration selection sequence according to the preferred embodiment of the invention, 55 55 Fig. 4 is a flow chart illustrating the operation of the preferred embodiment of the invention in dropping channels from active to inactive status, Fig. 5 illustrates the operation of the preferred embodiment of the invention in adding channels from an inactive to an active status, 60 Fig. 6 is a generalized block diagram illustrating a port configuration selection 60 circuit according to the preferred embodiment of the invention, and Fig. 7 is a schematic diagram illustrating a port reconfiguration circuit for use at either the master or the slave modem according to the preferred embodiment of | 3 | | | | | 1,604 | 1,485 | | 3 | | | |----|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------|-----------------------------|----------------------------------|-----------------------------------|-------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----|--|--| | 5 | Fig. 1 illustrates a pair of modems 11, 13 communicating across a transmission channel 15. Each modem 11, 13 interfaces with a data processing apparatus such as a central processor, data terminal or other peripheral. For example, modem 11 may interface with a plurality of ports of a central processing unit (CPU) 12 while modem 13 interfaces with a plurality of ports of some form of data terminal equipment (DTE) 14. As known in the prior art, a multiport modem multiplexes a plurality of channels outputted by associated processing apparatus for | | | | | | | | | | | 10 | communication over a transmission line. For example, a multiport model may multiplex four ports 16, each transmitting at 2400 bits per second for an overall data rate of 9600 bits per second. The cooperating modem demultiplexes the single channel information. Typically a four wire line, two-way transmission system is utilized such that multiplex and demultiplex operations are performed at both ends of the transmission line. | | | | | | | | | | | 15 | In practice, it is often deisrable to reconfigure the channel or port arrangement. For example, if two channels of a four port device are not currently necessary for transmitting data it is desirable to be able to effectively disable those two channels and allocate their bandwidth to channels which are actively transmitting. In this manner, more efficient data transmission is achieved. | | | | | | | | | | | 20 | As alluded to earlier, known multiport modems contain the necessary circuitry for switching between various port configurations in response to manually set commands. A typical method of data encoding for a multiport transmitter is indicated in Fig. 2, while Fig. 2 is somewhat simplified, those skilled in the art will readily recognize the manner of implementation of this circuitry. | | | | | | | | | | | 25 | As shown in Fig. 2, the bandwidth allocation in a four channel system may be determined by a multiplexer clock selection circuit 101 which selects clock signals to be fed to four multiplexer/demultiplexers 103. The clock selection circuit 101 is driven from a clock 105 and includes frequency dividers and logic circuits which derive four divided clock signals interlaced with one another in a cyclic four- | | | | | | | | | | | 30 | phased clock sequence $\phi_1$ , $\phi_2$ , $\phi_3$ , $\phi_4$ . In response to a code, manually set in the prior art, the clock phases are selectively gated to the multiplexer/demultiplexers 103. The phased outputs of the multiplexer/demultiplexers are combined into a 9600 bits per second signal on a single line by an OR gate 104. The OR gate 104 supplies the 9600 bits per second data to modem transmitting circuitry 106 where that data is | | | | | | | | | | | 35 | modulated according to known methods. For example, if only two channels A, B of four channels A, B, C, d are required to transmit data, two clock phases are gated to the multiplexer for those respective channels A, B thereby doubling the bit rate output on those two channels, A, B while the other two channels C, D are inactive. A manner for interlacing the data bits at various speeds is illustrated in the | | | | | | | | | | | 40 | | ig table: | oi inter | iacing ti | iic data | ons at | various speeds is mustrated in the | 40 | | | | | | | _ | ~. | | LE A | | | | | | | Speed | Mode | Α | В | Data Ra<br>C | te<br>D | Data Framing | | | | | 45 | 9600<br>9600 | 2<br>4 | 4800<br>2400 | 4800<br>2400 | <br>2400 | | $A_0, B_0, A_1, B_1, A_2, B_2, A_3, B_3, A_4, B_4, A_5, B_5, A_8, B_6, A_7, B_7$ | 45 | | | | | 9600 | | | | 2400 | 2400 | $A_2, B_2, C_2, D_2, A_3, B_3, C_3, D_3$ | | | | | 50 | | 4 | 7200 | 2400 | 2400 | | $A_0, A_1, A_2, B_0, A_3, A_4, A_5, B_1, A_6, A_7, A_8, B_2, A_8, A_{10}, A_{11}, B_3$ | | | | | 50 | 9600 | 5 | 4800 | 2400 | 2400 | | $A_0, B_0, A_1, C_0, A_2, B_1, A_3, C_1, A_4, B_2, A_5, C_2, A_6, B_3, A_7, C_3$ | 50 | | | | | 7200 | 2, 4, 5 | 4800 | 2400 | | | $A_0, A_1, B_0, A_2, A_3, B_1, A_1, A_5, B_2, B_2, A_6, A_7, B_3$ | | | | | 55 | 7200 | 3 | 2400 | 2400 | 2400 | | $A_0, B_0, C_0, A_1, B_1, C_1, A_2, B_2, C_2, A_3, B_3, C_3$ | 55 | | | | | 4800 | 2, 3, 5 | 2400 | 2400 | | , | $A_0, B_0, A_1, B_1, A_2, B_2, A_3, A_3$ | | | | | 60 | operating request 12. The | ng as a m<br>in coded<br>present p | laster m<br>form froort con | odem re<br>om coop<br>figuration | ceives a<br>perating<br>on is con | port co<br>data pr<br>trolled | ent of the invention, a modem 11 onfiguration or channel allocation occssing apparatus such as a CPU by a code supplied by a mode shift provided by the shift register 17 | 60 | | | 12. The present port configuration is controlled by a code supplied by a mode shift register 17 or other storage device. The code provided by the shift register 17 selects the port configuration as does the code provided by manual selection in 60 | prior art multiport modems. A comparator 19 continually compares the port configuration request of the CPU 12 to that indicated by the mode shift register 17. Should the CPU request a different port configuration than that indicated by the shift register 17, the comparator 19 generates shift register control signals, indicative of a new mode code to be provided by the register 17. After a suitable delay provided by timing apparatus 21, the shift register control information is used to change the mode-indicating code in the shift register 17, thus establishing a new port configuration in the multiport modem 11. | |-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | The delay provided by the timing apparatus 21 serves to provide a sufficient | | interval for the second or slave modem 13 to respond and set up a port | | configuration corresponding to the newly requested port configuration in the | interval for the second or slave modem 13 to respond and set up a port configuration corresponding to the newly requested port configuration in the master modem 11. During this time interval, the master modem 11 transmits signals to the slave modem 13 which are interpreted as a transmitted port configuration request by the modem 13. Apparatus functioning similar to that at the master modem 11 is then used to set the port configuration of the slave modem 13. In particular, comparison apparatus 23 detects the new port configuration request by comparing the request code to the mode indicated by the shift register 25. Again the comparator 23 generates shift register control information, which after a suitable delay adjusts the mode indication provided by the shift register 25 in order to alter the port configuration of the modem 13. In implementing the apparatus just described with reference to Fig. 1, it is found very advantageous to establish a channel priority and reconfiguration discipline in order to simplify the circuitry and utilize existing modem line disciplines. Thus, a port configuration mode selection sequence is established according to the preferred embodiment of the invention, as illustrated in Fig. 3 and Table I below: | _ | | n | • | - | | |-----|---|----|---|---|----| | . 1 | Λ | в | • | н | -1 | | 1. | ~ | IJ | _ | - | | | Speed | A | Port P<br>B | Request<br>C | D | Resultant<br>Mode | A | Resu<br>Port Con<br>B | ıltant<br>figuratio<br>C | on D | 30 | |-----------|-----|------------------|------------------|------------------|-------------------|----------------------|-----------------------|--------------------------|------|----| | 9600 | 1 | X<br>X<br>1<br>0 | X<br>1<br>0<br>0 | 1<br>0<br>0<br>0 | 3<br>5<br>4 or 2 | 24<br>48<br>72<br>96 | 24<br>24<br>24 | 24<br>24 | 24 | | | 7200 | 1 . | X<br>1<br>0 | 1<br>0<br>0 | X | 3<br>5<br>1 | 24<br>48<br>72 | 24<br>24 | 24 | | 35 | | 4800<br>↓ | 1 | 1<br>0 | Х | х | 3<br>1 | 24<br>48 | 24 | | | | Table I illustrates various exemplary port configurations at various data rates. By way of example, the ensuing description will consider the 9600 bit per second speed. The table indicates the mode code consisting of four bits representative of four ports or channels A, B, C and D. The code consists of 1's, 0's and "don't cares" indicated by the character "X". The port configuration corresponding to a particular mode code lies in the same row as the mode code. Additionally, each mode is given an arbitrary number. 1 through 5. mode is given an arbitrary number, 1 through 5. As Table I illustrates, in mode 3, each of the channels A, B, C and D is transmitting at 2400 bits per second. In mode 5, channel D is dropped as indicated by the "0" in the mode code channel under column "D". Channels B and C transmit at 2400 bits per second, while channel A operates at 4800 bits per second when channels A and B are operative, one of two modes 4 or 2 may be selected. In mode 4, the channels A, B are selected to operate at 7200 bits per second and 2400 bits per second, while in mode 2 they operate at 4800 bits per second and 4800 bits per second, respectively. Finally, in mode 1, the mode selection code indicates that only channel A is to be operative and that channel A operates at 9600 bits per Thus, according to the preferred embodiment as illustrated by Table I, the channels are given a priority descending from A to D. The lowest priority channel which is operating dictates the mode. For example, mode 3 is determined solely by whether channel D is operating and is not dependent upon whether channels B and C are indicated as being operative or inoperative. Channel A is the most favored channel, and its rate of transmission continuously increases as other channels drop As alluded to above, the automatic port configuration circuit of the preferred embodiment of the invention compares the channels requested by the newly 5 5 presented request code vs. the channel active signals. If ports have to be added or deleted, the proper signals are generated to force the remote (slave) modem to switch in the same manner as the local (master) modem. Both master and slave modems are controlled to go through the same sequence in order to arrive at the proper port configuration. According to the preferred embodiment, the sequence 10 is determined according to the flow shown in Fig. 3. According to this sequence, a 10 modem operating in any of the modes 5, 4/2 or 1 may add the channels necessary to return directly to mode 3. However, to move up the sequence to any other mode, for example, from mode 1 to mode 5 requires that an intermediate return to mode 3 be made before progressing to mode 5. In addition, progressing down the sequence 15 from a high level mode to a lower level mode requires stepping through any 15 intermediate modes. This technique of sequencing proves to be advantageous in facilitating the signaling technique used to communicate mode changes to the slave or remote modem. This signaling technique is the use of a DCD (data carrier detect) drop in the 20 slave modem to cause the port configuration circuit at the slave to drop channels to 20 achieve a new mode. According to the scheme already explained, it is always the least significant port which determines when the slave is to fall back. Because a channel which has been dropped is no longer being used at all, there is no easy way of returning directly to a mode where that channel is again active because the time 25 division slot for that channel has been reassigned. Therefore, to reactivate a 25 channel according to the preferred embodiment, the port configuration circuit returns to mode 3 wherein all channels are active and proceeds to remove active channels until the desired state is reached. Since channel A is always active, the DCD drop code for that channel (denoted ADCD) is used to signify and initialize a 30 return to the highest mode, mode three. From mode three, the normal DCD channel dropping sequence is used to fall back to the proper configuration. 30 An example of the just described sequencing technique is illustrated in Figs. 4 and 5. In this example, DTR (data terminal ready) is used as the control code at the master site, which is originally configured in mode 3 and then changes to mode 1 35 35 and then to mode 5. Fig. 4 illustrates the dropping of channels from mode 3 to mode 1. Initially, the master modem is in the normal idle state of mode 3 wherein the DTR signals for channel A and channel D are logical ones according to the logic conventions of Table I. Similarly, the slave modem is in the idle state of mode 3, the DCD levels of channel A and channel D representing logical ones. A change to mode 1 is initiated by the master when the DTR levels for channels B, C and D drop to zero at the same time. A delay of 200 milliseconds (ms) ensures, during which the DCD drop 40 40 out code for channels B, C and D is transmitted to the slave modem. A timed delay of 100 ms is provided in the slave modem for the slave to detect the DCD drop and start the change through mode 5 and 4 eventually reaching mode 1. Preferably, the 45 45 intermediate modes, such as 5, 4 are passed through rapidly as indicated by the .416 msec time in Fig. 4. Due to the longer delay at the master, the slave is set up in mode 1 before the master falls back to mode 1. In this manner, it is assured that the slave is ready for the operation of the new master configuration. In a similar manner, any number of active ports can be dropped. When the master falls back to 50 50 mode 1, normal transmission at 9600 bits per second is resumed on the single A Fig. 5 illustrates the process of adding ports as the system goes from mode 1, where only channel A is operative, to mode 5, wherein channels A, B and C are 55 operative. Initially the master modem is in mode 1 with the DTR signal for channel 55 A being positive. Similarly, the slave modem is in mode 1 with the DCD signal for channel A being positive. The change to mode 5 is initiated when the DTR signals for channels B and C go high. A delay of about 200 ms is then provided during which the master transmits all marks to the slave, indicating the drop of the DCD signal for channel A. A delay of 100 ms is then provided at the slave after the drop-60 60 out detection during which time the slave switches into modes 3 wherein all four channels are operative. Again, the slave reaches mode 3 before the master switches into mode 3 due to the arrangment of the delay timings. Once the master is in mode 3, it detects that mode 3 is still improper because the D channel DTR signal is low, the procedure of Fig. 4 is then essentially 65 65 | | 1,004,403 | | |----|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----| | 5 | repeated to drop channel D to return to mode 5. The DCD drop code for channel D is transmitted to the slave, which drops to mode 5 after a delay. A longer delay is provided at the master so that the master switches to mode 5 after the slave and resumes normal transmission over channel A at 4800 bits per second, channel B at 2400 bits per second, and channel C at 2400 bits per second. Thus, Fig. 5 illustrates | 5 | | | the technique of returning to the mode wherein all channels are active in order to add ports. In the above discussion, the use of the DTR and DCD signals has been employed because they are typical signals recognized in transmission between | | | 10 | modems. However other signals could be used to provide mode codes to the master and slave modems. For example, the signal known as RTS (request to send) may be used at the master to indicate the mode code as well as the DTR level described above. | 10 | | 15 | As already mentioned, a demand signal may indicate when a data source actually wants to transmit data or wants a channel at its disposal ready for transmission. An example of the former alternative currently in use is RTS. An example of the second alternative is DTR (data terminal ready). Which signal is used as the demand signal from any data source will depend largely upon the nature of the source. If the source is of the kind, e.g. a tape reader, which predominantly | 15 | | 20 | transmits in lengthy blocks of some minutes duration alternating with similarly lengthy quiescent periods, it will normally be satisfactory to use RTS as the demand signal. RTS is present only while a transmission is being effected and the use of RTS will allow a bandwidth reallocation to be usefully made in the lengthy periods when the data source is not transmitting and RTS is absent. | 20 | | 25 | Such a procedure will normally be inappropriate when the data source is an interactive source, such as a data processing terminal, because an interactive source tends to switch rapidly between transmitting and quiescent states and concomitant rapid mode switching is undesirable. In this case the demand signal can be DTR which will be present throughout the time that the data source is | 25 | | 30 | engaged in interactive communication with the device, such as a CPU (central processing unit) at the slave end of the line. Bandwidth reallocation will then only occur when the data source drops DTR because it no longer wants to be in communication with the CPU. As also alluded to above, it is known not only to provide DCD in the presence | 30 | | 35 | of a data carrier from the master modem but to set DCD low on receipt of coded RTS. A conventional format for coded RTS is a train of all ones for a predetermined interval which may be about 200 ms in the case of channels B, C and D, although it is also possible for a specific digital code word to be assigned to coded RTS. | 35 | | 40 | The slave modem detects coded RTS in channels B, C and D. As described above, this action is delayed to ensure reliable detection (therwise detection could arise falsely from a longish train of all ones arising during normal data transmission). Fig. 6 illustrates a simplified block diagram of a generalized circuit providing | 40 | | 45 | port configuration control in a master or slave modem according to the sequencing and coding technique just described in connection with Figs. 3 through 5. This circuit includes a magnitude comparator 31, two timers 33, 35 and a mode-indicating shift register 37. The magnitude comparator 31 compares the inverse of the channel active signals B, C, and D provided by the mode-indicating shift | 45 | | 50 | register 37 to the inverse of the port DTR signals (master) or the port DCD signals (slave). The channel active signals are supplied by translating the shift register output code in a decoder 36. The inputs to the magnitude comparator 31 are labeled collectively X and Y, respectively. The relation of X and Y indicates the nature of the channel reconfiguration | 50 | | 55 | required. For example, if it is necessary to go from mode 1 to mode 5, the input ABCD to X will be 0111 whereas the inputs ABCD at Y will be 0001. In this case, X>Y, the shift register is automatically loaded with the mode 3 indication. The load mode 3 signal is delayed by the timer 35 which times out an interval as discussed above with respect to Fig. 4 and 5. On the other hand, if X is less than Y the | 55 | | 60 | indication is that a channel needs to be deleted. In this case, the shift register 37 is merely stepped to the next mode code, after a suitable delay provided by the timer 33. If after one step, the comparison X <y (channel<="" 37="" active="" again="" an="" attain="" be="" channel="" configuration="" equal="" equals="" exists="" finally="" idle="" is="" mode="" mode.="" next="" register="" requested="" shift="" state="" stepped="" still="" td="" the="" to="" true,="" when="" wherein="" will="" x="" y,=""><td>60</td></y> | 60 | | 65 | active mode). Of course, it will be appreciated that in this discussion, the | 65 | 7 1,604,485 7 | be added to provide the scope 5 Fig. 7 the invent control. T | or deleted. Note this indication of the invention which maker/slars, as will be master models, are presented. | Various logice of from the pation. detail a circular operate and selection discussed belon the control of | tion is to deternal schemes and ertinent channed uit according the second that is made by a selow. | d convention<br>of codes with<br>the prefernater or sla | ns may be o<br>out departin<br>red embodin | lerived g from | |--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------|-------------------------------------| | the scope 5 Fig. 7 the invent control. T | of the inventiallustrates in ion which master/slars, as will be master module, are presented. | tion. detail a circ ay operate a ave selection discussed b le, the contro | uit according t<br>as either the n<br>is made by a | o the prefermater | red embodin | nent of 5 | | multinleve | master mod<br>16, are prese | le, the contr | CIOW. | control str | | | | In the four ports transmitted | | exer 41 to lea | ol signals, for e<br>r bit latch 39. T<br>ast significant p<br>ompares the cl | he contents<br>ort control lo | of this latch<br>ogic 43 and t | 39 are 10<br>then to | | control sig<br>timer 49 ar<br>register 53 | nals to a shifte connected.<br>The equival | ft timer 47 of<br>through a mi<br>ent X=Y or i | ant port contro<br>r a load timer<br>ultiplexer 51 to<br>dle output of tl<br>ls operation of | 49. The shift<br>control a mo<br>ne comparato | timer 47 an<br>ode-indicatir<br>or 45 is fed b | d load<br>ng shift 15 | | A con<br>the circuit<br>transfer th<br>43. In the | trol strap 57 and the mass output of the slave mode, the | selects betwe<br>ster mode of<br>ne four-bit lat<br>he multiplex | en the master as operation, the character of the least the control significant of signific | and slave mo<br>e multiplexe<br>ast significan<br>DCD signal | des of opera<br>er 41 is cau<br>t port contro<br>s from a bus | sed to blogic 20 to the | | 51 to gate<br>timer 49 to<br>ms output<br>multiplexe | the 200 ms ou<br>the mode shi<br>s of the load<br>rs function a | itput of the s<br>ft register 53<br>and shift tii<br>s gating swit | hift timer 47 an<br>in the master m<br>ners are select<br>ches and are v<br>I is normally sa | d the 200 ms<br>node. In the s<br>led by the m<br>vell-known i | s output of th<br>slave mode, to<br>nultiplexer 5<br>n the art. | ne load<br>the 100<br>1. The 25 | | when a cha<br>45 no long<br>30 hold or lat<br>The la | inge in condi<br>er indicates t<br>ch the new i<br>tch control l | tion is detect that X=Y, the requested moon of the contract | ed such that the latch control ode indication. des an AND greceives an inp | e idle output<br>logic 55 cau<br>ate 59, a NA | of the compuses the latel | parator<br>n 39 to<br>30<br>and a | | indicating satisfied th delay flip-indicates the | the master in<br>e output of the<br>lop 63. In the<br>loe latch cond | mode has be<br>ne AND gate<br>is event, the<br>ition and disa | en selected. A<br>59 is high as is<br>NAND gate 6<br>bles the sample<br>aster mode is | Assuming the<br>the output of<br>I produces a<br>e clock via a | ese condition<br>the normall<br>low output<br>n AND gate | ns are y reset which 35 65. As | | NAND ga The d three is se signal the | e 61 will be elay flip-flop ected. In this slave modern | high indicat<br>63 is provious<br>s event, AD<br>a. To prevent | ing the sample led to assume TR will change the comparat R signal, the do | mode for the proper open control to the proper open control to the proper of the proper of the proper open control to | he latch 39.<br>ration when<br>here discuss<br>oneously det | mode sed) to 40 secting | | command<br>in Fig. 7, t<br>rate, suppl<br>ADTR sig | o inhibit late his operation ying its D in inal. | hing until AE is accomplis aput with the | OTR resumes its<br>hed by clocking<br>load comman | s original (higg<br>g the delay f<br>id and its re | gh) state. As<br>lip-flop at the<br>set input wi | shown<br>e baud<br>th the 45 | | the port-comanner, companies, com | onfiguring circontrol signals interrupts fode selected port control l | reuit has cor<br>may be ger<br>or new port<br>by the mu<br>ogic 43 where | npletely procest<br>terated and set<br>allocation requestiplexer 41 is<br>tein the least sign | ssed previou<br>nt to the sla<br>lests are hou<br>then transm<br>nificant chan | s changes. I<br>ve and com<br>nored.<br>nitted to the<br>nel is given p | In this pleted 50 e least priority. | | The least informatio I. Channe | significant on to the active A informa | channel pressention is not gnificant logi | ent will force<br>tially filling in ta<br>affected by the<br>c gating is repr | the more s<br>the "don't ca<br>is circuit. T | ignificant cl<br>ire" states in<br>'he operatio | hannel<br>Table<br>n and 55 | | . *** | Input (RTS | | TABLE II<br>Outi | out (To Mag. | . Comp)* | | | 60 A | В | C D | Α | В ( | $\mathbf{Q} = \mathbf{D}$ | 60 | | A A A | X<br>X<br>0 | X 0 1 1 1 1 | A<br>A<br>A | 0 0 | 0<br>0 1<br>1 1<br>1 1 | | | 65 *Note: Ne | l<br>gative logic. | 1 1 | Α | 1 | | 65 | | - 0 | 1,00 (, 105 | | |-----|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----| | 5 | As mentioned earlier, the magnitude comparator, which may be a standard digital comparator provides $X>Y$ , $X and X=Y outputs. These indicate respectively that a channel mode is requested or is that which is currently configured. The idle or X=Y output of the comparator 45 is returned to control the latch control logic 55. The condition X\neq Y initiates the latch operation. The X output goes to the shift timer 47, which provides a shift command to the mode shift register 53 after a time duration selected by the multiplexer 51 as explained$ | 5 | | 10 | above. The X <y 3="" 49="" 51.="" 53="" a="" after="" and="" be="" both="" by="" causes="" circuits.<="" code="" conventional="" counter="" indication="" into="" load="" loaded="" may="" mode="" multiplexer="" of="" period="" register="" selected="" shift="" td="" the="" time="" timer="" to="" triggers="" which=""><td>10</td></y> | 10 | | 15 | Upon receiving a shift command from the shift timer 47, the shift register rapidly shifts through its output states until equality is detected by the comparator 45. This function is represented logically in Fig. 7 by an AND gate 50, which in response to the shift signal from the timing apparatus 47 gates a clock to the shift register until the IDLE output is produced by the comparator 45. If, upon loading mode 3, equality does not result, the X <y 45="" activated,<="" comparator="" is="" of="" output="" td="" the=""><td>15</td></y> | 15 | | 20 | instituting the shift sequence just described. When not in the shift or load states, the mode shift register 53 simply holds the mode indication at its outputs. The mode indication may be applied to a suitable strap to select either mode 2 or mode 4. Thus, in overall operation in the master mode, when a new channel | 20 | | 25 | configuration is requested, the comparator 45 outputs either a shift or a load command. These commands are suitably delayed by the timers 47, 49. During this delay, signals are sent across the channel to the slave modem. In particular, channel drops are detected from the output of the four bit latch 39 and the appropriate drop code so the drop code is fed with the label to the drop code is fed with the label to the drop code is fed with the label to the drop code is fed with the label to the drop code is fed with the label to the drop code is fed with the label to the drop code is fed with the label to the drop code is fed with the label to the drop code is fed with the label to the drop code is fed with the label to the drop code is fed with the label to the drop code is fed with the label to the drop code is fed with the label to the drop code is fed with the label to the drop code is fed with the label to the drop code is fed with the label to the drop code is fed with the label to the drop code is fed with the label to the drop code is fed with the label to the drop code is fed with the label to the drop code is fed with the label to the drop code is fed with the label to the drop code is fed with the label to the drop code is fed with the label to the drop code is fed with fe | 25 | | 30 | latch output via lines 40, and is well-known in the art. When it is necessary to load mode 3, the code sent to the slave modem is sent upon detection of the load indication from the comparator 45 on line 42. At the end of the timing cycle as determined by the timers 47, 49 the proper shift or load command is sent to the shift register 53. The mode of the shift register is then returned to the comparator 45 to determine whether another change in the shift register contents is required or | 30 | | 35 | whether an equal condition has now been achieved. In the slave configuration, the latch 39 is switched out by the multiplexer 41. The basic circuit operation is still the same with the exception that the DCD signals are presented to the least significant bit logic and the comparator 45. The timer multiplexer 51 selects a shorter duration and a DCD command must be present for | 35 | | 40 | the duration of the timing cycle in order for the circuit to react. According to the invention, other methods may be used to synchronize the port configuration switching at physically separated modem sites. One such method is to provide an FSK (frequency shift keyed) secondary channel or a totally | 40 | | 45 | independent data path for transmitting the synchronizing information. Such a channel path can be provided internally to the data set or by external equipment. In another method the modem user can synchronize two systems by requiring port configuration simultaneously at previously determined times. For example, at the end of the day the apparatus cooperating with each physically separate modem | 45 | | 50 | such as a computer or data terminal (DTE) may assign a particular channel for a specific transfer of data. Since the modem-controlling apparatus at each site has a master clock, synchronization in accordance with these master clocks is a simple matter. Because of the synchronized master clocks at each modem site, there is no need for signalling between the two data sets. The data sets are each strapped to | 50 | | 55 | follow the request presented at the data terminal equipment (DTE) interface. Since each modem is under master control, this synchronizing technique is called master/master. By operating in the master/master mode, a user can effect direct softward control of the port configuration by supplying his own synchronization codes. | 55 | | 60 | Matter described hereinbefore is also described and claimed in Application No. 18735/78 (Serial No. 1,604,484). WHAT WE CLAIM IS:— 1. A modem system comprising a master modem, a slave modem and a transmission path therebetween, each modem including multiplex means, a | 60 | | | plurality N of data ports and a line port coupled to said transmission path and operating in multiplex relationship with said data ports, each modem further | | including selection means operative to assign channels occupying together a given bandwidth to different combinations of N and less than N of said data ports in corresponding different modes, said master modem further including a plurality N of demand terminals for receipt of externally imposed demand signals corresponding 5 to said data ports respectively, mode switching means responsive to said demand 5 signals on said demand terminals to control said mode selection means of said master modem for automatic selection of modes in accordance with the demand signals actually present, and control means for transmitting to said slave modem control signals indicative of demand signal changes at said master modem, said slave modem including status latch means responsive to said control signals to store 10 10 further demand signals corresponding to said demand signals at said master modem, and mode switching means responsive to said further demand signals to control said mode selection means of said slave modem for automatic selection of modes in accordance with the further demand signals actually present. 2. A modem system according to Claim 1, wherein said data ports of each 15 15 modem have a priority order of 1 to N with 1 the highest priority and said modes are N modes with the same priority order 1 to N and each said selection means assigns the available bandwidth to data ports 1 to n in mode n where n is general value from 1 to N, wherein said mode switching means of said master modem response to the disappearance and appearance respectively of a demand signal of 20 20 lowest current priority to switch respectively to the next higher mode and the lowest mode, wherein said control means responds to disappearance of a demand signal to transmit a control signal resetting the corresponding further demand signal and responds to the appearance of a demand signal of lower priority than the existing demand signals to transmit a control signal temporarily resetting the 25 25 further demand signal corresponding to the highest priority data port, and wherein the mode switching means of said slave modem responds to the disappearance of a further demand signal of lowest current priority to switch to the next higher mode and responds to the disappearance of the further demand signal of highest priority to switch to the lowest mode. 30 30 > REDDIE & GROSE, Agents for the Applicants, 16 Theobalds Road, London WC1X 8PL. Printed for Her Majesty's Stationery Office, by the Courier Press, Learnington Spa, 1981 Published by The Patent Office, 25 Southampton Buildings, London, WC2A 1AY, from which copies may be obtained. 1604485 COMPLETE SPECIFICATION 6 SHEETS This drawing is a reproduction of the Original on a reduced scale Sheet 1 6 SHEETS This drawing is a reproduction of the Original on a reduced scale Sheet 2 6 SHEETS This drawing is a reproduction of the Original on a reduced scale Sheet 3 6 SHEETS This drawing is a reproduction of the Original on a reduced scale Sheet 4 This drawing is a reproduction of the Original on a reduced scale Sheet 5 6 SHEETS 1604485 COMPLETE SPECIFICATION 6 SHEETS This drawing is a reproduction of the Original on a reduced scale Sheet 6