#### (19) World Intellectual Property Organization International Bureau ## #### (43) International Publication Date 22 March 2001 (22.03.2001) #### **PCT** #### (10) International Publication Number WO 01/20775 A1 (51) International Patent Classification<sup>7</sup>: H03F 1/32 (21) International Application Number: PCT/GB00/03528 (22) International Filing Date: 13 September 2000 (13.09.2000) (25) Filing Language: English (26) Publication Language: English (30) Priority Data: 9921570.9 13 September 1999 (13.09.1999) - (71) Applicant (for all designated States except US): WIRE-LESS SYSTEMS INTERNATIONAL LIMITED [GB/GB]; Innovation House, Bristol Business Park, Coldharbour Lane, Bristol BS16 1EJ (GB). - (72) Inventors; and - (75) Inventors/Applicants (for US only): KENINGTON, Peter [GB/GB]; Trap Farm, Devauden, Chepstow NP16 6PE (GB). RING, Steven, Richard [GB/GB]; 35 Sturmer Close, Yate, Bristol BS37 5UR (GB). BENNETT, Richard, Michael [GB/GB]; 20 Empire Road, Salisbury, Wiltshire SP2 9DF (GB). - (74) Agents: HOGG, Jeffrey, Keith et al.; Withers & Rogers, Goldings House, 2 Hays Lane, London SE1 2HW (GB). - (81) Designated States (national): AE, AG, AL, AM, AT, AU, AZ, BA, BB, BG, BR, BY, BZ, CA, CH, CN, CR, CU, CZ, DE, DK, DM, DZ, EE, ES, FI, GB, GD, GE, GH, GM, HR, HU, ID, IL, IN, IS, JP, KE, KG, KP, KR, KZ, LC, LK, LR, LS, LT, LU, LV, MA, MD, MG, MK, MN, MW, MX, MZ, NO, NZ, PL, PT, RO, RU, SD, SE, SG, SI, SK, SL, TJ, TM, TR, TT, TZ, UA, UG, US, UZ, VN, YU, ZA, ZW. - (84) Designated States (regional): ARIPO patent (GH, GM, KE, LS, MW, MZ, SD, SL, SZ, TZ, UG, ZW), Eurasian patent (AM, AZ, BY, KG, KZ, MD, RU, TJ, TM), European [Continued on next page] (54) Title: A LINEARISER FOR A SIGNAL HANDLING APPARATUS (57) Abstract: A lineariser (100) for reproducing distortion present in the output of an amplifier (110) (or other signal handling device) generates a predistortion signal from the amplifier input. The predistortion signal is mixed into the amplifier input signal using, for example, a vector modulator (112). The predistortion signal may be derived in a quadrature format, the orthogonal components of the predistortion signal being mixed into separate mixers of the vector modulator. The predistortion signal is generated by multiplying the input signal with itself repeatedly to generate components of distortion which are susceptible of independent control. The predistortion signal is generated digitally using DSP (116). A multiplier or mixer may be used to square the sampled input signal to produce a reduced frequency signal which the DSP can use to gennerate the predistortion signal. Another lineariser mixes the predistortion signal into the input signal during up conversion. WO 01/20775 AJ 100 patent (AT, BE, CH, CY, DE, DK, ES, FI, FR, GB, GR, IE, IT, LU, MC, NL, PT, SE), OAPI patent (BF, BJ, CF, CG, CI, CM, GA, GN, GW, ML, MR, NE, SN, TD, TG). For two-letter codes and other abbreviations, refer to the "Guidance Notes on Codes and Abbreviations" appearing at the beginning of each regular issue of the PCT Gazette. #### Published: With international search report. WO 01/20775 PCT/GB00/03528 ### A LINEARISER FOR A SIGNAL HANDLING APPARATUS This application relates to methods and apparatus for signal processing, in particular methods and apparatus for linearising, or reducing distortion appearing in, the output signal which a signal handling means produces in response to an input signal. Predistortion schemes for reducing distortion appearing in the output of a non-linear amplifier are known. A synthesised distortion signal is added into the input to the amplifier. The distortion signal is arranged so that its addition tends to cancel any distortion imposed on the input signal by the amplifier during amplification. According to a first aspect, the present invention provides a lineariser for reducing distortion of the output signal which a signal handling means produces in response to an input signal, the lineariser comprising means for extracting a portion of the input signal, means for modifying the extracted signal to create non-linear components of reduced frequency therein, means for generating digitally a distortion signal from the modified signal and means for combining the distortion signal with the input signal. The invention may thus provide a flexible distortion reduction system which is capable of implementing relatively complex forms of distortion correction. The generation of reduced frequency components in the extracted portion of the input signal facilitates the use of digital signal processing in the generation and adaptation of the distortion signal for combination with the input signal to achieve the best possible distortion reduction therein. Since the lineariser according to the invention does not rely on local oscillator signals or any other form of reference from the host system of which it is a part, it can be implemented as a stand alone subsystem. This can be a significant benefit in many applications. It could even be located remotely from the rest of the system (e.g. a cellular radio base station). According to a second aspect, the invention provides a lineariser for reducing distortion of the output signal which a signal handling means produces in response to an input signal, the lineariser comprising means for extracting a portion of the input signal, means for generating digitally a distortion signal from the extracted signal and means for mixing the distortion signal into the input signal. The invention also provides a method of reducing distortion of the output signal which a signal handling means produces in response to an input signal, the method comprising extracting a portion of the input signal, modifying the extracted signal to create non-linear components of reduced frequency therein, generating digitally a distortion signal from the modified signal and combining the distortion signal with the input signal. Furthermore, the invention also provides a method of reducing distortion of the output signal which a signal handling means produces in response to an input signal, the method comprising extracting a portion of the input signal, generating digitally a distortion signal from the extracted signal and mixing the distortion signal into the input signal. By way of example only, certain embodiments of the invention will now be described with reference to the accompanying figures, in which: Figure 1 is a schematic diagram of a lineariser circuit; Figure 2 is a schematic diagram of another lineariser circuit; Figure 3 is a schematic diagram of a further lineariser circuit; Figure 4 is a schematic diagram of a yet further lineariser circuit; Figure 5 is a schematic diagram of another lineariser circuit; Figure 6 is a schematic diagram of yet another lineariser circuit; Figure 7 is a schematic diagram of a control scheme for a lineariser; Figure 8 is a schematic diagram of another control scheme for a lineariser; Figure 9 is a schematic diagram of a further control scheme for a lineariser; Figure 10 is a schematic diagram of yet another lineariser circuit; Figure 11 is a schematic diagram of yet another lineariser circuit; and Figure 12 is a schematic diagram of yet another lineariser circuit. As shown in Figure 1, a lineariser 100 is arranged to operate on the input to a radio frequency power amplifier (RF-PA) 110. The input signal to amplifier 110 is modified in a vector modulator 112 which precedes amplifier 110. The lineariser 100 produces in phase and quadrature predistortion components which are each mixed into a respective branch of the input signal within vector modulator 112. The input signal supplied to amplifier 110 is predistorted to counter distortion which the amplifier 110 causes to signals passing through it. In general, the predistortion is derived from a portion of the input signal which is sampled using directional coupler 114 which precedes vector modulator 112. The operation of the square law detector will be discussed later. The sample taken from the input signal is manipulated using digital signal processor (DSP) 116. The DSP 116 provides three distortion components, each of which is split into orthogonal inphase and quadrature components by splitters 118,120,122. Each of the three inphase distortion components is then subjected to amplitude control by I channel controller 124. The adjusted inphase components are then summed to provide an inphase predistortion component which can be mixed into the input signal by vector modulator 112. Similarly, the three quadrature distortion components produced by splitters 118 to 122 are adjusted in amplitude under the control of Q channel controller 126, prior to being summed to produce the quadrature predistortion component for mixing into the amplifier input signal in vector modulator 112. The controllers 124 and 126 monitor signals derived from feedback from the output of amplifier 110 (sampled at directional coupler 128) in order to determine the amplitude adjustments to be made to the various distortion components. The control process will be discussed in more detail later. The lineariser 100 is a vector lineariser which mixes orthogonal predistortion components into respective orthogonal input signal components. A scalar lineariser having a more simple construction will now be described with reference to Figure 2. It will be apparent to a reader skilled in the art that the lineariser of Figure 2 can be extended to implement a vector linearisation scheme of a type shown in Figure 1. Figure 2 illustrates a scalar lineariser 200 arranged to predistort the input signal to an RF The RF input signal intended for amplifier 210 is sampled by a power amplifier 210. directional coupler 212 to provide a signal from which the lineariser 200 can generate a predistortion signal for amplifier 210. The coupled port of directional coupler 212 feeds One output of the splitter is used to down convert the frequency of the a splitter 214. output of amplifier 210 for use in a controlled process, as will be described later. other output of splitter 214 is supplied to a square law detector 216 which provides a baseband version of the sampled RF input. The square law detector 216 may be implemented by means of a mixer or multiplier with both of its inputs receiving the sampled RF input signal so as to multiply the input signal with itself. Alternatively, the square law detector may be implemented by means of a diode detector with an appropriate characteristic. The output of the square law detector 216 is supplied to a digital signal processor (DSP) 218. The signal from square law detector 216 is converted to a digital signal by analogue to digital converter (ADC) 220. The digital signal from ADC 220 is provided to splitter 222. The splitter 222 provides the digital version of the output of square law detector 216 on three paths. The digital square law detector output is provided on path 224 as a second order distortion component. The digitised square law detector output is also supplied to squaring process 226 which provides a fourth order version of the input signal sampled from coupler 212. This fourth order signal is provided on path 228 as a fourth order distortion component. The fourth order signal is also supplied to mixer 230 where it is mixed with the digitised square law detector output from splitter 222. The output of mixer 230 is supplied on path 232 as a sixth order distortion component. In high performance applications, it may be necessary to remove the unwanted second order component appearing in the sixth order distortion component signal. The second order distortion component can be simply subtracted directly from the sixth order distortion component since the second order distortion component has already been generated (by square order detector 216). The level of second order components in the sixth order signal is mathematically determined and hence perfect subtraction may be achieved without using an additional control scheme which could complicate the lineariser. The fourth and sixth order distortion components are created by multiplying the digitised square law detector output with itself as required. It will be clear to the skilled person that this multiplicative process could be extended to the generation of eighth order distortion components and higher. The second order distortion component on path 224 is adjusted in amplitude by variable gain element 234 under the control of controller 236. Similarly, amplitude adjustments are made to the fourth and sixth order distortion components on paths 228 and 232 respectively. The amplitude adjusted distortion components from paths 224,228 and 232 are summed at combiner 238 to produce a predistortion signal. The controller 236 adds a DC signal into the predistortion signal at combiner 240. The predistortion signal is then output from the DSP 218 via digital to analogue converter (DAC) 242 as an analogue predistortion signal. In the main signal path, the RF power amplifier 210 is proceeded a vector modulator 244. The predistortion signal from DSP 218 is supplied to the Q channel mixer 246 of vector modulator 244. The DC signal introduced to the predistortion signal by controller 236 at combiner 240 allows mixer 246 to leak an appropriate amount of the RF input signal energy through the Q channel mixer. Similarly, the I channel mixer 248 is supplied with a DC signal from controller 236 to leak an appropriate amount of the inphase component of the RF input signal energy through that mixer. The mixers 246 and 248 operating on the quadrature-split channels of the input signal allow the input signal vector to be steered through a full 360° and a range of amplitude levels. It is therefore possible to arrange the main input signal vector appropriately to match the predistortion signal vector which is only fed to the Q channel mixer as shown (alternatively, the predistortion signal could be supplied to the I channel mixer or to both the I and Q channel mixers). The output signal of amplifier 210 is sampled by directional coupler 250 to provide a feedback signal for use by controller 236. The sampled output from coupler 250 and the sampled input signal from splitter 214 are mixed together in mixer 252 in order to frequency down convert the output signal sampled at coupler 250. This mixing process also has the effect of raising by 1 the order of each intermodulation distortion component present in the output of amplifier 210. The output of mixer 252 is supplied to controller The output signal sampled at directional coupler 250 will contain 236 via ADC 254. residual intermodulation distortion (IMD) products created by amplifier 210. In the output of mixer 252, each IMD product will be represented as a corresponding baseband signal at the next highest even order distortion frequency (e.g. a third order IMD product will produce a fourth order baseband signal in the mixer output after down conversion). These baseband even order IMD products may then be detected by the control scheme operated by controller 236 and used to adjust the relative amplitude levels of the distortion components on paths 224,228 and 232 which make up the predistortion signal. The detailed implementation of the control scheme operated by controller 236 will be discussed in more detail later. Figure 3 illustrates a version of the lineariser of Figure 2 which has been modified to allow a low resolution analogue to digital converter 300 to be used to digitise the square law detector output. This is achieved by incorporating an automatic gain control loop in the lineariser to ensure that the input to ADC 300 remains broadly constant irrespective of the input signal level. A variable gain element 310 and an amplifier 312 operate in succession on the sampled input signal between coupler 314 and splitter 316. The DSP 318 monitors the amplitude of the output of square law detector 320 and produces a signal which controls the variable gain of variable gain element 310 such that the input to ADC 300 maintains a substantially constant amplitude. The DSP 318 can also measure the power level of the signals received at ADC 300 and determine whether or not the lineariser needs to be active, i.e. if the power level of the input signals to the amplifier 322 undergoing linearisation is sufficiently low so that the amplifier 322 is operating within acceptable levels of distortion, then the lineariser can be deactivated. The DC zone energy in the signal received at ADC 324 can be monitored to set the power output and/or gain of the amplifier 322 undergoing linearisation. This is achieved by adjusting, in equal proportion, the DC levels injected into the mixers of the vector modulator preceding amplifier 322. In other respects, the lineariser of Figure 3 is similar in operation to the lineariser of Figure 2. In the linearisers of Figures 2 and 3, a DC signal is added to the predistortion signal in the digital domain. Due to the dynamic range of this combined signal, a relatively high resolution and high speed DAC (242 in Figure 2) may be needed to perform the conversion to the analogue domain. The lineariser shown in Figure 4 is modified to ameliorate this potential disadvantage. The lineariser 400 of Figure 4 operates in a similar manner to the lineariser of Figure 3. The lineariser 400 differs in that the addition of a DC signal to the predistortion signal occurs in the analogue domain at combiner 410. This permits the use of a relatively low resolution and low speed DAC 412 to convert the DC signal and a relatively low resolution and high speed DAC 414 for the distortion signal. The lineariser 500 shown in Figure 5 is similar to that shown in Figure 4 except in that a multiplicative process is not used to generate the distortion components. As with the linearisers shown in Figures 2,3 and 4, the square law detector output signal is digitised and provided to splitter 510 within DSP 512. As previously, the splitter supplies a signal along a path 514 to provide the second order distortion component. The splitter 510 also provides an output to each of lookup tables 516 and 518. Lookup table (LUT) 516 contains values for the fourth order distortion component which correspond to particular values of the square law detector output signal supplied by splitter 510. The LUT 516 is addressed by the current value of the signal from splitter 510 and retrieves the corresponding value for the fourth order signal, which is output on path 520 as the fourth order distortion signal. If the LUT 516 does not contain a value for the fourth order distortion component corresponding to the current value of the signal from splitter 510, then an appropriate value for the fourth order distortion component can be interpolated. For example, the fourth order distortion component values stored in LUT 516 which correspond to the values of the square law detector output signal nearest to the true current value of the square law detector output signal can be used to determine a weighted average value for the fourth order distortion component value which should correspond to the current square law detector output signal value. In a similar manner, the square law detector output signal is used to address LUT 518 which in response outputs corresponding values of the sixth order distortion component on path 522. Further LUT's could be provided and addressed by the square law detector output signal in order to produce additional distortion components. The distortion components are adjusted in amplitude and summed as described previously with reference to Figures 2,3 and 4. In Figure 6, a baseband frequency, quadrature format input signal is provided and is quadrature upconverted using local oscillator 600 to produce a radio frequency input signal for non-linear power amplifier 610. A vector modulator arrangement is incorporated within the upconversion arrangement and comprises mixers 612 and 614 in the I and Q branches respectively of the upconversion process. As with the linearisers previously described, the predistortion signal is applied to mixer 614 and a DC signal is applied to mixer 612. However, in this embodiment, the baseband quadrature format input signal is applied directly to the DSP 616 in order to generate the predistortion signal. Subsequent to analogue to digital conversion, the baseband quadrature format input signals are combined and then squared at 618 to produce a second order distortion component on path 620 the squared output of process 618 is then squared again in process 622 to produce a fourth order distortion component on path 624. The fourth order signal produced by squaring process 622 and the squared signal produced by squaring process 618 are multiplied together in mixer 626 to produce a sixth order distortion component. It will be appreciated that the multiplicative arrangement can be extended to the generation of eighth order and higher distortion components. The distortion components are then adjusted in amplitude and combined at 628 to produce the predistortion signal which is applied to mixer 614. It will be apparent that, in other respects, the lineariser of Figure 6 is similar in its operation to the foregoing embodiments. Various control schemes for the amplitude adjustment of the distortion components will now be discussed. Figure 7 shows a control scheme which may be used with, for example, the linearisers of Figures 2 to 5. Splitter 700 receives the digitised result of mixing the sampled input to the non-linear amplifier with its sampled output. This signal can be considered as the output of the amplifier down converted by its input. The signal supplied to splitter 700 thus contains fourth, sixth and eighth order components which correspond to the third, fifth and seventh order intermodulation distortion components created by the non-linear power Splitter 700 supplies this signal to mixers 710,712 amplifier undergoing linearisation. Splitter 716 receives the digitised square law detector output signal (which is a second order signal) and provides it to processes 718,720 and 722. Process 718 forms the square of its input and thus produces a fourth order output. Process 720 forms the cube of its input and thus produces a sixth order output. Process 722 forms the fourth order version of its input signal and thus produces an eighth order output signal. The outputs of processes 718,720 and 722 are each provided to the input of a respective one of mixers 710,712 and 714. Mixer 710 correlates the fourth order signal from process 718 with any residual fourth order intermodulation distortion present in the signal from splitter 700. The output of mixer 710 is supplied to an integrator which produces a control signal for the variable gain element in the second order distortion component path (i.e. in Figure 2, this would be variable gain element 234). It will be appreciated that, in effect, mixer 710 correlates the third order IMD distortion produced by the amplifier undergoing linearisation. Although the output of mixer 710 is used to control the gain of the second order distortion component, it will be apparent that this second order distortion component gives rise to a third order distortion component when mixed into the input signal in the vector modulator. Similarly, the sixth order signal from process 770 is correlated with the sixth order IMD distortion in the signal from splitter 700 to produce a control signal for the variable gain element in the fourth order distortion component path. Likewise, the eighth order output of process 722 is correlated with the eighth order IMD distortion appearing in the signal from splitter 700 in order to produce a control signal for the variable gain element in the sixth order distortion component path within the lineariser. The results of the correlations performed by mixers 710,712 and 714 produce control signals that act individually to minimise the third, fifth and seventh order intermodulation distortion in the output of the power amplifier. Figure 8 illustrates an alternative control mechanism wherein the result of mixing the non-linear amplifier output and input signals is subjected to fast Fourier transformation using process 800. The signal is thus transformed to the frequency domain and detectors 810,812 and 814 are each used to monitor the power present in a respective portion F1,F2 and F3 of the frequency spectrum. The control mechanism functions by detecting the amount of energy present at given frequency ranges and by minimising this energy on the assumption that it is dominated by the relevant order of intermodulation distortion. A similar technique is illustrated in Figure 9, where the frequency separation is performed by using conventional bandpass filtering. Figure 10 illustrates a vector lineariser which is in some respects similar to that described with reference to Figure 1. The lineariser of Figure 10 differs from that of Figure 1 in that the quadrature channels used separately to derive the inphase and quadrature predistortion components applied to the respective mixers of the vector modulator are created in the analogue domain using quadrature splitter 1000. Vector linearisers provide the advantage of being able to set the relative phase and amplitude of each of the distortion components in the predistortion signal independently allowing the lineariser to more accurately cancel the intermodulation distortion produced by the non-linear power amplifier. A modification to the basic system described with reference to previous figures is shown in Figure 11. Here, the vector modulator has been replaced with an amplitude modulator, shown here as a mixer 1100, and a phase shifter 1110. The operation of the circuit is similar to that described previously, but in this case only two quadrants are available for control (on the assumption that the phase shifter has a range of 90°, which is typical for a single stage RF phase shifter). The two quadrants are obtained by supplying the predistortion signal to mixer 1100 in an inverted or non-inverted form. As a further modification, the main signal path, prior to the amplifier 1112 undergoing linearisation, now employs a directional coupler 1114 configured with its minimum path loss in the main signal path. The low path loss of directional coupler 1114 and the low loss through the phase shifter 1110 helps to ensure that the overall system noise figure is kept to a minimum. The alternative approach of providing a vector modulator as described previously within the amplifier undergoing linearisation (i.e. after one or more low noise stages) is sometimes not possible due to the limited signal handling capability of such devices when good linearity performance is required. The lineariser of Figure 11 also employs a second variable phase shifter 1116 in the input reference path which provides an input signal to output signal downconverting mixer 1118. Phase shift element 1116 is provided to ensure that the detected output signal level from mixer 1118 is maximised, irrespective of the phase shift through amplifier 1112. Phase shifter 1116 is varied by the DSP 1120 until a maximum signal level is detected (resulting in the two signals supplied to mixer 1118 being in phase). This setting can then be stored and the intermodulation distortion reduction control process initiated, with the maximum possible signal to noise ratio being available for the detection process. Without phase shift element 1116, it is possible that the two signal supplied to mixer 1118 could be in quadrature phase and hence the downconversion ADC 1122 would receive a null input signal. The controller 1124 might then assume that either the intermodulation distortion has been cancelled, and/or that the gain of the circuit is too low. In both of these case, the controller 1124 would then take either no action (when action is in fact required) or inappropriate action. Clearly, there is a wide range of alternatives to the phase shift elements and amplitude modulation devices introduced in Figure 11. For example, time delay elements could be used in place of the phase shift elements 1110 and 1116 in Figure 11. A further alternative configuration of the various couplers and splitters in the main signal path is shown in Figure 12. Furthermore, the variable phase shift element used in Figures 11 and 12 in the input reference path to the downconverting mixer could equally well be inserted in the output sampling path instead, i.e. the phase shifting element could be located between output coupler 1200 and mixer 1210. It will be apparent that the distortion generating process performed by the DSP in any of the previously described linearisers can be adapted to produce additional, higher order distortion components of the predistortion signal (e.g. eighth order or higher). #### Claims - 1. A lineariser for reducing distortion of the output signal which a signal handling means produces in response to an input signal, the lineariser comprising means for extracting a portion of the input signal, means for modifying the extracted signal to create non-linear components of reduced frequency therein, means for generating digitally a distortion signal from the modified signal and means for combining the distortion signal with the input signal. - 2. A lineariser according to claim 1, wherein the modifying means comprises means for squaring the extracted signal. - 3. A lineariser according to claims 1 or 2, wherein the combining means comprises means for mixing the distortion signal into the input signal. - 4. A lineariser for reducing distortion of the output signal which a signal handling means produces in response to an input signal, the lineariser comprising means for extracting a portion of the input signal, means for generating digitally a distortion signal from the extracted signal and means for mixing the distortion signal into the input signal. - 5. A lineariser according to any preceding claim, wherein the distortion generating means comprises storage means, wherein the storage means is addressed by values of the signal used to generate the distortion to responsively output corresponding values for the distortion signal. - 6. A lineariser according to any preceding claim, wherein the distortion generating means comprises means for generating a number of distortion components which are susceptible of independent control. - 7. A lineariser according to claim 6, wherein the distortion generating means comprises means for splitting at least one distortion component into orthogonal components, each orthogonal component being susceptible of independent control. - 8. A lineariser according to any preceding claim, wherein the distortion generating means comprises means for adding a dc signal into the distortion signal. - 9. A lineariser according to any preceding claim, wherein the distortion generating means comprises means for multiplying the signal used to generate the distortion signal with itself repeatedly. - 10. A lineariser according to claim 9, wherein the distortion generating means produces a number of components and further comprises means for removing lower order components appearing in at least one of the components. - 11. A lineariser according to any one of claims 3 to 10, wherein the mixing means comprises means for splitting the input signal into orthogonal components. - 12. A lineariser according to claim 11, wherein the mixing means mixes the distortion signal into one of the orthogonal input signal components. - 13. A lineariser according to claims 11 or 12, wherein the mixing means mixes a dc component into one of the orthogonal input signal components. - 14. A lineariser according to claim 11, wherein the distortion signal comprises two orthogonal components and the mixing means mixes each orthogonal signal component into a respective input signal component. - 15. A lineariser according to any preceding claim, further comprising means for conditioning the signal input to the distortion generating means so that it maintains a substantially constant amplitude. - 16. A lineariser according to any preceding claim, further comprising means for monitoring the amplitude of the extracted signal and determining whether to place the lineariser in an operative condition. - 17. A lineariser according to any preceding claim, further comprising control means for adjusting a parameter of the distortion signal. - 18. A lineariser according to claim 17, wherein the control means uses a feedback signal derived from the output signal to determine the adjustments to the distortion signal. - 19. A lineariser according to claim 17 or 18, wherein the distortion signal comprises a number of components and the control means is capable of exerting independent control over at least one of them. - 20. A lineariser according to any of claims 17 to 19, wherein the parameter adjusted by the control means is amplitude. - 21. A lineariser according to any one of claims 17 to 20, wherein the control means generates at least one non-linear component of the signal input to the distortion generating means for correlation with the feedback signal to produce signals to control parameters of the distortion signal or components thereof. - 22. A lineariser according to any one of claims 17 to 20, wherein the control means divides the signal input to the distortion generating means into components and correlates them with the feedback signal to produce signals to control parameters of the distortion signal or components thereof. - 23. A lineariser according to any one of claims 17 to 20, wherein the control means divides the signal input to the distortion generating means into components and determines their amplitude in order to produce signals to control parameters of the distortion signal or components thereof. - 24. A lineariser according to any preceding claim, wherein the signal handling means is amplifying means. - 25. A lineariser substantially as hereinbefore described with reference to any of Figures 1 to 10. - 26. A method of reducing distortion of the output signal which a signal handling means produces in response to an input signal, the method comprising extracting a portion of the input signal, modifying the extracted signal to create non-linear components of reduced frequency therein, generating digitally a distortion signal from the modified signal and combining the distortion signal with the input signal. - 27. A method according to claim 26 wherein the modifying step comprises squaring the extracted signal. - 28. A method according to claim 26 or 27, wherein the combining step comprises mixing the distortion signal into the input signal. - 29. A method of reducing distortion of the output signal which a signal handling means produces in response to an input signal, the method comprising extracting a portion of the input signal, generating digitally a distortion signal from the extracted signal and mixing the distortion signal into the input signal. - 30. A method according to any one of claims 26 to 29, wherein the distortion generating step comprises addressing a storage means by values of the signal used to generate the distortion to responsively output corresponding values for the distortion signal. - 31. A method according to any one of claims 26 to 30, wherein the distortion generating step comprises generating a number of distortion components which are susceptible of independent control. - 32. A method according to claim 31, wherein the distortion generating step comprises splitting at least one distortion component into orthogonal components, each orthogonal component being susceptible of independent control. - 33. A method according to any one of claims 26 to 32, wherein the distortion generating step comprises adding a dc signal into the distortion signal. - 34. A method according to any one of claims 26 to 33, wherein the distortion generating step comprises multiplying the signal used to generate the distortion signal with itself repeatedly. - 35. A method according to claim 34, wherein the distortion generating step produces a number of components and further comprises removing lower order components appearing in at least one of the components. - 36. A method according to any one of claims 28 to 35, wherein the mixing step comprises splitting the input signal into orthogonal components. - 37. A method according to claim 36, wherein the mixing step comprises mixing the distortion signal into one of the orthogonal input signal components. - 38. A method according to claim 36 or 37, wherein the mixing step comprises mixing a dc component into one of the orthogonal input signal components. - 39. A method according to claim 36, wherein the distortion signal comprises two orthogonal components and the mixing step comprising mixing each orthogonal distortion signal component into a respective input signal component. - 40. A method according to any one of claims 26 to 39, further comprising conditioning the signal used to generate the distortion signal in the distortion generating step so that it maintains a substantially constant amplitude. - 41. A method according to any one of claims 26 to 40, further comprising monitoring the amplitude of the extracted signal and determining whether to subject the output signal to the distortion reduction method. - 42. A method according to any one of claims 26 to 41, further comprising a control step of adjusting a parameter of the distortion signal. - 43. A method according to claim 42 wherein the control step uses a feedback signal derived from the output signal to determine the adjustments to the distortion signal. - 44. A method according to claim 42 or 43, wherein the distortion signal comprises a number of components and the control step comprises exerting independent control over at least one of them. - 45. A method according to any one of claims 42 to 44, wherein the parameter adjusted by the control step is amplitude. - 46. A method according to any of one of claims 42 to 45, wherein the control step comprises generating at least one non-linear component of the signal used to generate the distortion signal in the distortion generating step for correlation with the feedback signal to produce signals to control parameters of the distortion signal or components thereof. - 47. A method according to any one of claims 42 to 45, wherein the control step divides the signal used to generate the distortion signal in the distortion generating step into components and correlates them with the feedback signal to produce signals to control parameters of the distortion signal or components thereof. - A method according to any one of claims 42 to 45, wherein the control step divides the signal used to generate the distortion signal in the distortion generating step into components and determines their amplitude in order to produce signal to control parameters of the distortion signal or components thereof. - 49. A method according to claim 26 to 48, wherein the signal handling means is amplifying means. - 50. A method substantially as hereinbefore described with reference to any one of Figures 1 to 10. WO 01/20775 PCT/GB00/03528 Figure 3 WO 01/20775 6/11 Figure 6 Figure 7 8/11 ### To Digital Control Attenuators ### To Digital Control Attenuators Figure 10 PCT/GB00/03528 Figure 12 ### INTERNATIONAL SEARCH REPORT Inter nal Application No PCT/GB 00/03528 # A. CLASSIFICATION OF SUBJECT MATTER IPC 7 H03F1/32 According to International Patent Classification (IPC) or to both national classification and IPC #### **B. FIELDS SEARCHED** Minimum documentation searched (classification system followed by classification symbols) IPC 7 H03F Documentation searched other than minimum documentation to the extent that such documents are included in the fields searched Electronic data base consulted during the international search (name of data base and, where practical, search terms used) EPO-Internal, WPI Data, PAJ | Category ° | Citation of document, with indication, where appropriate, of the relevant passages | Relevant to claim No. | |------------|------------------------------------------------------------------------------------|--------------------------------------------------------------------| | X | US 5 929 703 A (SEHIER PHILIPPE ET AL)<br>27 July 1999 (1999-07-27) | 1-5,11,<br>16-20,<br>24-30,<br>41-45,49 | | Y<br>A | column 4, line 35 -column 6, line 26;<br>figures 1,6 | 6,8,9,<br>31,33,34<br>7,10-15,<br>21-23,<br>32,<br>35-40,<br>46-48 | | A | US 4 331 928 A (HEIDT MARVIN W) 25 May 1982 (1982-05-25) abstract; figure 1/ | 1-49 | | ٥ | Special | categories | of | cited | docu | ments: | | |---|---------|------------|----|-------|------|--------|--| - "A" document defining the general state of the art which is not considered to be of particular relevance - "E" earlier document but published on or after the international filing date - \*L\* document which may throw doubts on priority claim(s) or which is cited to establish the publication date of another citation or other special reason (as specified) - O document referring to an oral disclosure, use, exhibition or other means - document published prior to the international filing date but later than the priority date claimed - \*T\* later document published after the international filing date or priority date and not in conflict with the application but cited to understand the principle or theory underlying the invention - "X" document of particular relevance; the claimed invention cannot be considered novel or cannot be considered to involve an inventive step when the document is taken alone - "Y" document of particular relevance; the claimed invention cannot be considered to involve an inventive step when the document is combined with one or more other such documents, such combination being obvious to a person skilled in the art. - "&" document member of the same patent family Date of the actual completion of the international search Date of mailing of the international search report ## 15 December 2000 Name and mailing address of the ISA European Patent Office, P.B. 5818 Patentlaan 2 NL – 2280 HV Rijswijk Tel. (+31–70) 340–2040, Tx. 31 651 epo nl, Fax: (+31–70) 340–3016 Authorized officer Segaert, P 22/12/2000 2 ## INTERNATIONAL SEARCH REPORT Interi nal Application No PCT/GB 00/03528 | | | PCT/GB 00/03528 | |------------|--------------------------------------------------------------------------------------------------------------------------------|-----------------------| | | ation) DOCUMENTS CONSIDERED TO BE RELEVANT | | | Category ° | Citation of document, with indication, where appropriate, of the relevant passages | Relevant to claim No. | | Y | US 5 164 678 A (BOKSBERGER HANS ULRICH ET AL) 17 November 1992 (1992-11-17) column 6, line 23 -column 11, line 58; figures 1-3 | 6,8,9,<br>31,33,34 | | Α | FR 2 540 309 A (THOMSON CSF)<br>3 August 1984 (1984-08-03) | | | Α | EP 0 067 091 A (THOMSON CSF)<br>15 December 1982 (1982-12-15) | | | Α | EP 0 751 614 A (NOKIA MOBILE PHONES LTD)<br>2 January 1997 (1997-01-02) | | | Α | WO 99 45638 A (KENNINGTON PETER ;WIRELESS SYSTEMS INTERNATIONAL (GB)) 10 September 1999 (1999-09-10) | | | Α | WO 99 45640 A (KENNINGTON PETER ;WIRELESS SYSTEMS INTERNATIONAL (GB)) 10 September 1999 (1999-09-10) | | | | <del></del> | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | # INTERNATIONAL SEARCH REPORT ...formation on patent family members Interinal Application No PCT/GB 00/03528 | Patent document cited in search repor | t | Publication date | Patent family member(s) | Publication date | |---------------------------------------|---|---------------------|---------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------| | US 5929703 | A | 27-07-1999 | FR 2752313 A<br>CA 2211613 A<br>EP 0823805 A<br>JP 10126165 A | 13-02-1998<br>07-02-1998<br>11-02-1998<br>15-05-1998 | | US 4331928 | Α | 25 <b>-</b> 05-1982 | NONE | | | US 5164678 | A | 17-11-1992 | EP 0465709 A BR 9102948 A CA 2046457 A CN 1058122 A,B CS 9102104 A HU 60576 A JP 4233810 A PL 290991 A ZA 9105313 A | 15-01-1992<br>11-02-1992<br>13-01-1992<br>22-01-1992<br>19-02-1992<br>28-09-1992<br>21-08-1992<br>10-08-1992<br>25-03-1992 | | FR 2540309 | Α | 03-08-1984 | NONE | | | EP 0067091 | Α | 15-12-1982 | FR 2507026 A<br>JP 57199305 A | 03-12-1982<br>07-12-1982 | | EP 0751614 | Α | 02-01-1997 | FI 98014 B<br>JP 9023119 A<br>US 5786728 A | 13-12-1996<br>21-01-1997<br>28-07-1998 | | WO 9945638 | Α | 10-09-1999 | AU 2737099 A<br>GB 2335813 A,B | 20-09-1999<br>29-09-1999 | | WO 9945640 | A | 10-09-1999 | AU 2737399 A<br>GB 2335812 A,B | 20-09-1999<br>29-09-1999 |