### FORM 1

## COMMONWEALTH OF AUSTRALIA PATENTS ACT 1952

### APPLICATION FOR A STANDARD PATENT

I\We,

KYUSHU UNIVERSITY

of

• •

` ۵۵۵۰ د ۵۵

\* • • •

° ° ° °

° ° ° °

00 00 0000

60 0 6 0 0 10-1, HAKOZAKI 6-CHOME HIGASHI-KU, FUKUOKA CITY FUKUOKA PREF., JAPAN

hereby apply for the grant of a standard patent for an invention entitled:

### POWER SOURCE MEANS

which is described in the accompanying complete specification

Details of basic application(s):

Number of basic Name of Convention country in Date of basic application which basic application was application filed

1-228,194 JP

05 SEP 89

and the second second second second

My/our address for service is care of GRIFFITH HACK & CO., Patent Attorneys, 601 St. Kilda Road, Melbourne 3004, Victoria, Australia.

DATED this 03rd day of July 1990

KYUSHU UNIVERSITY GRIFFITH HACK & CO.

----

TO: The Commissioner of Patents.

e ser prove s

### Australia Patent Declaration Form

-228,194 3

### Forms 7 and 8

### AUSTRALIA

### Patents Act 1952

DECLARATION IN SUPPORT OF A CONVENTION OR NON-CONVENTION APPLICATION FOR A PATENT OR PATENT OF ADDITION

| Name(s) of<br>Applicant(s)                                                        | In support of the application made by<br>KYUSHU UNIVERSITY                                                                                                                                                                                                 |                                                                                  |                                |                                                      |                                       |
|-----------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------|--------------------------------|------------------------------------------------------|---------------------------------------|
| Title                                                                             | for a patent for an invention entitled<br>POWER SOURCE MEANS                                                                                                                                                                                               |                                                                                  |                                |                                                      |                                       |
| Name(s) and<br>address(es)<br>of person(s)<br>making                              | I/We, Ryohei TAKAHASHI<br>of 10-1, Hakozaki 6-Chome, Higashi-Ku, Fukuoka City, Fukuoka Pref., Japan                                                                                                                                                        |                                                                                  |                                |                                                      |                                       |
| declaration o                                                                     | do solemnly and sincerely declare as follows:-                                                                                                                                                                                                             |                                                                                  |                                |                                                      |                                       |
| 0                                                                                 | <ol> <li>I am/we are the applicant(s) for the patent, or<br/>am/are authorised by the abovementioned applicant<br/>to make this declaration on its behalf.</li> </ol>                                                                                      |                                                                                  |                                |                                                      |                                       |
| °<br>C'<br>O                                                                      | 2. The basic application(s) as defined by Section 141<br>of the Act was/were made in the following country<br>or countries on the following date(s) by the<br>following applicant(s) namely:-                                                              |                                                                                  |                                |                                                      |                                       |
| Country,filing<br>date and name<br>of Applicant(s)                                |                                                                                                                                                                                                                                                            | inJapan<br>byKYUSHU_UNIVERSITY                                                   | on                             | September 5,                                         | 19_89                                 |
| for the or                                                                        |                                                                                                                                                                                                                                                            | in                                                                               | on                             |                                                      | 19                                    |
| each basic<br>application                                                         |                                                                                                                                                                                                                                                            |                                                                                  |                                |                                                      |                                       |
| <b>° 6</b>                                                                        |                                                                                                                                                                                                                                                            | •                                                                                |                                |                                                      | · · · · · · · · · · · · · · · · · · · |
| o .                                                                               | 4                                                                                                                                                                                                                                                          | •                                                                                |                                |                                                      |                                       |
|                                                                                   | 3.                                                                                                                                                                                                                                                         | The said basic applicati<br>application(s) made in a<br>of the invention the sub | on(s) wa<br>Convent<br>ject of | s/were the firs<br>ion country in<br>the application | t<br>respect                          |
| Name(s) and<br>address(es)<br>of the or<br>each actual<br>inventor                | 4. The actual inventor(s) of the said invention is/are<br><u>Kosuke HARADA of 2-4-6, Sakurazaka, Chuo-Ku, Fukuoka City, Fukuoka</u><br><u>Pref., Japan; and Hiroshi SAKAMOTO of 14-403, Shimoohri-Danchi,</u><br><u>Ohnojo City, Fukuoka Pref., Japan;</u> |                                                                                  |                                |                                                      |                                       |
| See reverse<br>side of this<br>form for<br>guidance in<br>completing<br>this part | 5. The facts upon which the applicant(s) is/are entitled<br>to make this application are as follows:-                                                                                                                                                      |                                                                                  |                                |                                                      |                                       |
|                                                                                   |                                                                                                                                                                                                                                                            |                                                                                  |                                |                                                      |                                       |
|                                                                                   | Fukuoka City,<br>DECLARED at <u>Fukuoka Pref.</u> this <u>26th</u> day of <u>June</u> , <u>1990</u><br>Japan                                                                                                                                               |                                                                                  |                                |                                                      |                                       |
|                                                                                   |                                                                                                                                                                                                                                                            |                                                                                  | KYUS                           | SHU UNIVERSITY                                       | · · · · · ·                           |
|                                                                                   |                                                                                                                                                                                                                                                            |                                                                                  | Ryohei                         | TAKAHASHI, Presid                                    | lent                                  |
|                                                                                   |                                                                                                                                                                                                                                                            |                                                                                  |                                |                                                      |                                       |

3. - solling form mar ba analated and Ellad all

### (12) PATENT ABRIDGMENT (11) Document No. AU-B-58663/90 (19) AUSTRALIAN PATENT OFFICE (10) Acceptance No. 611342

- (54) Title POWER SOURCE MEANS
- International Patent Classification(s) (51)<sup>5</sup> H02M 003/156
- (21) Application No. : 58663/90

(22) Application Date : 03.07.90

- (30) Priority Data
- (31) Number (32) Date (33) Country 1-228194 05.09.89 JP JAPAN
- (43) Publication Date : 14.03.91
- (44) Publication Date of Accepted Application : 06.06.91
- (71) Applicant(s)

#### KYUSHU UNIVERSITY

(72) Inventor(s)

KOSUKE HARADA; HIROSHI SAKAMOTO

- (74) Attorney or Agent GRIFFITH HACK & CO, GPO Box 1285K, MELBOURNE VIC 3001
- (56) Prior Art Documents AU 510388 25904/77 H02M 3/335 3/155 EP 104278
- (57) Claim
  - 1. A power source apparatus comprising:
    - a direct current source;

a transformer having a primary winding and a secondary winding;

a main switching element connected between said direct current source and the primary winding of said transformer;

a shunt circuit connected in parallel with said main switching element, said shunt circuit being a serial circuit having an auxiliary switching element and a capacitor; and,

control circuit means connected to shid main switching element for operating said main switching element at such a duty ratio that a pulse-width-modulated output voltage is generated at the secondary winding of said transformer

### (11) AU-B-58663/90 (10) 611342

depending on the duty ratio, said control circuit means being also connected to said auxiliary switching element of said shunt circuit for operating said auxiliary switching element to make it non-conductive when said main switching element is conductive and to make said auxiliary switching element conductive only when said main switching element is nonconductive, said auxiliary switching element and the capacitor in said shunt circuit being such that the static capacitance of said shunt circuit is at least ten times as large as the parasitic capacitance of the main switching element.

-2-

11342

Form 10

AUSTRALIA

PATENTS ACT 1952

COMPLETE SPECIFICATION

### (ORIGINAL)

FOR OFFICE USE

Short Title:

Int. Cl:

Application Number: Lodged:

Complete Specification-Lodged: Accepted: Lapsed: Published:

Priority:

с с т с т

្តំទ

Related Art:

TO BE COMPLETED BY APPLICANT

Name of Applicant:

KYUSHU UNIVERSITY

Address of Applicant: 10-1, HAKOZAKI 6-CHOME HIGASHI-KU, FUKUOKA CITY FUKUOKA PREF., JAPAN

Actual Inventor:

Address for Service: GRIFFITH HACK & CO., 601 St. Kilda Road, Melbourne, Victoria 3004. Australia.

Complete Specification for the invention entitled: POWER SOURCE MEANS

The following statement is a full description of this invention including the best method of performing it known to me:-

### 1-228194

#### POWER SOURCE MEANS

This invention relates to a power source means, and in particular, the invention relates to a power source means which generates a pulse-width-modulated output voltage at the secondary side of a transformer in response to on-off operation of a main switching element in the primary side of the transformer at a duty ratio.

05

20

° ° ° ° °

9 0 0 0 0 0 0 0 0 0

<u>د</u> . . . . .

Switched-mode power source means, which generates a pulse-width-modulated output voltage at a transformer secondary side in response to on-off 10 operation of the transformer primary side at a duty ratio, has been developed and is actually used extensively in electric apparatuses such as those for information processing and the like. The reason for it is in that the switching circuit of such power source 15 means can be made small and has a high efficiency.

Fig. 5 shows a circuit diagram of a typical switched-mode power source means of the prior art. A direct current (DC) source 1 is connected across the primary winding 3a of a transformer 3 through a switch 2. A diode 4 and an output capacitor 5 are connected in series to the secondary winding 3b of the transformer 3, and a load 6 is connected in parallel to

- 2 -

the output capacitor 5.

05

10

15

۹,

In the figure, black dots indicate the polarity of the windings 3a, 3b of the transformer 3. In operation, when the ON-OFF condition of the switch 2 is controlled, the following duty ratio D is also regulated, so that a pulse-width-modulated rectangular voltage is generated in the secondary winding 3b of the transformer 3 depending on the duty ratio D.

D=(ON time of switch 2)/(repetition period T)

The diode 4 rectifies the rectangular voltage, and the output capacitor 5 smooths the rectified output. If the voltage of the DC source 1 is represented by Ei and the voltage across the output capacitor 5, i.e., the output voltage, is represented by Eo, one can derive the following relationship.

Eo=(nEiD)/(1-D)

Where, n is the turn ratio between the primary and secondary windings of the transformer 3.

The above relationship between the DC source 20 voltage Ei and the output voltage Eo holds only when the constituent device of the circuit of Fig. 5, such as the switch 2, the diode 4 and the transformer 3 are of ideal nature and free from any parasitic reactances. However, actual devices have inherent parasitic reactances, and 25 the switching operation of the switch 2 inevitably

the switching operation of the switch 2 inevitably generates noise. The generation of such noise will be

- 3 -

described by referring to a case in which the switch 2 is a field effect transistor (FET).

Fig. 6 shows a power source means which is similar to the power source means of Fig. 5 except that the switch 2 is replaced by an FET 7, that the FET 7 and the diode 4 have parasitic capacitances 7a and 4a (such as several hundred pF ~ several ten nF), respectively, and that primary and secondary windings 3a and 3b of transformer have leakage inductances 3c, 3d of about several  $\mu$ H, respectively. In particular, the parasitic 10 capacitance 7a between the drain and source of FET 7 is of several tends nF to several hundreds pF. The leakage inductances of the primary winding 3c and the secondary winding 3d of the transformer 3 arise in the order of several  $\mu H$ . 15

When the FET 7 is ON, energy is stored in the leakage inductance 3c of the transformer 3 by the current through the FET 7 and the transformer primary winding 3c. As the FET 7 is turned OFF, the energy stored in the leakage inductance 3c is discharged through the drain-source parasitic capacitance 7a of the FET 7 in the form of a current therethrough, and an oscillation is caused between the leakage inductance 3c and the parasitic capacitance 7a. Similar oscillation is caused in the circuit of the leakage inductance 3d of the transformer 3 and the parasitic capacitance 4a

- 4 -

05

20

25

of the diode 4. Fig. 7A shows the resulted voltage oscillation across the FET 7, and Fig. 7B shows the resulted voltage oscillation across the diode 4.

The voltage of such oscillation, or surge voltage, due to the parasitic reactance sometimes amounts of two to three times as high as the voltage Ei of the DC source, and such high surge voltage is harmful to switching elements and transformer windings. To prevent the occurrence of high surge voltage, elements for suppressing quick change of voltage, such as snubber circuits made of serial circuits having

resistors and capacitors, have been connected in parallel to the switching elements.

0 0 0 0 0 0 0 0 0 6

\$ 6 0 0

> ٤ د ۲

More specifically, one of the conventional methods for protecting elements from surge voltage 15 accompanying the operation of the switching elements is to connect a gate resistor of several hundreds of ohms to the gate of the FET, so as to slow down the rise of gate voltage and to gradually reduce the drain-source resistance of the FET at the time of being turned ON. 20 Such gate resistor suppresses the peak value of the surge current in the FET. Other examples of the conventionally used methods for protection against the surge voltage are connection of a saturable core in series to the FET and connection of the above-referred 25 snubber circuits or the like to the switching elements.

- 5 -

The conventional methods for protection against the surge voltage, however, have shortages in that the occurrence of surge voltage cannot be completely prevented, and that power consumption in the snubber circuits increases with increase of the switching frequency and heat generation at the resistors of the snubber circuits increase accordingly.

Therefore, an object of the present invention is to solve the above shortages of the prior art by providing an improved power source means in which the occurrence of surge voltage is prevented by a circuit of simple construction. With the invention, a high power efficiency is ensured even at higher switching frequencies.



05

10

6 4 6 E E E

. . . . .

According to one aspect of the present invention there is provided a power source apparatus comprising:

a direct current source;

a transformer having a primary winding and a secondary winding;

a main switching element connected between said direct current source and the primary winding of said transformer;

a shunt circuit connected in parallel with said main switching element, said shunt circuit being a serial circuit having an auxiliary switching element and a capacitor; and,

control circuit means connected to said main switching element for operating said main switching element at such a duty ratio that a pulse-width-modulated output voltage is generated at the secondary winding of said transformer depending on the duty ratio, said control circuit means being also connected to said auxiliary switching element of said shunt circuit for operating said auxiliary switching element to make it non-conductive when said main switching element is conductive and to make said auxiliary switching element conductive, said auxiliary switching element is nonconductive, said auxiliary switching element and the capacitor in said shunt circuit being such that the static capacitance of said shunt circuit is at least ten times as large as the parasitic capacitance of the main switching element.

According to another aspect of the present invention there is provided a power source apparatus comprising:

a direct current source;



5

10.

15

000066

0000 4 0 0 0 0 0

1 4 L

20

. . .

......

25

a transformer having at least one primary and at leas, one secondary winding;

a main switching element connected between said direct current source and a primary winding of said transformer;

a primary-side shunt circuit connected in parallel with said main switching element, said primary-side shunt circuit being a serial connection of a first auxiliary switching element and a capacitor;

at least one secondary-side switching element connected to the secondary winding of said transformer;

at least one secondary-side shunt circuit connected in parallel with a respective secondary-side switching element, said secondary-side shunt circuit being a serial connection of a second auxiliary switching element and a capacitor; and,

control circuit means connected to said main switching element for turning on and off said main switching element to produce a pulse-width-modulated output voltage across the secondary winding of said transformer, said control circuit means also being connected to said first auxiliary switching element of said primary-side shunt circuit for operating said first auxiliary switching element to turn it off when said main switching element is on and to turn said first auxiliary switching element on only when said main switching element is off, and said control circuit means being further connected to said at least one second auxiliary switching element for operating said second auxiliary element to turn it



5

10:0

1 1 E 6 E 7 E E

1 C1 C1

15

20

25

. ...

when a respective secondary-side switching element is off and to turn said second auxiliary element off when a respective secondary-side switching element is on.

According to another aspect of the present invention there is provided a power supplying apparatus comprising:

a transformer having at least one primary winding and at least one secondary winding, each winding having a respective first and second terminal;

a direct current voltage source having a positive and a negative termical, one of said terminals being directly connected to the second terminal of said primary winding;

an FET main switching element connected between the first terminal of said primary winding and the other terminal of said voltage source;

a primary-side shunt circuit, including a first FET auxiliary switching element in series with a capacitor, connected in parallel with said main switching element;

a diode secondary-side switching element connected at its anode to the first terminal of said secondary winding and at its cathode to a first load terminal;

an output capacitor connected between the cathode of said diode secondary-side switching element and the second terminal of said secondary winding;

a secondary-side shunt circuit, including a second 25 FET auxiliary switching element in series with a capacitor, connected in parallel with said diode secondary-side switching element;

a control element connected to all of the FET



5

10

6 6 6 6 6 6 1 6 6

15

....

C C 1

20

...

switching elements at the gates thereof, for controlling the on and off states of said FET switching elements so that said first FET auxiliary switching element is on only when said FET main switching element is off, and so that said second FET auxiliary switching element is on only when said diode secondary switching element is off.

According to the present invention there is provided a power supplying apparatus comprising:

a transformer having first and second primary windings and a secondary winding, each of said windings having a respective first and second terminal, the primary windings being connected together at the first terminals thereof;

a voltage source having a positive and a negative terminal, one of said terminals being connected directly to the first terminals of said first and second primary windings;

a main switching element connected between the second terminal of said first primary winding and the other terminal of said voltage source;

a primary-side shunt circuit, including a first FET auxiliary switching element in series with a capacitor, connected in parallel with said main switching element;

a diode having one terminal connected to the second terminal of said second primary winding and the other terminal to the other terminal of said voltage source;

a first secondary-side switching element connected at a first terminal thereof to the first terminal of said secondary winding, and at a second terminal thereof to a first terminal of an output filter, a terminal of said output filter

20

25

5

10

1.

: · · ·

15

e .

being connected to the second terminal of said secondary winding and a first load terminal, and a third terminal of said output filter being connected to a second load terminal;

a second secondary-side switching element connected between the second terminal of said secondary winding and the second terminal of said first secondary-side switching element;

second FET auxiliary switching element in series with a capacitor, connected in parallel with said first secondary-side switching element;

a first secondary-side shunt circuit, including a

a second secondary-side shunt circuit, including a third FET auxiliary switching element in series with a capacitor, connected in parallel with said second secondaryside switching element;

a control element for controlling the first, second and third FET auxiliary switching elements connected to the gates thereof for controlling the on and off states of said auxiliary switching elements so that said first FET auxiliary switching element is on only when said main switching element is off, said second FET auxiliary switching element is on only when said first secondary-side switching element is off, and said third FET auxiliary switching element is on only when said second secondary-side switching element is off.

A power source means according to the invention uses a direct current (DC) source connected to the primary winding of a transformer through a main switching element. The transformer has a secondary winding on which an output voltage is induced in response to ON-OFF operation of the main

9B

20

25

5

10 .

. . .

15

CE VIJAN

switching element. A shunt circuit is connected in parallel to the main switching element, which shunt circuit is a serial circuit having an auxiliary switching element and a capacitor.

A control circuit is connected to the main switching element so as to operate the main switching element at such a duty ratio (i.e. the ratio between ON time and the period of switching repetition of the main switching element) that a pulse-width-modulated output voltage depending on the duty ratio is generated at the secondary winding of the transformer. The control circuit is also connected to the auxiliary switching element of the shunt circuit so as to make the ruxiliary switching element non-conductive when the main switching element is conductive and to make the auxiliary switching element conductive when the main switching element is non-conductive. There is also a short dead time when two switches are both OFF in order to realise zero-voltage switching. The switching losses are reduced due to zerovoltage switching. The auxiliary switching element and the capacitor in the shunt circuit are such that the impedance of the shunt circuit is small.

In the power source means of the above configuration, when the main switching element is turned off from conductive state to non-conductive state, a capacitor of large static capacitance is inserted to the primary winding circuit of the transformer in lieu of the main switching element, so that the main switching element is shortcircuited by a low impedance. Consequently, the voltage across the main switching element under OFF state is maintained at a substantially constant



9C

20

25

5

10

, . . . . .

level, and the occurrence of the surge voltage is substantially prevented.

Embodiments of the present invention will now be described, by way of example only with reference to the accompanying drawings, in which:

Fig. 1 is a circuit diagram of an embodiment of the power source means according to the invention;

Fig. 2 through Fig. 4 are circuit diagrams of different embodiments of the power source means according to the invention, respectively;

Fig. 5 and Fig. 6 are circuit diagrams of power\_\_\_\_



10

source means of prior art, respectively; and

Fig. 7A and Fig. 7B are graphs showing oscillatory voltages generated across different elements of the power source means of Fig. 6, respectively.

05

10

15

0 0 0

Throughout different views of the drawings, 1, 10 are direct current (DC) sources; 2 is a switch; 3, 12 are transformers; 4 is a diode; 5, 14 are output capacitors; 6, 15 are loads; 7 is a field effect transistor (FET); 11, 20, 32, 33, 42, 43 are main switching elements; 13, 21, 22, 30, 31, 40, 41 are secondary-side switching elements; 16, 18, 25, 26 are capacitors; 17, 19, 23, 24, 27 are auxiliary switching elements; 23, 25, 27 are switching elements; 24, 26, 28 are capacitors; 29 is a switching element; 33, 34 are main switching elements; 35, 36, 37, 38, 48, 49 are auxiliary switching elements; 46, 47, 51, 52, 53, 54 are capacitors; and 50 is a control element.

Fig. 1 is a circuit diagram showing the configuration of an embodiment of the power source means according to the invention. A main switching element 11 is connected between a DC source 10 and the primary winding 12a of a transformer 12. In this embodiment, the main switching element 11 is an FET. A secondaryside switching element 13 is connected between the secondary winding 12b of the transformer 12 and an output capacitor 14, which secondary-side switching

- 10 -

element 13 is a diode in this embodiment. A load 15 is connected across the output capacitor 14. It is important in the invention to prevent occurrence of surge voltage at the time of ON-OFF switching of the 05 main switching element 11 by connecting a shunt circuit across the main switching element 11, which shunt circuit is a serial circuit made of a capacitor 16 and an auxiliary switching element 17. The auxiliary switching element 17 is also an FET in the illustrated 10 embodiment.

Preferably, a secondary-side shunt circuit is connected across the secondary-side switching element 13, which secondary-side shunt circuit is a serial circuit made of a capacitor 18 and an auxiliary switching element 19. In the embodiment of Fig. 1, an FET is used as the auxiliary switching element 19.

15

The main switching element 11 and the two auxiliary switching elements 17, 19 are connected to a control element 50. According to the invention, the control element 50 is such that, when the main switching element 11 is turned ON or made conductive, the auxiliary switching element 17 is turned OFF or made non-conductive, and when the main switching element 11 is turned OFF or made non-conductive, the auxiliary switching element 17 is turned ON or made conductive. Similarly, when the secondary-side switching element 13

- 11 -

such as the diode is turned ON or conductive, the auxiliary switching element 19 such as the FET is turned OFF or made non-conductive, and when the secondary-side switching element 13 is turned OFF or non-conductive, the auxiliary switching element 19 is turned ON or made conductive.

The static capacitance of the capacitor 16 in the shunt circuit for the main switching element 11 such as the FET is at least ten times, preferably several 10 tens of times, as large as the parasitic capacitance of the main switching element 11. For instance, the static capacitance of the capacitor 16 may be selected at about 0.1  $\mu$ F. Similarly, the static capacitance of the capacitor 18 in the shunt circuit for the secondary-side 16 switching element 13 such as the diode is at least ten times, preferably several tens of times, as large as the parasitic capacitance of the secondary-side switching element 13.

In operation, under the regulation of the 20 control element 50, the main switching element 11 repeats the switching operations at a desired repetition frequency, and a pulse-width-modulated rectangular voltage is induced in the secondary winding 12b of the transformer 12. Whenever the main switching element 11 25 is turned OFF or made non-conductive, the auxiliary switching element 17 is turned ON or made conductive so

5 · . 1

05

- 12 -

as to shortcircuit the main switching element ll through a low impedance at low frequencies.

More specifically, the capacitor 16 in the shunt circuit for the main switching element 11 has a static capacitance which is at least ten times, preferably several tens of times, as large as the parasitic capacitance of the main switching element 11. When the main switching element 11 is turned OFF and the resonance is induced, the resonant frequency of the

05

- 10 primary winding circuit of the transformer 12 becomes lower than that with the parasitic capacitance of the main switching element 11 alone. Hence, even if resonance occur between the capacitor 16 and the leakage inductance of the transformer primary winding 12a, the
- 15 resonant frequency should be only about one tenth or smaller of that without the shunt circuit having capacitor 16, and the voltage across the main switching element 11 is kept substantially constant.

On the other hand, when the main switching element 11 is turned ON or made conductive from nonconductive state, the auxiliary switching element 17 is turned OrF and the voltage of the capacitor 16 is held at the level of the switch off. Thus, no power loss is caused in the capacitor 16 when the main switching element 11 is conductive.

The shunt circuit of the secondary-side

- 13 -

switching element 13, or a diode in the case of Fig. 1, functions similarly. More specifically, when the secondary-side switching element 13 is turned OFF from its conductive state, the auxiliary switching element 19 05 is turned ON so as to close the shunt circuit through the capacitor 18 which has a large static capacitance. Hence, even when a resonance is caused between the capacitor 18 of the shunt circuit and the leakage inductance of the transformer secondary winding 12b, the 10 resonant frequency is very low, and the voltage across the secondary-side switching element 13 is kept substantially constant and occurrence of surge voltage is prevented.

Fig. 2 shows another embodiment of the power source means according to the invention. Like parts to 15 those of Fig. 1 are designated by like numerals. This embodiment represents a forward type power source means with the shunt circuit of the invention. A main switching element 20 is connected to the primary side of the transformer 12. Two secondary-side switching elements 20 21 and 22 are provided on the secondary-side of the transformer 12; i.e., the switch element 22 is in series with the secondary winding 12b of the transformer, and the switching element 21 shunts the secondary winding 12b of transformer 12 through the switching element 22. 25 The secondary-side switching element 21 is

0 9 0 9

0 1 3 1 9 0 0

- 14 -

controlled by a control element 50 similar to that of Fig. 1 so as to operate in an opposite manner to the main switching element 20; namely, when one of the two switching elements is conductive, the other is nonconductive. The other secondary-side switching element 05 22 is controlled so that its operation substantially corresponds to that of the main switching element 20. In the forward type power source means of this embodiment, each of the switching elements 20, 21 and 22 has a shunt circuit formed of a capacitors 25, 26, 28 10 and an auxiliary switching elements 23, 24, 27 (e.g., an FET) connected in series thereto. Such shunt circuits are effective in preventing the occurrence of the above-mentioned voltage surge.

4 6 7 1 4 3

0 65 20 5 500 6

ତ୍ର ତ୍ କ

0 4 4 4

Fig. 3 shows another embodiment of the invention, in which an AC voltage is produced by an inverter circuit and the AC voltage is applied to a transformer, and secondary-side switching elements (diodes) 30, 31 rectify the induced secondary-side
voltage so as to produce *e* DC output voltage. With the invention, each of the main switching elements (i.e., inverter switches) 32, 33 and the secondary-side switching element 30, 31 has a shunt circuit, which shunt circuit is formed of serial circuit having
capacitors 46, 47, 51, 52 and auxiliary switching elements 35, 36, 37, 38 (e.g., an FET) connected

- 15 -

thereto. The shunt circuits are effective in preventing the occurrence of voltage surge at the time of switching operation.

Fig. 4 shows another power source means 05 according to the invention, which also includes an inverter. In this embodiment, an AC voltage is produced by a full-bridge type inverter circuit and the AC voltage is applied to a transformer, and secondaryside switching elements (diodes) 40, 41 rectify the

10 induced secondary-side voltage so as to produce a DC output voltage. All the switching elements 35, 36, 37, 38, 48, 49 are connected to a control element 50' similar to element 50 of Fig. 1. Two main switching elements (inverter switches) 42 and 44 are controlled so

15 as to form a pair wherein when one switching element is conductive the other switching element is non-conductive. Other two main switching elements (inverter switches) 43, 45 are controlled so as to form a similar pair. The control element operates the above switching elements while regulating the phase difference between the two pairs of the mains witching elements, i.e. the pair of 42, 44 and the other pair of 43, 45, so as to regulate the pulse width of the pulse-width-modulated output of the transformer 12.

25

ດ ບູ່**ກ** -> ວ່ວ

0 0 0

In the embodiment of Fig. 4, each of the main switching elements (i.e., inverter switches) 42, 43, 44,

- 16 -

45 and the secondary-side switching element 40, 41 has a shunt circuit, which shunt circuit is formed of serial circuit having large-capacitance capacitors 46, 47, 48, 49 and 51, 52 and an auxiliary switching elements 35, 36, 37, 38, 48, 49 (e.g., an FET) connected thereto. Such shunt circuits substantially prevent the occurrence of voltage surge at the time of switching operation.

It is noted here that the invention is not restricted to the above embodiments and various changes and modifications are possible. For instance, the FET which is used as the switching element in the illustrated embodiments may be replaced by a bipolar transistor or a thyristor.

As described in detail in the foregoing, when each of the main and secondary-side switching elements 15 is turned OFF to non-conductive state, it is shunted by a low impedance circuit with a low resonant frequency, which shunting is effective in preventing the occurrence of voltage surge. Thereby, power efficiency in the power source means is enhanced and the switching noise 20 is reduced, so as to improve the durability of various circuit elements. Further, the invention facilitates the use of a higher switching frequency of the power source means of the type as compared with that in the conventional power source means. 25

Although the invention has been described with

10

- 17 -

a certain degree of particularity, it is understood that the present disclosure has been made only by way of example and that numerous changes in details may be resorted to without departing from the scope of the invention as hereinafter claimed.

10

993) 09 03

> 00-00 222-0 222-0 2-0-00 2-0-00 2-0-00 2-0-00

្រាំ ច្រាំ ផ្លាំ ខ្លាំ **ខ្ញុំ** 

60 8 -8 0 8 -9 1 05

15

 $\mathbf{20}$ 

### THE CLAIMS DEFINING THE INVENTION ARE AS FOLLOWS:

1. A power source apparatus comprising:

a direct current source;

a transformer having a primary winding and a secondary winding;

a main switching element connected between said direct current source and the primary winding of said transformer;

a shunt circuit connected in parallel with said main switching element, said shunt circuit being a serial circuit having an auxiliary switching element and a capacitor; and,

control circuit means connected to said main switching element for operating said main switching element at such a duty ratio that a pulse-width-modulated output voltage is generated at the secondary winding of said transformer depending on the duty ratio, said control circuit means being also connected to said auxiliary switching element of said shunt circuit for operating said auxiliary switching element to make it non-conductive when said main switching element is conductive and to make said auxiliary switching element conductive, said auxiliary switching element is nonconductive, said auxiliary switching element and the capacitor in said shunt circuit being such that the static capacitance of said shunt circuit is at least ten times as large as the parasitic capacitance of the main switching element.



ଦ୍ର ବ୍ୟ ଧିତ ଧିତ ହ

9 9 9 9

ა ის ი ი ი ი ი ი

30,000 00,000

5 0 3 5 0 3

03 62 2000 000

0000000

2. A power source apparatus comprising:

a direct current source;

a transformer having at least one primary and at least one secondary winding;

a main switching element connected between said direct current source and a primary winding of said transformer;

a primary-side shunt circuit connected in parallel with said main switching element, said primary-side shunt circuit being a serial connection of a first auxiliary switching element and a capacitor;

at least one secondary-side switching element connected to the secondary winding of said transformer;

at least one secondary-side shunt circuit connected in parallel with a respective secondary-side switching element, said secondary-side shunt circuit being a serial connection of a second auxiliary switching element and a capacitor; and,

control circuit means connected to said main switching element for turning on and off said main switching element to produce a pulse-width-modulated output voltage across the secondary winding of said transformer, said control circuit means also being connected to said first auxiliary switching element of said primary-side shunt circuit for operating said first auxiliary switching element to turn it off when said main switching element is on and to turn said first auxiliary switching element on only when said main switching element is off, and said control circuit means being further



connected to said at least one second auxiliary switching element for operating said second auxiliary element to turn it on when a respective secondary-side switching element is off and to turn said second auxiliary element off when a respective secondary-side switching element is on.

3. A power source apparatus as set forth in claim 2 wherein the capacitor of said primary-side shunt circuit has a static capacitance at least ten times as large as the parasitic capacitance of said main switching element.

4. A power source means as set forth in claim 2, wherein the capacitor of said secondary-side shunt circuit has a static capacitance at least ten times as large as the parasitic capacitance of a respective secondary-side switching element.

5. A power source means as set forth in claim 2, wherein the capacitors of said primary-side and secondary-side shunt circuits each have a static capacitance at least ten times as large as the parasitic capacitance of said main and respective secondary-side switching elements, respectively.

6. A power supplying apparatus comprising:

0 00 0 0 4

60064

00000

a transformer having at least one primary winding and at least one secondary winding, each winding having a respective first and second terminal;

a direct current voltage source having a positive and a negative terminal, one of said terminals being directly

connected to the second terminal of said primary winding;

an FET main switching element connected between the first terminal of said primary winding and the other terminal of said voltage source.

a primary-side shunt circuit, including a first FET auxiliary switching element in series with a capacitor, connected in parallel with said main switching element;

a diode secondary-side switching element connected at its anode to the first terminal of said secondary winding and at its cathode to a first load terminal;

an output capacitor connected between the cathode of said diode secondary-side switching element and the second terminal of said secondary winding;

a secondary-side shunt circuit, including a second FET auxiliary switching element in series with a capacitor, connected in parallel with said diode secondary-side switching element;

a control element connected to all of the FET switching elements at the gates thereof, for controlling the on and off states of said FET switching elements so that said first FET auxiliary switching element is on only when said FET main switching element is off, and so that said second FET auxiliary switching element is on only when said diode secondary switching element is off.

7. A power supplying apparatus comprising:

a transformer having first and second primary



windings and a secondary winding, each of said windings having a respective first and second terminal, the primary windings being connected together at the first terminals thereof;

a voltage source having a positive and a negative terminal, one of said terminals being connected directly to the first terminals of said first and second primary windings;

a main switching element connected between the second terminal of said first primary winding and the other terminal of said voltage source;

a primary-side shunt circuit, including a first FET auxiliary switching element in series with a capacitor, connected in parallel with said main switching element;

a diode having one terminal connected to the second terminal of said second primary winding and the other terminal to the other terminal of said voltage source;

a first secondary-side switching element connected at a first terminal thereof to the first terminal of said secondary winding, and at a second terminal thereof to a first terminal of an output filter, a terminal of said output filter being connected to the second terminal of said secondary winding and a first load terminal, and a third terminal of said output filter being connected to a second load terminal;

a second secondary-side switching element connected between the second terminal of said secondary winding and the second terminal of said first secondary-side switching element;

a first secondary-side shunt circuit, including a second FET auxiliary switching element in series with a

6 8 8 8 6 8 6 capacitor, connected in parallel with said first secondary-side
switching element;

a second secondary-side shunt circuit, including a third FET auxiliary switching element in series with a capacitor, connected in parallel with said second secondaryside switching element;

a control element for controlling the first, second and third FET auxiliary switching elements connected to the gates thereof for controlling the on and off states of said auxiliary switching elements so that said first FET auxiliary switching element is on only when said main switching element is off, said second FET auxiliary switching element is on only when said first secondary-side switching element is off, and said third FET auxiliary switching element is on only when said second secondary-side switching element is off.

8. A power source substantially as herein described with reference to and as illustrated in any one of Figures 1 to 4 of the accompanying drawings.

Dated this 19th day of March, 1991.

<u>KYUSHU UNIVERSITY</u> By it's Patent Attorneys:

<u>GRIFFITH HACK & CO</u>. Fellows Institute of Patent Attorneys of Australia.



· \* \* , \* 1

58663/90

# FIG\_I





58663/90



8° e

0 0 0 0 0 0 0





 $\frac{1}{3}$ 

ģ



NH U