(30) Priority Data: 09/017,617 # WORLD INTELLECTUAL PROPERTY ORGANIZATION #### INTERNATIONAL APPLICATION PUBLISHED UNDER THE PATENT COOPERATION TREATY (PCT) (51) International Patent Classification 6: WO 99/39439 (11) International Publication Number: H03M 1/02 **A1** (43) International Publication Date: 5 August 1999 (05.08.99) (21) International Application Number: PCT/US98/27152 (22) International Filing Date: 18 December 1998 (18.12.98) 2 February 1998 (02.02.98) US (71) Applicant: MOTOROLA INC. [US/US]; 1303 East Algonquin Road, Schaumburg, IL 60196 (US). (72) Inventors: ROECKNER, William; 3005 Oak Knoll Lane, Carpentersville, IL 60110 (US). HOLLENBECK, Neal, W.; 17382 Brook Crossing Lane, Orland Park, IL 60462 (US). RUEGER, Timothy; 5025 McDade Drive, Austin, TX 78735 (US). CZARNOCKI, Walter; 5256 Elliott Drive, Hoffman Estates, IL 60008 (US). (74) Agents: HOPMAN, Nicholas, C. et al.; Motorola Inc., Intellectural Property Dept., 1303 East Algonquin Road, Schaumburg, IL 60196 (US). (81) Designated States: JP, European patent (AT, BE, CH, CY, DE, DK, ES, FI, FR, GB, GR, IE, IT, LU, MC, NL, PT, SE). #### **Published** With international search report. Before the expiration of the time limit for amending the claims and to be republished in the event of the receipt of amendments. (54) Title: SIGNAL CONDITIONING CIRCUIT INCLUDING A COMBINED ADC/DAC, SENSOR SYSTEM, AND METHOD THEREFOR #### (57) Abstract An electronically calibrated sensor (100) includes a sensing element (102) with an output coupled to a signal conditioning circuit (104). The signal conditioning circuit (104) is adapted to be highly computationally efficient and operable for compensating for temperature and part-to-part variation on the sensing element output for providing a useable sensor output signal. The signal conditioning circuit (104) includes an analog-to-digital/digital-to-analog (ADC/DAC) conversion device (112). The ADC/DAC (112) is operable to perform both analog input signal analog-to-digital conversion and digital output signal digital-to-analog conversion. The ADC/DAC (112) is further adapted to provide analog control signals to input signal conditioning circuits (104, 106). ## FOR THE PURPOSES OF INFORMATION ONLY Codes used to identify States party to the PCT on the front pages of pamphlets publishing international applications under the PCT. | AL | Albania | ES | Spain | LS | Lesotho | SI | Slovenia | |----|--------------------------|----|---------------------|----|-----------------------|----|--------------------------| | AM | Armenia | FI | Finland | LT | Lithuania | SK | Slovakia | | AΤ | Austria | FR | France | LU | Luxembourg | SN | Senegal | | AU | Australia | GA | Gabon | LV | Latvia | SZ | Swaziland | | AZ | .Azerbaijan | GB | United Kingdom | MC | Monaco | TD | Chad | | BA | Bosnia and Herzegovina | GE | Georgia | MD | Republic of Moldova | TG | Togo | | BB | Barbados | GH | Ghana | MG | Madagascar | TJ | Tajikistan | | BE | Belgium | GN | Guinea | MK | The former Yugoslav | TM | Turkmenistan | | BF | Burkina Faso | GR | Greece | | Republic of Macedonia | TR | Turkey | | BG | Bulgaria | HU | Hungary | ML | Mali | TT | Trinidad and Tobago | | BJ | Benin | IE | Ireland | MN | Mongolia | UA | Ukraine | | BR | Brazil | IL | Israel | MR | Mauritania | UG | Uganda | | BY | Belarus | IS | Iceland | MW | Malawi | US | United States of America | | CA | Canada | IT | Italy | MX | Mexico | UZ | Uzbekistan | | CF | Central African Republic | JP | Japan | NE | Niger | VN | Viet Nam | | CG | Congo | KE | Kenya | NL | Netherlands | YU | Yugoslavia | | CH | Switzerland | KG | Kyrgyzstan | NO | Norway | ZW | Zimbabwe | | CI | Côte d'Ivoire | KP | Democratic People's | NZ | New Zealand | | | | CM | Cameroon | | Republic of Korea | PL | Poland | | | | CN | China | KR | Republic of Korea | PT | Portugal | | | | CU | Cuba | KZ | Kazakstan | RO | Romania | | | | CZ | Czech Republic | LC | Saint Lucia | RU | Russian Federation | | | | DE | Germany | LI | Liechtenstein | SD | Sudan | | | | DK | Denmark | LK | Sri Lanka | SE | Sweden | | | | EE | Estonia | LR | Liberia | SG | Singapore | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | # SIGNAL CONDITIONING CIRCUIT INCLUDING A COMBINED ADC/DAC, SENSOR SYSTEM, AND METHOD THEREFOR 5 10 15 20 25 ### Field of the Invention The present invention relates generally to sensors and circuitry for conditioning sensor signals, and more particularly, to a signal conditioning circuit for a sensor having a combined analog-to-digital converter/digital-to-analog converter (ADC/DAC) device. # Background of the Invention The world is full of sensor devices for detecting physical phenomenon and for providing a signal in response to the phenomenon. For example, a thermometer converts the physical condition temperature into a visual signal, a height of mercury in a glass column. Another example of a temperature-sensing device is a thermocouple which converts the physical condition temperature into an electrical signal. To be useful the sensor signal has to be understood to correspond with a particular physical phenomenon. For example, the thermometer has lines on the glass column to indicate the degrees of temperature. The lines, of course, have to be in the right locations on the glass column to have meaning, and the process by which the lines are properly located is known as calibration. During calibration the sensor is subjected to a known physical condition or conditions and its response is observed. Observing the response of the sensor to the known conditions allows one to predict the sensor response for a wide range of conditions. 2 Pressure sensors are devices that provide a signal indicative of pressure, for example, the amount of air pressure within a tire. As with other types of sensors, pressure sensors require calibration to be useful. A specific kind of pressure sensor known as a piezoresistive pressure sensor provides a voltage signal indicative of pressure. The piezoresistive pressure sensor poses a number of problems in application. For example, the piezoresistive sensing element provides a relatively low level voltage signal. In addition, the piezoresistive sensing element may provide a signal that is sensitive to changing temperature and that does not change linearly with changing pressure. Moreover, the signal voltage characteristic from one sensing element to another sensing element may not be consistent. Therefore, special signal conditioning circuitry is required for a sensor product that provides a high level sensor output that is sufficiently accurate across a wide range of operating temperatures and pressures. Importantly, the device has to be capable of mass production, at low cost and with a high degree of part-to-part repeatability. 5 10 15 20 25 Most low cost signal conditioning approaches use analog circuits that are adjusted during a calibration process. For example, it is known to use amplifier circuits coupled to resistor networks. In one such application, the resistor network includes a number of resistive elements coupled by fusible links. Though limited in the degree of adjustment available, various resistive values may be established for providing an acceptable output from the amplifier network. In another application, the resistor network includes laser trimmable resistive elements. During a calibration process, the resistive elements are trimmed using a laser to achieve the correct resistive values to provide an acceptable output from the amplifier network. In either application access to the circuit may be required during processing in order to fuse links and/or 10 15 laser trim components. Hence manufacturing processing options are limited. Also, in certain applications offset, sensitivity and linearity may be difficult to compensate for independently. Furthermore, processing activities following calibration may introduce error that can not be corrected in the final product. And, the laser trim process requires expensive processing hardware and suffers increased cycle time. An alternative design provides for electronic calibration of the sensing element. Sensors adapted for electronic calibration have included a microprocessor coupled to the sensor element via suitable signal conditioning circuitry and to a memory in which a calibration method is retained. During processing, the sensing element is tested under various known-operating conditions. Calibration values are established and stored in the memory. In operation, the microprocessor in conjunction with the method and calibration values operates to provide a sensor output. Other implementations use digital signal processors (DSPs) to perform the required calculations on digitized values of the sensor element output. Systems implemented using digital technology generally consist of 1) front-end analog signal conditioning, 2) analog-to-digital conversion, 3) digital processing, 4) digital-to-analog conversion and 5) back-end analog signal output drive. The front-end conditioning often consists of digitally programmable gain and offset functions, in which the offset signal is usually generated by some form of digital-to-analog converter (DAC). If the signal conditioning circuit also includes some form of disturbance variable compensation, the disturbance variable signal is also front-end conditioned and digitized. It is possible, then, that the sensor signal conditioning circuit may require at least two analog-to-digital converters (ADCs). One to 4 digitize the sensing element output and one to digitize the disturbance variable signal. Front-end signal conditioning of the sensing element output and disturbance variable may require DAC devices to provide the appropriate control signal to the conditioning circuits. Also, the digitized corrected sensor output requires conversion back to analog. Thus, the signal conditioning circuit may require two ADCs and as many as three DACs. These devices are die area intensive in integrated circuit implementations, particularly in that the accuracy of ADCs and DACs is directly related to the physical size of the matching components (capacitors, resistors, transistors, etc.) used to make up the devices. The substantial amount of die area required to implement the several analog-to-digital and digital-to-analog operations has hampered the use of digital technology in sensor signal conditioning applications. 5 10 15 20 The typical successive approximation implementation of an ADC includes at least one DAC. It has been recognized in the art that where both analog-to-digital and digital-to-analog conversion (A/D and D/A, respectively) are required it may be possible to reuse the DAC in the ADC device. Examples of this architecture fail A/DD/A to address circuit implementations including analog signal conditioning or circuit calibration. Moreover, they do not address circuit implementations requiring numerous A/D and D/A conversion operations such as required in the sensor signal conditioning circuit, which includes several D/A outputs and several A/D inputs. Therefore, there remains a need for an electronically calibrated sensing device using digital signal processing that makes efficient use of ADC and DAC devices so as to minimize the number of such devices in the signal conditioning circuit. The sensing device preferably includes a signal processing circuit that provides for digital calibration of the 15 sensor and its analog input conditioning circuits. Essentially, a more silicon efficient and accurate approach is needed. # Brief Description of the Drawings - FIG. 1 is a block diagram illustrating a sensor system including a signal conditioning circuit in accordance with a preferred embodiment of the present invention; - FIG. 2 is a block diagram illustration of an ADC/DAC device in accordance with a preferred embodiment of the present invention; - FIG. 3 is a timing diagram illustrating operation of the circuit of FIG. 2; - FIG. 4 is a block diagram illustration of an ADC/DAC device in accordance with another preferred embodiment of the present invention; - FIG. 5 is a block diagram illustration of an ADC/DAC device in accordance with another embodiment of the present invention; - FIG. 6 is a circuit diagram of an ADC/DAC device in accordance with a preferred embodiment of the present invention - FIG. 7 is a timing diagram further illustrating operation of the ADC/DAC device of the present invention; - FIG. 8 is a schematic diagram of a test system used to calibrate the sensor in accordance with a preferred method; and - FIG. 9 is a flow chart illustrating the preferred method of calibrating the sensor. 10 15 20 25 # Detailed Description of the Preferred Embodiments In an electronically calibrated sensor a sensing element provides a sensing element output signal coupled to a calibration circuit. The calibration circuit is adapted to be highly computationally efficient and operable for temperature variation compensation, part-to-part variation compensation, linearizing and scaling of the sensing element output for providing a useable sensor output signal. The calibration method includes a highly efficient ADC/DAC implementation having substantial component reuse. It will be appreciated that the calibration circuit and ADC/DAC device have application to any sensor type. With reference then to FIG. 1, a sensor 100 includes a sensing element 102 coupled to, and providing a pressure sensor signal 101 to a signal conditioning circuit 104. Signal conditioning circuit 104 is preferably implemented as a single chip, integrated circuit and includes pressure signal preconditioning circuitry 106, temperature signal preconditioning circuit 108, multiplexer 110, analog-to-digital/digitalto-analog converter (ADC/DAC) 112, electronically erasable programmable read only memory (EEPROM) 114, control memory registers 116, polynomial calculator 118, input/output (I/O) controller 120, output filter 122 and output driver 124. Circuit 104 further includes an oscillator 126 coupled to a clock generator 128 having an output suitably coupled to the foregoing circuit elements as is known in the art. Furthermore, one of ordinary skill in the art will appreciate that in accordance with sound design practice circuit 104 will further include over-voltage protection, an operating voltage generator, poweron-reset function, and test logic (not shown). 10 15 20 Sensing element 102 is preferably a piezoresistive sensing element formed as a portion of a semiconductor die as is known in the art for providing a pressure indicative signal. In preferred implementations, sensing element 102 may be formed as a separate element and coupled to signal conditioning circuit 104 (as shown in FIG. 1) or may be formed integral as part of a processing circuit chip. Sensing element 102 further provides a temperature signal 103. In an alternate preferred embodiment, a separate temperature sensing device may be included to provide the temperature signal. The signals 101 and 103 output from the sensing element 102 are relatively low-level signals that generally vary with temperature and are subject to substantial variation from part-to-part. The output signals 101 and 103 of sensing element 102 may also include certain non-linear properties. Accordingly, the output signals of sensing element 102 are operated upon by signal conditioning circuit 104 for providing a temperature compensated substantially linear signal in a usable voltage range. More specifically, the pressure and temperature output signals 101 and 103 of sensing element 102 are coupled to pressure and temperature preconditioning circuitry 106 and 108, respectively, for initially filtering, amplifying and applying an offset to the sensing element 102 output signals. The pre-conditioned pressure and temperature signals are then selectively coupled via multiplexer 110 to ADC/DAC 112. ADC/DAC 112 operates on the pre-conditioned signals for providing, respectively, digital pressure and temperature signals. From ADC/DAC 112, the digital pressure and temperature signals are coupled via bus 130 to control registers 116 and polynomial calculator 118. EEPROM 114 includes a data storage portion and more particularly storage for a plurality of calibration data for use by polynomial calculator 118 in providing a compensated pressure sensor 8 signal. Output signals from polynomial calculator 118 are coupled via bus 130 to ADC/DAC 112 where the digital output signal is converted back to an analog output signal. The analog output signal is filtered using filter 122 and amplified for output by output driver 124. I/O control device 120 provides an ability to access and operate upon, such as writing to EEPROM 114, from external to sensor 100 while utilizing a minimum number of pins 132. 5 10 15 20 25 A preferred construction of ADC/DAC 112 is described and its operation detailed with reference to the embodiment of a sensing element signal conditioning circuit 200 shown in FIG. 2. Signal conditioning circuit 200 includes, in addition to ADC/DAC 112, digitally compensated analog input circuit, or analog signal conditioning circuit 202, digital signal processing circuit 204, analog output driver circuit 206 and memory device 208 having an output bus 231. In comparison to elements shown in FIG. 1, circuit element 202 may be considered analogous to preconditioning element 106 or preconditioning element 108. Similarly, circuit element 206 may be considered analogous to output filter 122 and output driver 124, and circuit 204 may be considered analogous to polynomial calculator 118, and circuit element 208 may be considered analogous to memory 114. Digitally compensated analog input, or signal conditioning, circuit 202, is essentially an amplifier that includes an analog signal input terminal 217, a compensation signal sample/hold circuit 210, driver circuit 214, a summing circuit 218, and an output terminal 219. A compensation signal, in the form of an analog offset signal, is periodically communicated from ADC/DAC 112 to sample/hold circuit 210, via an analog, or parameter, control input terminal 221. The offset signal is added to the input of driver circuit 214 via summing circuit 218 to provide an offset-corrected analog input signal as is 10 known in the art. The analog offset value is determined during a calibration process for the sensor 100. Memory 208 includes a data structure into which a digital offset value is written during the calibration process. The digital offset value, provided via the output bus 231, when converted to an analog offset value signal by ADC/DAC 112, provides an appropriate analog offset value for use by the driver circuit 214. As will be explained later, ADC/DAC 112 periodically retrieves the digital offset value, converts the digital offset value to the analog offset value signal and communicates it to analog input circuit 202, via the analog control input terminal 221. Operating parameters, other than offset, can also be stored in the data structure of the memory 208, converted and sent to modify operation of the analog input circuit 202. Other parameters may include gain, linearity, temperature, or other compensating parameters. The output of analog input circuit 202, an analog signal, is communicated to ADC/DAC 112 via the output terminal 219. The ADC/DAC 112 converts the analog signal to a digital input value, or digital successive approximation data. The digital input value is then communicated to signal processing circuit, or DSP, 204 which operates on the digital input value and then provides a digital output value dependent thereon. The digital output value is then communicated back to ADC/DAC 112, which operates to convert the digital output value to the analog output signal. The analog output signal is accordingly communicated to analog output circuit 206. With continued reference to FIG. 2, ADC/DAC 112 includes comparator 222, successive approximation register (SAR) 224, multiplexer 226, digital-to-analog converter (DAC) 228 and demultiplexer 230. ADC/DAC 112 further includes digital control element 232 operatively coupled to comparator 222, successive WO 99/39439 5 10 15 20 25 approximation register 224, multiplexer 226, digital-to-analog converter (DAC) 228 and demultiplexer 230 for providing suitable control of the ADC/DAC 112 in its several modes of operation. The digital control element 232 can be controlled and pass data over a control bus 201, through the I/O control device 120. 10 PCT/US98/27152 In a first mode of operation, ADC/DAC 112 operates as an analogto-digital conversion device. That is, multiplexer 226 and demultiplexer 230 are configured to couple an output port 229 of SAR 224 to the input of DAC 228. A first input terminal of the comparator 222 is coupled to the output terminal 219 of the analog input circuit 202, and a second input terminal of the comparator 222 is coupled to an analog output terminal 227 of the DAC 228. The comparator 222 also has an output terminal 233. In this configuration, comparator 222, SAR 224 and DAC 228 operate as a standard successive approximation type analog-to-digital conversion device. Control element 232 maintains this configuration until a successful conversion of the signal provided at output terminal 219 is completed. As is known in the art, successful conversion occurs where the output digital value from SAR 224, when converted to an analog signal, is sufficiently close in value to the analog input signal as determined by comparator 222. The digital word output of SAR 224 representative of the analog input is coupled to an input of DSP 204. The output digital value from DSP 204 is communicated to multiplexer 226 and ADC/DAC 112 is configured for a second, output, mode of operation. That is, multiplexer 226 is configured to couple the output of DSP 204 to DAC 228. Demultiplexer 230 is configured to couple the output of DAC 228 to analog output circuit 206. DAC 228 converts the digital output value to an analog output value, which is then 25 coupled to analog output circuit 206, and particularly to sample/hold circuit 212 thereof. In a third mode of operation of ADC/DAC 112, multiplexer 226 is configured to couple an output of memory 208 to DAC 228. Demultiplexer 230 is configured to couple the output of DAC 228 to analog input circuit 202, and particularly to sample/hold circuit 210 thereof. A digital offset value for analog input device 202 is read from memory 208. The digital offset value is converted to an analog input offset signal. The analog input offset signal is communicated to and retained in sample/hold circuit 210. During operation of circuit 200, periodic refreshing of the analog input offset is required. ADC/DAC 112 advantageously utilizes available processing time, i.e., time during which it is neither performing input signal analog-to-digital conversion nor output signal digital-to-analog conversion, to perform the offset signal refreshing process. FIG. 3 illustrates an exemplary timing arrangement 300 for ADC/DAC 112. Referring to FIG. 3, during a total circuit cycle 302, the above described three modes of operation take place. Clock cycles, or other suitable timing units, are illustrated at 304. Input offset signal digital-to-analog conversion takes place at 306, and output signal digital-to-analog conversion takes place at 310. Each of these operations, essentially straight conversions of a digital value to an analog signal require approximately the same number of processing cycles. The input signal analog-to-digital conversion then takes place at 312. Following input signal analog-to-digital conversion 312 the cycle is repeated at input offset signal digital-to-analog conversion 306. In a preferred implementation of sensor 100, there are two analog inputs corresponding to pressure and temperature, respectively. It is thus 10 15 20 25 appreciated that two analog offset signals and two input analog-to-digital conversions are required and the timing is suitably revised. From the foregoing discussion ADC/DAC 112 is advantageously and efficiently utilized to provide each of the required analog-to-digital and digital-to-analog conversion operations with a minimal amount of circuitry. Addition of multiplexer 226 between SAR 224 and DAC 228 and demultiplexer 230 between DAC 228 and comparator 222 advantageously allows for reuse of an otherwise typical SAR ADC device for a plurality of operations. For example, a plurality of digital-to-analog conversion operations may be accomplished through coordinated coupling of the digital input to multiplexer 226 and the coordinated coupling of the analog output via demulitplexer 230. With reference to FIG. 4 an alternate preferred arrangement of circuit 200, circuit 200', is shown configured for multiple analog inputs, and accordingly, multiple analog-to-digital conversion operations. Referring then to FIG. 4, circuit 200' includes ADC/DAC 112' shown adapted to receive a plurality of analog inputs from sensing element signal conditioning circuits 202a - 202n. ADC/DAC 112' is essentially the same as ADC/DAC 112 except for the noted alterations for processing a plurality of signals. Like elements from circuit 200 are labeled with like reference numerals. Each of circuits 202a – 202n are coupled to receive an analog input signal from a number of analog signal sources such as a number of sensing element devices. For example, sensor 100 has two sensor signal inputs, a first signal for temperature and a second signal for pressure. There are also shown a plurality of output signal circuits 206a, 206b ... 206n coupled to ADC/DAC 112'. Moreover, output signals from each of circuits 202a - 202n are coupled via multiplexer 234 for analog-to-digital conversion utilizing ADC/DAC 112' in an analog-to-digital conversion mode as previously described. Operation of ADC/DAC 112' is again controlled by digital control element 232 which respectively configures ADC/DAC 112' for analog-to-digital conversion and to communicate the resulting digital values to DSP 204. Digital output values from DSP 204 are then converted back to analog signals via multiplexer 226 and DAC 228. The analog output signals are then communicated to the respective output signal circuits 206a – 206n via demultiplexer 230. Moreover, ADC/DAC 112' is further configurable to provide analog offset signals to circuits 202a – 202n as previously described. 10 Referring now to FIG. 5 another embodiment of circuit 200, circuit 200", is shown. Again, like reference numerals are used to refer to like elements from circuit 200. As seen in FIG. 5, ADC/DAC 112" is reconfigured with SAR 224 being relocated such that its output is now directly coupled to the input of DAC 228. Also, multiplexer 226" is 15 reconfigured to receive an output from comparator 222 and also to receive serial digital data from serial digital data controller 238, which is essentially a parallel to serial converter. In all other aspects ADC/DAC 112" is the same as ADC/DAC 112. For analog-to-digital conversion operations, the output of comparator 222 is coupled via 20 multiplexer 226" to SAR 224. The successful digital conversion of the analog signal is again coupled to an input of DSP 204. The digital output values from DSP 204, as well as the digital values from memory 208, are coupled via serial digital data controller 238. Serial digital data controller 238 receives parallel digital data from DSP 204 and 25 memory 208 and provides a serial digital data stream to multiplexer 226". Multiplexer 226", in turn, couples the serial digital data to SAR 224. With reference to FIG. 6, a more detailed circuit 600 representation of ADC/DAC 112 is shown. In a preferred 10 15 20 25 implementation, circuit 600 includes operatively coupled: an input capacitor array 602, a reference capacitor array 604, comparator 606, and an output amplifier 608. While shown in a single ended configuration for simplicity, one will appreciate that a differential implementation may be preferred in certain applications. Moreover, revising circuit 600 in a differential manner is well within the skill of one of ordinary skill in the art given FIG. 6 and the following description. Circuit 600 further includes a plurality of autozero/sample switches 614, valid output switches 616, digital-to-analog control switches 618 and analog-to-digital control switches 620 for controlling operation of circuit 600. In addition, and as will be explained, input capacitor array 602, while shown as a single capacitor in FIG. 6 is actually a capacitor array. Input capacitor array 604, but of twice the value. The preferred implementation of circuit 600 includes auto-zero/sample switches 614 and valid output switches 616 to cancel offset errors of the various elements that form circuit 600, and particularly, comparator 606 and output amplifier 608. The preferred operation of circuit 600, illustrated in the timing diagram of FIG. 7, has prior to each digital-to-analog and analog-to-digital conversion operation auto-zero/sample switches 614 closed and valid output switches 616 open. During either of the digital-to-analog and analog-to-digital operations, auto-zero/sample switches 614 are open and valid output switches 616 are closed. Still referring to FIG. 7, during analog-to-digital conversion analog-to-digital control switches 620 are closed and digital-to-analog control switches 618 are open. Similarly, during digital-to-analog conversion analog-to-digital control switches 620 are open while digital-to-analog control switches 618 are closed. 15 With the foregoing in mind and referring back to FIG. 6, during analog-to-digital conversion operations, the input analog value is read in and stored on input capacitor array 602. Successive approximation occurs under control of SAR-D/A control 610 to develop a charge on reference capacitor array 604 of equal magnitude to that on input capacitor array 602. When the charge magnitudes of each array become equal the successive approximation operation ends as is known in the art. The digital value corresponding to the analog input signal may then be read from the SAR-D/A control 610 and communicated via bus 612 to operations requiring the digital value. It should be appreciated that efficient control strategies are implemented in SAR-D/A control 610 to minimize conversion times and maximize conversion accuracy. 5 10 20 25 In a digital-to-analog conversion mode, the digital value is received via bus 612 and is read onto reference capacitor array 604, which acts as a binary weighted capacitor array. The charge on reference capacitor array 604 is transferred to input capacitor array 602 which is configured as a feedback capacitor across output amplifier 608 to form a switched-capacitor gain stage. The error for the analog-to-digital conversion is a function of the matching of the reference capacitor array 604 to the input capacitor array 602. The error of the digital-to-analog conversion is a function of the feedback capacitor, namely input capacitor array 602, to the reference capacitor array 604. Utilizing the input capacitor array in a feedback function during digital-to-analog conversion operations, gain error may be minimized. Moreover, the auto-zeroing function operates to minimize offset error. Hence, it will be appreciated that circuit 600 provides efficient, configurable analog-to-digital and digital-to-analog 25 conversion with minimized error. Next a preferred method of calibrating the sensor 100 will be detailed. The method for calibrating the sensor 100 relies on the earlier-described sensor structural mechanisms and a test system described in FIG. 8. FIG. 8 is a schematic diagram of a test system used to calibrate the sensor in accordance with a preferred method, and FIG. 9 is a flow chart illustrating the preferred method of calibrating the sensor. Both FIG.s 8 and 9 will be referred to in the following discussion. Here, a method of calibrating the sensor's temperature performance will be detailed. Those skilled in the art will quickly realize that the described method can also be adapted to calibrate the sensor's offset, sensitivity and linearity, both for temperature and pressure performance. First, in step 901 the sensor 100 is disposed into an environmental chamber 803. Operation of the environmental chamber 803 is controlled and monitored by a test fixture 801 via signals 809. The sensor is controlled and monitored by the test fixture 801 via signals 807. During this calibration example the pressure in the environmental chamber is held constant. Next, in step 903 the sensor 100 is subjected to a first physical condition; in this case to a first temperature. Then in step 905, the analog output terminal 227 of the digital-to-analog converter 228 is coupled to the parameter control input terminal 221 of the analog signal conditioning circuit 202 via the demultiplexer 230, and a first digital correction value, of digital correction values stored in the memory device 208, is routed from the memory device 208, via the multiplexer 226, through the digital-to-analog converter 228 to the parameter control input terminal 221 of the analog signal 17 conditioning circuit 202. Referring back to FIG. 4 for a moment, the memory device 208 is configured to hold digital correction values associated with each of the circuits 202a - 202n. 5 10 15 20 Returning to FIG. 9, in step 907 the analog output terminal 227 of the digital-to-analog converter 228 is coupled to the second input terminal 225 of the comparator 222 via the demultiplexer 230, and the output port 229 of the SAR 224 is coupled, via the multiplexer 226, to the DAC 228, configuring the ADC/DAC 112 as a successive approximation type analog-to-digital converter. The signal, provided from the analog signal conditioning circuit 202, is converted by the ADC/DAC 112 to a first digital output signal dependent on the first digital correction value. This first digital output signal may either be used by the DSP 204 or the test fixture 801, as described later. Then, in step 909, under the control of the test fixture 801, the environmental chamber 803 is commanded to subject the sensor 101 to a second physical condition; in this example a second temperature. Next, in step 911 the analog output terminal 227 of the digital-to-analog converter 228 is coupled, via the demultiplexer 230, to the second input terminal 225 of the comparator 222, and the signal provided from the analog signal conditioning circuit 202 is converted by the ADC/DAC 112 to a second digital output signal dependent on the first digital correction value. In step 913, the first digital output signal and the second digital output signal are analyzed, either by the test fixture 801, or by the DSP 204 under the control of the test fixture 801, via signals 807 communicated to the digital control element 232 over the control bus 201, and a second digital correction value is provided dependent thereon. This second digital correction value is then stored in the memory 208. Once the second digital correction value is derived, the 18 analog signal conditioning circuit 202 can be permanently trimmed or calibrated. Then, in step 915 the analog output terminal 227 of the digital-to-analog converter 228 is coupled, via demultiplexer 230, to the parameter control input terminal 221 of the analog signal conditioning circuit 202. Then, the second digital correction value of the digital correction values is fed from the memory device 208 through the digital-to-analog converter 228 to the parameter control input terminal 221 of the analog signal conditioning circuit 202. The analog signal conditioning circuit 202 is now calibrated and will now be used to properly convert a sensing element signal to a digital representation of itself. 5 10 In step 917 the analog output terminal 227 of the digital-to-analog converter 228 is coupled to the second input terminal 225 of the comparator 222 using the demultiplexer 230, and the ADC/DAC 112 is 15 once again configured as a successive approximation type analog-todigital converter. The signal provided from the analog signal conditioning circuit 202 is converted by the ADC/DAC 112 to a third digital output signal dependent on the second digital correction value. 20 Once the third digital output signal is available it can be processed by the DSP 204 into a fourth, temperature compensated, digital signal. Then, the DSP 204 is coupled via multiplexer 226 to the digital-toanalog converter 228, and the analog output terminal 227 of the digitalto-analog converter 228 is coupled via demultiplexer 230 to the analog output circuit 206. In this configuration the ADC/DAC 112 is arranged 25 as a DAC and converts the fourth digital signal to a conditioned (and calibrated) sensor signal at the analog output terminal 203. This signal, available at the analog output terminal 203 is coupled to pins 132 so that 19 the conditioned sensor signal can be provided outside the sensor's package. The present invention has been described in terms of a preferred embodiment of an electronically calibrated piezoresistive pressure sensor. More particularly, the sensor of the present invention has been 5 described to include a unique configurable analog-to-digital/digital-toanalog conversion device that minimizes circuit elements while providing the numerous analog-to-digital and digital-to-analog conversions required in the preferred implementation of sensor 100. 10 The present invention may be easily adapted for use in other data acquisition systems requiring multiple analog-to-digital and digital-toanalog conversion operations. The described structure also includes a calibration method that applies the flexible architecture described. This approach allows manufacture of a sensor system that is silicon efficient 15 and accurate. What is claimed is: #### **CLAIMS** - 1. A signal conditioning circuit comprising: - an amplifier having an output terminal providing a signal and an input terminal for controlling a parameter of the signal; - a comparator having a first input terminal coupled to the output terminal of the amplifier for receiving the signal, a second input terminal, and an output terminal; - a successive approximation device operatively coupled to the output terminal of the comparator, the successive approximation device having an output bus providing digital successive approximation data; - a memory device having another output bus providing digital parameter data; and - a digital-to-analog converter having an analog output terminal, wherein the analog output terminal is coupled to the second input terminal of the comparator when the digital-to-analog converter is coupled to the output bus of the successive approximation device, and the analog output terminal is coupled to the input terminal for controlling the parameter of the signal when the digital-to-analog converter is coupled to the another output bus of the memory device. 2. A circuit in accordance with claim 1 wherein the digital successive approximation data provided by the successive approximation device is dependent on the signal output by the amplifier. 5 A circuit in accordance with claim 2 further comprising: a sensor having a sensor output signal operatively coupled to a signal input terminal of the amplifier, wherein the digital successive approximation data provided by the successive approximation device is dependent on the sensor output signal and the digital parameter data. 15 - 4. A signal conditioning circuit for a sensor comprising: a sensing element having a sensor output signal; - a sensing element signal conditioning circuit having a signal input terminal coupled to receive the sensor output signal, an output terminal, and an analog control input terminal; - a memory having a data structure containing a first digital correction value; - a signal processing circuit; and - an analog-to-digital/digital-to-analog conversion (ADC/DAC) 10 circuit having an analog signal input terminal, a digital signal input port, an analog signal output terminal and a digital signal output port, the analog-to-digital/digital-to-analog conversion (ADC/DAC) circuit adapted: - to receive an analog signal from the sensing element signal conditioning circuit output via the analog signal input terminal, and to provide a digital representation thereof at the digital signal output port, - to receive a digital signal from the signal processing circuit and to provide an analog representation thereof at the analog signal output terminal, and - to receive the first digital correction value from the memory and to provide an analog control signal dependent thereon to the sensing element signal conditioning circuit analog control input terminal. 5. A circuit in accordance with claim 4, wherein the analog-to-digital/digital-to-analog conversion (ADC/DAC) circuit comprises: a digital-to-analog converter coupled between a multiplexer and a demultiplexer, an output of the demultiplexer coupled to a first input of a comparator and a second input of the comparator coupled to the sensing element signal conditioning circuit output terminal, the comparator having an output coupled to an input of a successive approximation register circuit, and an output of the successive approximation register circuit coupled to an input of the multiplexer. 10 15 5 6. A circuit in accordance with claim 5, wherein the analog-to-digital/digital-to-analog conversion (ADC/DAC) circuit comprises: an input capacitor array coupled to the analog signal input terminal and a reference capacitor array coupled to the successive approximation register circuit, each of the input capacitor array and the reference capacitor array having an output coupled to the second input of the comparator. - 7. A circuit in accordance with claim 5, wherein the memory 20 is coupled to another input of the multiplexer. - 8. A circuit in accordance with claim 5, wherein the analog-to-digital/digital-to-analog conversion (ADC/DAC) circuit further comprises: - a multiplexer coupled between the second input of the comparator and the sensing element signal conditioning circuit, the multiplexer further coupled to at least one other sensing element signal conditioning circuit. 9. A circuit in accordance with claim 8, wherein the data structure of the memory has another digital correction value for control of the at least one other sensing element signal conditioning circuit, and the analog-to-digital/digital-to-analog conversion (ADC/DAC) circuit is further adapted to receive the another digital correction value from the memory and to provide an analog control signal based upon the another digital correction value to a control input of the at least one other sensing element signal conditioning circuit. 5 10. A circuit in accordance with claim 4, wherein the analog-to-digital/digital-to-analog conversion (ADC/DAC) circuit comprises: a digital-to-analog converter coupled between a successive approximation register and a demultiplexer, an output of the demultiplexer coupled to an input of a comparator, the comparator having a second input coupled to the output terminal of the sensing element signal conditioning circuit, an output of the comparator coupled to an input of a multiplexer and an output of the multiplexer coupled to an input of the successive approximation register. 10 5 11. A circuit in accordance with claim 10, wherein the analog-to-digital/digital-to-analog conversion (ADC/DAC) circuit comprises a serial digital data controller having an input coupled to the memory and an output coupled to a second input of the multiplexer. 15 20 12. A circuit in accordance with claim 11, wherein the analog-to-digital/digital-to-analog conversion (ADC/DAC) circuit comprises: an input capacitor array coupled between the analog signal input terminal and the comparator, and a reference capacitor array coupled between the successive approximation register and the comparator. 10 15 20 signal conditioning circuit with an analog signal input terminal, a parameter control input terminal, and an analog signal output terminal, a comparator with a first input terminal coupled to the analog signal output terminal of the analog signal conditioning circuit, a second input terminal and an output terminal, a successive approximation device coupled to the output terminal of the comparator, the successive approximation device having an output port, a memory device for holding a digital correction value, and a digital-to-analog converter having an analog output terminal, the method comprising the steps of: coupling the analog output terminal of the digital-to-analog converter to the parameter control input terminal of the analog signal conditioning circuit, and feeding the digital correction value from the memory device through the digital-to-analog converter to the parameter control input terminal of the analog signal conditioning circuit; and coupling the analog output terminal of the digital-to-analog converter to the second input terminal of the comparator and converting an analog output signal from the analog signal output terminal of the analog signal conditioning circuit to a digital output signal dependent on the digital correction value. - 14. A method in accordance with claim 13 further comprising the steps of: - interpreting the digital output signal and providing another digital correction value dependent thereon; and coupling the analog output terminal of the digital-to-analog converter to the second input terminal of the comparator and converting an analog output signal from the analog signal output terminal of the analog signal conditioning circuit to a corrected digital output signal dependent on the digital correction value. 907 911 913 SUBJECT THE SENSOR TO A CONSTANT PRESSURE 901SUBJECT THE SENSOR TO A FIRST TEMPERATURE 903 COUPLE THE ANALOG OUTPUT OF THE DIGITAL-TO-ANALOG CONVERTER TO THE PARAMETER CONTROL INPUT TERMINAL OF THE ANALOG SIGNAL PROCESSING CIRCUIT, AND FEED A FIRST DIGITAL CORRECTION VALUE OF THE DIGITAL CORRECTION VALUES FROM THE MEMORY THROUGH THE DIGITAL-TO-ANALOG CONVERTER TO THE PARAMETER CONTROL INPUT TERMINAL OF THE ANALOG SIGNAL PROCESSING CIRCUIT COUPLE THE ANALOG OUTPUT TERMINAL OF THE DIGITAL-TO-ANALOG CONVERTER TO THE SECOND INPUT TERMINAL OF THE COMPARATOR AND CONVERT THE SIGNAL TO A FIRST DIGITAL OUTPUT SIGNAL DEPENDANT ON THE FIRST DIGITAL CORRECTION VALUE SUBJECT THE SENSOR TO A SECOND TEMPERATURE COUPLE THE ANALOG OUTPUT TERMINAL OF THE DIGITAL-TO-ANALOG CONVERTER TO THE SECOND INPUT TERMINAL OF THE COMPARATOR AND CONVERT THE SIGNAL TO A SECOND DIGITAL OUTPUT SIGNAL DEPENDANT ON THE FIRST DIGITAL CORRECTION VALUE ANALYZE THE FIRST DIGITAL OUTPUT SIGNAL AND THE SECOND DIGITAL OUTPUT SIGNAL, AND PROVIDE A SECOND DIGITAL CORRECTION VALUE DEPENDANT THEREON COUPLE THE ANALOG OUTPUT TERMINAL OF THE DIGITAL—TO—ANALOG CONVERTER TO THE PARAMETER CONTROL INPUT TERMINAL OF THE ANALOG SIGNAL PROCESSING CIRCUIT, AND FEED THE SECOND DIGITAL CORRECTION VALUE OF THE DIGITAL CORRECTION VALUES FROM THE MEMORY THROUGH THE DIGITAL—TO—ANALOG CONVERTER TO THE PARAMETER CONTROL INPUT TERMINAL OF THE ANALOG SIGNAL PROCESSING CIRCUIT COUPLE THE ANALOG OUTPUT TERMINAL OF THE DIGITAL-TO-ANALOG CONVERTER TO THE SECOND INPUT TERMINAL OF THE COMPARATOR AND CONVERT THE SIGNAL TO A THIRD DIGITAL OUTPUT SIGNAL DEPENDANT ON THE SECOND DIGITAL CORRECTION VALUE # INTERNATIONAL SEARCH REPORT International application No. PCT/US98/27152 | A. CLASSIFICATION OF SUBJECT MATTER IPC(6) :H03M 1/02 US CL : 341/108, 110 According to International Patent Classification (IPC) or to both national classification and IPC | | | | | | | | | | |---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------|--|--|--|--|--|--|--| | B. FIELDS SEARCHED | | | | | | | | | | | Minimum documentation searched (classification system followed by classification symbols) | | | | | | | | | | | U.S. : 341/108, 110, 118, 120, 155 | | | | | | | | | | | Documentation searched other than minimum documentation to the extent that such documents are included in the fields searched | | | | | | | | | | | None | | | | | | | | | | | Electronic data base consulted during the international search (name of data base and, where practicable, search terms used) | | | | | | | | | | | None | | | | | | | | | | | C. DOCUMENTS CONSIDERED TO BE RELEVANT | | | | | | | | | | | Category* Citation of document, with indication, where | appropriate, of the relevant passages | Relevant to claim No. | | | | | | | | | A US 5,404,141 A (OHARA) 04 APRI document. | L 1995, (04-04-95), see entire | 1-14 | | | | | | | | | A US 4,973,976 (LEE et al) 27 November document. | per 1990, (27-11-90), see entire | 1-14 | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | - | | | | | | | | | | | | | | | | | | | | Further documents are listed in the continuation of Box C. See patent family annex. | | | | | | | | | | | Special categories of cited documents: | "T" later document published after the inter<br>date and not in conflict with the appli | | | | | | | | | | "A" document defining the general state of the art which is not considered<br>to be of particular relevance | the principle or theory underlying the | invention | | | | | | | | | "E" earlier document published on or after the international filing date | <ul> <li>"X" document of particular relevance; the<br/>considered novel or cannot be consider</li> </ul> | | | | | | | | | | "L" document which may throw doubts on priority claim(s) or which is cited to establish the publication date of another citation or other | "Y" document of particular relevance: the | | | | | | | | | | *O* document referring to an oral disclosure, use, exhibition or other means | "Y" document of particular relevance; the claimed invention cannot be considered to involve an inventive step when the document is combined with one or more other such documents, such combination being obvious to a person skilled in the art | | | | | | | | | | "P" document published prior to the international filing date but later than the priority date claimed | *&* document member of the same patent | family | | | | | | | | | Date of the actual completion of the international search | Date of mailing of the international search report | | | | | | | | | | 21 MAY 1999 | <b>14</b> JUN 1999 | | | | | | | | | | Name and mailing address of the ISA/US Commissioner of Patents and Trademarks Box PCT | Authorized officer | | | | | | | | | | Washington, D.C. 20231 | MARC HOFE J J acces | | | | | | | | | | Facsimile No. (703) 305-3230 | Telephone No. (708) 308-1677 | | | | | | | | |